![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
1 datasheet synchronous step-down pwm controller ISL8117A the ISL8117A is a synchronous buck controller to generate pol voltage rails and bias voltag e rails for a wide variety of applications in industrial an d general purpose segments. its wide input and output voltage ranges make it suitable for telecommunication and after-market automotive applications. ISL8117A is a derivative from the isl8117 by replacing its clkout pin with comp pin to provide flexibility to customers to configure the voltage loop compensation externally. the ISL8117A uses the valley current modulation technique to bring a hassle-free power supply design with minimal number of components and complete protection from unwanted events. the ISL8117A offers programmable soft-start and enable functions along with a power-good indicator for ease of supply rail sequencing and other housek eeping requirements. in ideal situations, a complete power supply circuit can be designed with 10 external components and provide ov/oc/ot protections in a space conscious 16 ld 4mmx4mm qfn package. the package uses an epad to improve thermal dissipation and noise immunity. low pin count, less number of external components and default internal values, makes the ISL8117A an ideal solution for quick to market simple power supply designs. the ISL8117A uti lizes single resistor settings for other functions such as operating frequency and overcurrent protection. its current mode control with v in feed-forward enables it to cover various applications. the unique dem/skipping mode at light load dramatically lowers standby power consumption with consistent output ripple over different load levels. related literature ? ug049, ?ISL8117Aeval1z eval uation board user guide? ? ug050, ?ISL8117Aeval2z eval uation board user guide? features ? wide input voltage range: 4.5v to 60v ? wide output voltage range: 0.6v to 54v ? light-load efficiency enhancement - low ripple diode emulation mode with pulse skipping ?programmable soft-start ? supports prebiased output with sr soft-start ? programmable frequency: 100khz to 2mhz ?external sync ?pgood indicator ?forced pwm ? adaptive shoot-through protection ? no external current sense resistor - use lower mosfet r ds(on) ? functional pins with default design values - en, rt, ss/trk, mod/sync, lgate/ocs ? complete protection - overcurrent, overvoltage, ov er-temperature, undervoltage ? pb-free (rohs compliant) applications ? plc and factory automation ? industrial equipments ?security surveillance ? server and data centers ?switcher and routers ? telecom and datacom ?led panels figure 1. typical application figure 2. efficiency vin vout vcc5v rt mod sync fb ss trk en isen pgnd lgate ocs phase ugate boot vin 1 2 3 4 12 11 10 9 5 6 7 8 16 15 14 13 pgo od ext bias sgnd comp isl811 7a 84 86 88 90 92 94 96 98 100 0 2 4 6 8 10 12 14 16 output current (a) efficiency (%) v in = 24v v in = 36v v in = 18v v in = 48v v in = 60v caution: these devices are sensitive to electrostatic discharge; follow proper ic handling procedures. 1-888-intersil or 1-888-468-3774 | copyright intersil americas llc 2015. all rights reserved intersil (and design) is a trademark owned by intersil corporation or one of its subsidiaries. all other trademarks mentioned are the property of their respective owners. august 31, 2015 fn8752.0
ISL8117A 2 fn8752.0 august 31, 2015 submit document feedback table of contents ordering information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 pin configuration. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 pin descriptions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 typical application schematics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 thermal information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 recommended operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 electrical specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 typical performance curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 general description. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 input voltage range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 internal 5v linear regulator (vcc5v) and ex ternal vcc bias supply (ext bias) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 enable and soft-start operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 output voltage programming . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 tracking operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 light-load efficiency enhancement . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 prebiased power-up . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .15 frequency selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 frequency synchronization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .15 gate control logic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 gate driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 adaptive dead time . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 internal bootstrap diode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 power-good indicator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 protection circuits. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 undervoltage lockout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 overcurrent protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 overvoltage protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 over-temperature protection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 feedback loop compensation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 layout guidelines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 layout considerations. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 general powerpad design considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 component selection guideline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 mosfet considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 output inductor selection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 output capacitor selection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 input capacitor selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 revision history. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 about intersil . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 package outline drawing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 ISL8117A 3 fn8752.0 august 31, 2015 submit document feedback pin configuration ISL8117A (16 ld 4x4 qfn) top view ordering information part number ( notes 1 , 2 , 3 ) part marking temp. range (c) package (rohs compliant) pkg. dwg. # ISL8117Afrz 81 17afrz -40 to +125 16 ld 4x4 qfn l16.4x4a ISL8117Aeval1z high power evaluation board ISL8117Aeval2z low power evaluation board notes: 1. add ?-t*? suffix for tape and reel. please refer to tb347 for details on reel specifications. 2. these intersil pb-free plastic packaged pr oducts employ special pb-free material sets , molding compounds/die attach materials and 100% matte tin plate plus anneal (e3 termination finish, which is rohs complian t and compatible with both snpb and pb-free soldering operation s). intersil pb-free products are msl classified at pb-free peak reflow temperatures th at meet or exceed the pb-free requirements of ipc/jedec j std -020. 3. for moisture sensitivity level (msl), please see device information page for ISL8117A . for more information on msl please see techbrief tb363 . table 1. table of key differences part number loop compensation clock output signal package isl8117 internal compensation without comp pin clock output signal on cl kout pin 16 ld 4x4 qfn ,16 ld htssop ISL8117A external compensation with comp pin no clock output signal 16 ld 4x4 qfn pin descriptions pin number pin name function 1 mod/sync dual function pin. connect this pin to vcc5v to select diode emulation mode with pulse skipping at light load. while connected to ground or floating, the controller operates in pwm mode at light load. connect this pin to an external clock for synchronization. the controller operates in pwm mode at light load when synchronized with an external clock. 2 pgood open-drain logic output used to indicate the status of output voltage. this pin is pulled down when the output is not wit hin 12.5% of the nominal voltage or the en pin is pulled low. 1 3 4 15 mod/sync pgood rt ss/trk en extbias vin boot 16 14 13 2 12 10 9 11 6 578 ugate phase isen vcc5v comp fb pgnd lgate/ocs sgnd ISL8117A 4 fn8752.0 august 31, 2015 submit document feedback 3 rt a resistor from this pin to ground adjusts the switching frequency from 100khz to 2mhz. the switching frequency of the pwm controller is determined by the resistor, r t as shown in equation 1 . where f sw is the switching frequency in mhz. when this pin is tied to ground, the output frequency is set to 300khz. when this pin is tied to vcc5v or floating, the output frequency is set to 600khz. 4 ss/trk dual function pin. when used for soft-starting control, a soft-start capacitor is connected from this pin to ground. a regulated 2 a soft-starting current charges up the soft-start capacito r. value of the soft-start capacitor sets the output voltage ramp. when used for tracking control, an external supply rail is configured as the master and th e output voltage of the master supply is applied to this pin via a resistor divider. the output voltage will track the master supply voltage. 5 comp voltage error amplifier output. it sets the reference of the inner current loop. feedback compensation network is connected between the comp and fb pins. the comp pin ca n provide max 30ma source and sink current. when comp pin is pulled below 1v, ugate duty cycle reduces to 0%. 6 fb output feedback input. connect fb to a resistive voltage di vider from the output to sgnd to adjust the output voltage. 7 pgnd power ground connection. this pin should be connected to the sources of the lower mosfets and the (-) terminals of the external input capacitors. 8 lgate/ocs low-side mosfet gate driver output and oc set pin. connect a 1k to 30k resistor between this pin and ground to set th e overcurrent threshold. if there is no resistor connected from this pin to gnd, the overcurrent threshold is automatically set to the same point as a 10k resistor does. 9 vcc5v output of the internal 5v linear regulator. this output supplies bias for the ic, the low-side gate driver and the intern al boot circuitry for the high-side gate driver. the vcc5v pin must always be decoupled to power ground with a minimum of 4.7f ceramic capacitor placed very close to the pin. do not allow the voltage at vcc5v to exceed vin at any time. to prevent excessive current through the vcc5v pin to the vin pin, a resistor can be connected from the vin pin to the power supply. 10 isen current sense signal input. this pin is used to monito r the voltage drop across the lower mosfet for current loop feedback and overcurrent protection. 11 phase phase node connection. this pin is connected to the juncti on of the upper mosfet?s source, output filter inductor and lo wer mosfet?s drain. 12 ugate high-side mosfet gate driver output. 13 boot bootstrap pin to provide bias for high-side driver. the posi tive terminal of the bootstrap capacitor connects to this pin . the bootstrap diode is integrated to help reduce total cost and reduce layout complexity. 14 vin this pin should be tied to the input rail. it provides powe r to the internal linear drive circuitry and is also used by th e feed-forward controller to adjust the amplitude of the pwm sawtooth. decouple this pin with a small ceramic capacitor (0.1f to 1f) to ground. 15 extbias input from an optional external 5v bias supply. there is an internal switch from this pin to vcc5v. this switch closes and supplies the ic power, bypassing the internal linear regulator, when voltage at extbias is higher than 4.7v (typ). do not allow voltage at the extbias pin to exceed vin at any time. to prevent excessive current th rough the extbias pin to the vin pin, a resistor can be connected from the vin pin to the power supply. decouple this pin to ground with a sma ll ceramic capacitor (0.1f to 1f) when it is in use, otherwise tie this pin to ground. do not float this pin. 16 en this pin provides an enable/disable function. the output is disabled when the pin is pulled to ground. when the voltage on the pin reaches 1.6v, the output becomes active. when the pi n is floating, it will be enabled in default by internal pull-up . -sgnd epad this is the small-signal ground common to all control circuitr y. it is suggested to route this separately from the high current ground (pgnd). sgnd and pgnd can be tied together if there is one solid ground plane with no noisy currents around the chip. all voltage levels are measured with respect to this pin. epad at ground potential. epad is connected to sgnd internally. however, it is highly recommended to solder it directly to ground plane for better thermal performance and noise immunity. pin descriptions (continued) pin number pin name function r t 39.2 f sw ----------- 1.96 C ?? ?? k ? ? = (eq. 1) ISL8117A 5 fn8752.0 august 31, 2015 submit document feedback block diagram 5vcc 5vcc boot ugate phase lgate/ocs pgnd pgnd adaptive dead time v/i sample timing por enable bias supplies reference fault latch ov/uv oc fb sw thres. pgood en vin vcc5v extbias mod/sync fb ss/trk isen 2a ss/trk ss/trk + - + - 0.6v ref + - 1.75v reference duty cycle ramp generator clock rt sgnd lgate/ocs lgate/ocs oc pwm current sample current sample same state for 2 clock cycles required to latch overcurrent fault vin 5vcc comp + - + - + - + - ( note 6 ) figure 3. block diagram ISL8117A 6 fn8752.0 august 31, 2015 submit document feedback typical application schematics figure 4. ISL8117Aeval1z evaluation board schematic figure 5. ISL8117Aeval2z evaluation board schematic 5 & |