Part Number Hot Search : 
W26010A SL4558 94HAC16T RGF2D UTO546 FR100 2SC4617 6N40C
Product Description
Full Text Search
 

To Download AD7982BRMZRL7 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  18-bit, 1 msps pulsar 7 mw adc in msop/lfcsp data sheet ad7982 features 18-bit resolution with no missing codes throughput: 1 msps low power dissipation 4 mw at 1 msps (vdd only) 7 mw at 1 msps (total) 70 w at 10 ksps inl: 1 lsb typical, 2 lsb maximum dynamic range: 99 db typical true differential analog input range: v ref 0 v to v ref with v ref between 2.5 v to 5.0 v allows use of any input range easy to drive with the ada4941-1 or ada4940-1 no pipeline delay single-supply 2.5 v operation with 1.8 v, 2.5 v, 3 v, and 5 v logic interface proprietary serial interface spi-/qspi?/ microwire?-/ dsp-compatible 1 ability to daisy-chain multiple adcs and busy indicator 10-lead msop and 3 mm 3 mm 10-lead lfcsp applications battery-powered equipment data acquisition systems medical instruments seismic data acquisition systems functional block diagram ad7982 ref gnd vdd in+ in? vio sdi sck sdo cnv 1.8v to 5v ada4940-1/ ada4941-1 3- or 4-wire interface (spi, cs daisy chain) 2.5v to 5v 2.5v 06513-001 10v, 5v, .. figure 1. general description the ad7982 is an 18-bit, successive approximation, analog-to- digital converter (adc) that operates from a single power supply, vdd. the ad7982 contains a low power, high speed, 18-bit sampling adc and a versatile serial interface port. on the cnv rising edge, the ad7982 samples the voltage difference between the in+ and in? pins. the voltages on these pins usually swing in opposite phases between 0 v and v ref . the reference voltage, v ref , is applied externally and can be set independent of the supply voltage, vdd. its power scales linearly with throughput. the serial peripheral interface (spi)-compatible serial interface also features the ability, using the sdi input, to daisy-chain several adcs on a single 3-wire bus and provides an optional busy indicator. the ad7982 is compatible with 1.8 v, 2.5 v, 3 v, and 5 v logic, using the separate vio supply. the ad7982 is available in a 10-lead msop or a 10-lead lfcsp with operation specified from ?40c to +85c. table 1. msop and lfcsp 14-/16-/18-bit pulsar? adcs bits 100 ksps 250 ksps 400 ksps to 500 ksps 1000 ksps 18 1 ad7989-1 ad7691 ad7690 ad7982 ad7989-5 ad7984 16 1 ad7684 ad7687 ad7688 ad7915 ad7693 ad7916 16 2 ad7680 ad7685 ad7686 ad7980 ad7683 ad7694 ad7988-5 ad7983 ad7988-1 14 2 ad7940 ad7942 ad7946 1 true differential. 2 pseudo differential. 1 protected by u.s. patent 6,703,961. rev. d document feedback information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without notice. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781.329.4700 ?2007C2017 analog devices, inc. all rights reserved. technical support www.analog.com
ad7982* product page quick links last content update: 04/14/2017 comparable parts view a parametric search of comparable parts. evaluation kits ? ad7982 evaluation kit ? precision adc pmod compatible boards documentation application notes ? an-742: frequency domain response of switched- capacitor adcs ? an-931: understanding pulsar adc support circuitry ? an-932: power supply sequencing data sheet ? ad7982: 18-bit, 1 msps pulsar 7 mw adc in msop/lfcsp data sheet technical books ? the data conversion handbook, 2005 user guides ? ug-340: evaluation board for the 10-lead family 14-/16-/ 18-bit pulsar adcs ? ug-682: 6-lead sot-23 adc driver for the 8-/10-lead family of 14-/16-/18-bit pulsar adc evaluation boards software and systems requirements ? ad7982 fmc-sdp interposer & evaluation board / xilinx kc705 reference design ? bemicro fpga project for ad7982 with nios driver tools and simulations ? ad7982 ibis models reference designs ? cn0032 ? cn0180 ? cn0237 ? cn0345 reference materials product selection guide ? sar adc & driver quick-match guide technical articles ? exploring different sar adc analog input architectures ? low power precision data acquisition signal chain for space constrained applications ? ms-1779: nine often overlooked adc specifications ? ms-2210: designing power supplies for high speed adc tutorials ? mt-001: taking the mystery out of the infamous formula, "snr=6.02n + 1.76db", and why you should care ? mt-031: grounding data converters and solving the mystery of "agnd" and "dgnd" ? mt-074: differential drivers for precision adcs design resources ? ad7982 material declaration ? pcn-pdn information ? quality and reliability ? symbols and footprints discussions view all ad7982 engineerzone discussions. sample and buy visit the product page to see pricing options. technical support submit a technical question or find your regional support number. document feedback submit feedback for this data sheet. this page is dynamically generated by analog devices, inc., and inserted into this data sheet. a dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. this dynamic page may be frequently modified.
ad7982 data sheet rev. d | page 2 of 25 table of contents features .............................................................................................. 1 applications ....................................................................................... 1 functional block diagram .............................................................. 1 general description ......................................................................... 1 revision history ............................................................................... 2 specifications ..................................................................................... 3 timing specifications .................................................................. 5 absolute maximum ratings ............................................................ 7 esd caution .................................................................................. 7 pin configurations and function descriptions ........................... 8 typical performance characteristics ............................................. 9 terminology .................................................................................... 12 theory of operation ...................................................................... 13 circuit information .................................................................... 13 converter operation .................................................................. 13 typical connecti on diagram ................................................... 14 analog inputs .............................................................................. 15 driver amplifier choice ........................................................... 15 single-ended to differential driver......................................... 16 voltage reference input ............................................................ 16 power supply ............................................................................... 16 digital interface .......................................................................... 17 cs mode, 3-wire without busy indicator ............................. 18 cs mode, 3-wire with busy indicator .................................... 19 cs mode, 4-wire without busy indicator ............................. 20 cs mode, 4-wire with busy indicator .................................... 21 chain mode without busy indicator ...................................... 22 chain mode with busy indicator ............................................. 23 applications information .............................................................. 24 layout .......................................................................................... 24 evaluating the performance of the ad7982 ............................ 24 outline dimensions ....................................................................... 25 ordering guide .......................................................................... 25 revision history 1/2017rev. c to rev. d deleted qfn .................................................................. throughout changes to features section, figure 1, and table 1 ..................... 1 changed to vio = 2.3 v to 5.5 v to vio = 1.71 v to 5.5 v ....... 3 changes to table 2 ............................................................................ 3 deleted vio range parameter, table 3 ......................................... 4 changed to vio = 2.3 v to 5.5 v to vio = 1.71 v to 5.5 v ....... 4 changes to vio parameter, table 3 ............................................... 4 changes to table 4 ............................................................................ 5 added table 5; renumbered sequentially .................................... 6 changes to figure 5 and table 7 ..................................................... 8 moved typical performance characteristics section .................. 9 changes to figure 9 .......................................................................... 9 changes to figure 23 ...................................................................... 14 changes to analog inputs section and table 9 .......................... 15 change to single-ended to differential driver section title ... 16 changes to power supply section ................................................ 16 changes to figure 30 ...................................................................... 18 changes to figure 32 ...................................................................... 19 changes to figure 34 ...................................................................... 20 changes to figure 36 ...................................................................... 21 changes to chain mode with busy indicator ............................. 23 changes to applications information section ............................ 24 changes to ordering guide .......................................................... 25 6/2014rev. b to rev. c added patent footnote ..................................................................... 1 7/2013rev. a to rev. b added low power dissipation of 4 mw at 1 msps (vdd only) to features section ............................................................................ 1 changes to power dissipation; table 3 ........................................... 4 added epad notation to figure 5 and table 6 ............................ 7 updated outline dimensions ....................................................... 24 changes to ordering guide .......................................................... 24 10/2007rev. 0 to rev. a changes to table 1 and layout ........................................................ 1 changes to table 2 ............................................................................. 3 changes to layout ............................................................................. 5 changes to layout ............................................................................. 6 changes to figure 5 ........................................................................... 7 changes to figure 18 and figure 20............................................. 11 changes to figure 23 ...................................................................... 13 changers to figure 26 .................................................................... 15 changes to digital interface section ........................................... 16 changes to figure 38 ...................................................................... 21 changes to figure 40 ...................................................................... 22 updated outline dimensions ....................................................... 24 changes to ordering guide .......................................................... 24 3/2007revision 0: initial version
data sheet ad7982 rev. d | page 3 of 25 specifications vdd = 2.5 v, vio = 1.71 v to 5.5 v, v ref = 5 v, t a = ?40c to +85c, unless otherwise noted. table 2. parameter test conditions/comments min typ max unit resolution 18 bits analog input voltage range in+ ? in? ?v ref +v ref v absolute input voltage in+ and in? ?0.1 v ref + 0.1 v common-mode input range in+ and in? v ref 0.475 v ref 0.5 v ref 0.525 v analog input common mode rejection ratio (cmrr) f in = 450 khz 67 db leakage current at 25c acquisition phase 200 na input impedance see the analog inputs section accuracy no missing codes 18 bits differential linearity error (dnl) ?0.85 0.5 +1.5 lsb 1 integral linearity error (inl) ?2 1 +2 lsb 1 transition noise v ref = 5 v 1.05 lsb 1 gain error, t min to t max 2 ?0.023 +0.004 +0.023 % of fs gain error temperature drift 1 ppm/c zero error, t min to t max 2 100 +700 v zero temperature drift 0.5 ppm/c power supply rejection ratio (psrr) vdd = 2.5 v 5% 90 db throughput conversion rate vio 2.3 v 0 1 msps vio 1.71 v 0 800 ksps transient response full-scale step 290 ns ac accuracy dynamic range v ref = 5 v 97 99 db 3 v ref = 2.5 v 93 db 3 oversampled dynamic range 4 f o = 1 ksps 129 db 3 signal-to-noise ratio (snr) f in = 1 khz, v ref = 5 v 95.5 98 db 3 f in = 1 khz, v ref = 2.5 v 92.5 db 3 spurious-free dynamic range (sfdr) f in = 10 khz ?115 db 3 total harmonic distortion 5 (thd) f in = 10 khz ?120 db 3 signal-to-noise-and-distortion (sinad) f in = 1 khz, v ref = 5 v 97 db 3 1 lsb means least significant bit. with the 5 v input range, 1 lsb is 38.15 v. 2 see terminology section. these specifications include full te mperature range variation but not the error contribution from the external reference. 3 all specifications expressed in decibels are referred to a full-sc ale input range (fsr )and tested with an input signal at 0.5 db below full scale, unless otherwise specified. 4 dynamic range is obtained by oversamp ling the adc running at a throughput f s of 1 msps followed by postdigital filtering with an output word rate of f o . 5 tested fully in production at f in = 1 khz.
ad7982 data sheet rev. d | page 4 of 25 vdd = 2.5 v, vio = 1.71 v to 5.5 v, v ref = 5 v, t a = ?40c to +85c, unless otherwise noted. table 3. parameter test conditions/comments min typ max unit reference voltage range 2.4 5.1 v load current 1 msps, v ref = 5 v 350 a sampling dynamics ?3 db input bandwidth 10 mhz aperture delay vdd = 2.5 v 2 ns digital inputs logic levels v il vio > 3 v C0.3 +0.3 vio v v ih vio > 3 v 0.7 vio vio + 0.3 v v il vio 3 v C0.3 +0.1 vio v v ih vio 3 v 0.9 vio vio + 0.3 v i il ?1 +1 a i ih ?1 +1 a digital outputs data format serial 18 bits, twos complement pipeline delay conversion results available immediately after completed conversion v ol i sink = +500 a 0.4 v v oh i source = ?500 a vio ? 0.3 v power supplies vdd 2.375 2.5 2.625 v vio 1.71 5.5 v standby current 1, 2 vdd and vio = 2.5 v, 25c 0.35 a power dissipation vdd = 2.625 v, v ref = 5 v, vio = 3 v total 10 ksps throughput 70 86 w 1 msps throughput 7 8.6 mw vdd only 4 mw ref only 1.7 mw vio only 1.3 mw energy per conversion 7.0 nj/sample temperature range 3 specified performance t min to t max ?40 +85 c 1 with all digital inputs forced to vio or gnd as required. 2 during acquisition phase. 3 contact an analog devices, inc., sales representative for the extended temperature range.
data sheet ad7982 rev. d | page 5 of 25 timing specifications vdd = 2.37 v to 2.63 v, vio = 2.3 v to 5.5 v, t a = ?40c to +85c, unless otherwise noted. 1 table 4. parameter symbol min typ max unit conversion and acquistion times conversion time: cnv rising edge to data available t conv 500 710 ns acquisition time t acq 290 ns time between conversions t cyc 1000 ns cnv pulse width (cs mode) t cnvh 10 ns sck sck period (cs mode) t sck vio above 4.5 v 10.5 ns vio above 3 v 12 ns vio above 2.7 v 13 ns vio above 2.3 v 15 ns sck period (chain mode) t sck vio above 4.5 v 11.5 ns vio above 3 v 13 ns vio above 2.7 v 14 ns vio above 2.3 v 16 ns sck low time t sckl 4.5 ns sck high time t sckh 4.5 ns sck falling edge to data remains valid t hsdo 3 ns sck falling edge to data valid delay t dsdo vio above 4.5 v 9.5 ns vio above 3 v 11 ns vio above 2.7 v 12 ns vio above 2.3 v 14 ns cs mode cnv or sdi low to sdo d17 msb valid t en vio above 3 v 10 ns vio above 2.3 v 15 ns cnv or sdi high or last sck falling edge to sdo high impedance t dis 20 ns sdi valid setup time from cnv rising edge t ssdicnv 5 ns sdi valid hold time from cnv rising edge t hsdicnv 2 ns chain mode sdi valid hold time from cnv rising edge t hsdicnv 0 ns sck valid setup time from cnv rising edge t ssckcnv 5 ns sck valid hold time from cnv rising edge t hsckcnv 5 ns sdi valid setup time from sck falling edge t ssdisck 2 ns sdi valid hold time from sck falling edge t hsdisck 3 ns sdi high to sdo high (chain mode with busy indicator) t dsdosdi 15 ns 1 see figure 2 and figure 3 for load conditions.
ad7982 data sheet rev. d | page 6 of 25 vdd = 2.37 v to 2.63 v, vio = 1.71 v to 2.3 v, ?40c to +85c, unless otherwise stated. 1 table 5. parameter symbol min typ max unit throughput rate 800 ksps conversion and aquisition times conversion time: cnv rising edge to data available t conv 500 800 ns acquisition time t acq 290 ns time between conversions t cyc 1.25 s cnv pulse width (cs mode) t cnvh 10 ns sck sck period (cs mode) t sck 22 ns sck period (chain mode) t sck 23 ns sck low time t sckl 6 ns sck high time t sckh 6 ns sck falling edge to data remains valid t hsdo 3 ns sck falling edge to data valid delay t dsdo 14 21 ns cs mode cnv or sdi low to sdo d17 msb valid t en 18 40 ns cnv or sdi high or last sck falling edge to sdo high impedance t dis 20 ns sdi valid setup time from cnv rising edge t ssdicnv 5 ns sdi valid hold time from cnv rising edge t hsdicnv 10 ns chain mode sdi valid hold time from cnv rising edge t hsdicnv 0 ns sck valid setup time from cnv rising edge t ssckcnv 5 ns sck valid hold time from cnv rising edge t hsckcnv 5 ns sdi valid setup time from sck falling edge t ssdisck 2 ns sdi valid hold time from sck falling edge t hsdisck 3 ns sdi high to sdo high (chain mode with busy indicator) t dsdosdi 22 ns 1 see figure 2 and figure 3 for load conditions. 500a i ol 500a i oh 1.4v to sdo c l 20pf 06513-002 figure 2. load circuit fo r digital interface timing x% vio 1 y% vio 1 v ih 2 v il 2 v il 2 v ih 2 t delay t delay 1 for vio 3.0v, x = 90, and y = 10; for vio > 3.0v, x = 70, and y = 30. 2 minimum v ih and maximum v il used. see digital inputs specifications in table 3. 06513-003 figure 3. voltage levels for timing
data sheet ad7982 rev. d | page 7 of 25 absolute maximum ratings table 6. parameter rating analog inputs in+, in? to gnd 1 ?0.3 v to v ref + 0.3 v or 130 ma supply voltage ref, vio to gnd ?0.3 v to +6.0 v vdd to gnd ?0.3 v to +3.0 v vdd to vio +3 v to ?6 v digital inputs to gnd ?0.3 v to vio + 0.3 v digital outputs to gnd ?0.3 v to vio + 0.3 v storage temperature range ?65c to +150c junction temperature 150c ja thermal impedance 10-lead msop 200c/w 10-lead lfcsp 48.7c/w jc thermal impedance 10-lead msop 44c/w 10-lead lfcsp 2.96c/w lead temperatures vapor phase (60 sec) 215c infrared (15 sec) 220c 1 see the analog inputs section for an explanation of in+ and in?. stresses at or above those listed under absolute maximum ratings may cause permanent damage to the product. this is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. operation beyond the maximum operating conditions for extended periods may affect product reliability. esd caution
ad7982 data sheet rev. d | page 8 of 25 pin configurations and function descriptions ref 1 vdd 2 in+ 3 in? 4 gnd 5 vio 10 sdi 9 sck 8 sdo 7 cnv 6 ad7982 top view (not to scale) 06513-004 figure 4. 10-lead ms op pin configuration ref vdd in+ in? gnd vio notes 1. exposed pad. for the lead frame chip scale package (lfcsp), the exposed pad must be connected to gnd. this connection is not required to meet the electrical performances. sdi sck sdo cnv 1 2 3 4 5 10 9 8 7 6 06513-005 ad7982 top view (not to scale) figure 5. 10-lead lfcsp pin configuration table 7. pin function descriptions pin no. mnemonic type 1 description 1 ref ai reference input voltage. the ref range is 2.4 v to 5.1 v. this pin is referred to the gnd pin and must be decoupled closely to the gnd pin with a 10 f capacitor. 2 vdd p power supply. 3 in+ ai differential positive analog input. 4 in? ai differential negative analog input. 5 gnd p power supply ground. 6 cnv di convert input. this input has multiple functions. on its leading edge, it initiates the conversions and selects the interface mode of the device: chain mode or cs mode. in cs mode, the sdo pin is enabled when cnv is low. in chain mode, the data must be read when cnv is high. 7 sdo do serial data output. the conversion result is output on this pin. it is synchronized to sck. 8 sck di serial data clock input. when the device is select ed, the conversion result is shifted out by this clock. 9 sdi di serial data input. this input provides multiple fe atures. it selects the interface mode of the adc as follows: chain mode is selected if sdi is low during the cnv rising edge. in this mode, sdi is a data input that daisy-chains the conversion results of two or more adcs onto a single sdo line. the digital data level on sdi is the output on sdo with a delay of 18 sck cycles. cs mode is selected if sdi is high during the cnv rising edge. in this mode, either sdi or cnv can enable the serial output signals when low. if sdi or cnv is low when the conversion is complete, the busy indicator feature is enabled. 10 vio p input/output interface digital power. nominally at the same supply as the host interface (1.8 v, 2.5 v, 3 v, or 5 v). epad exposed pad. for the lead frame chip scale package (l fcsp), the exposed pad must be connected to gnd. this connection is not required to meet the electrical performances. 1 ai means analog input, di mean s digital input, do means digital output, and p means power.
data sheet ad7982 rev. d | page 9 of 25 typical performance characteristics vdd = 2.5 v, v ref = 5.0 v, vio = 3.3 v. 06513-006 2.0 1.5 1.0 0.5 0 ?0.5 ?1.0 ?1.5 ?2.0 inl (lsb) 0 65536 131072 196608 262144 code positive inl: +0.79 lsb negative inl: ?0.68 lsb figure 6. inl vs. code 60000 50000 40000 30000 20000 10000 0 counts 3fff0 3fff2 3fff4 3fff6 3fff8 3fffa 3fffc code in hex 00 29 745 881 43 0 06513-007 0 7795 29064 50975 32476 9064 figure 7. histogram of a dc input at the code center 0 ?20 ?40 ?60 ?80 ?100 ?120 ?140 ?160 ?180 0 100 200 300 400 500 frequency (khz) amplitude (db of full scale) 06513-008 f s = 1msps f in = 2khz snr = 97.3db thd = ?121.8db sfdr = 120.2db sinad = 97.3db figure 8. fast fourie r transform (fft) plot 2.0 1.5 1.0 0.5 0 ?0.5 ?1.0 ?1.5 ?2.0 0 65536 131072 196608 262144 code dnl (lsb) 06513-009 figure 9. dnl vs. code 50000 45000 40000 35000 30000 25000 0 counts 01234 56789a d code in hex 007 145 70 0 06513-010 20000 15000 10000 5000 222 cb 16682 44806 43239 20013 3158 2793 figure 10. histogram of a dc input at the code transition 100 99 98 97 96 95 94 93 92 91 90 ?10?9?8?7?6?5?4?3?2?1 0 input level (db) snr (db referred to full scale) 06513-032 figure 11. snr vs. input level
ad7982 data sheet rev. d | page 10 of 25 100 95 90 85 80 snr, sinad (db) 06513-034 2.25 2.75 3.25 3.75 4.25 4.75 5.25 reference voltage (v) 18 17 16 15 14 enob (bits) enob snr, sinad figure 12. snr, sinad, and enob vs. reference voltage 100 98 96 94 92 90 snr (db) ?55 ?35 ?15 5 25 45 65 85 105 125 temperature (c) 06513-042 figure 13. snr vs. temperature 100 95 90 85 80 0.1 1 10 100 1000 frequency (khz) sinad (db) 06513-031 figure 14. sinad vs. frequency 06513-033 ? 100 ?105 ?110 ?115 ?120 ?125 ?130 thd (db) 2.25 2.75 3.25 3.75 4.25 4.75 5.25 reference voltage (v) 130 125 120 115 110 105 100 sfdr (db) thd sfdr figure 15. thd and sfdr vs. reference voltage ? 115 ?117 ?119 ?121 ?123 ?125 thd (db) ?55 ?35 ?15 5 25 45 65 85 105 125 temperature (c) 06513-041 figure 16. thd vs. temperature ? 80 ?85 ?90 ?95 ?100 ?105 ?110 ?115 ?120 ?125 0.1 1 10 100 1000 frequency (khz) thd (db) 06513-030 figure 17. thd vs. frequency
data sheet ad7982 rev. d | page 11 of 25 06513-036 1.4 1.2 1.0 0.8 0.6 0.4 0.2 0 operating currents (ma) 2.425 2.475 supply voltage (v) 2.375 2.525 2.575 2.625 i vdd i ref i vio figure 18. operating currents vs. supply voltage 06513-038 8 7 6 5 4 3 2 1 0 power-down currents (a) ?55 ?35 ?15 5 25 temperature (c) 45 65 85 105 125 i vdd + i vio figure 19. power-down currents vs. temperature 06513-035 1.4 1.2 1.0 0.8 0.6 0.4 0.2 0 operating currents (ma) ?55 ?35 ?15 5 25 temperature (c) 45 65 85 105 125 i vdd i ref i vio figure 20. operating currents vs. temperature
ad7982 data sheet rev. d | page 12 of 25 terminology integral nonlinearity error (inl) inl refers to the deviation of each individual code from a line drawn from negative full scale through positive full scale. the point used as negative full scale occurs ? lsb before the first code transition. positive full scale is defined as a level 1? ls b beyond the last code transition. the deviation is measured from the middle of each code to the true straight line (see figure 22). differential nonlinearity error (dnl) in an ideal adc, code transitions are 1 lsb apart. dnl is the maximum deviation from this ideal value. it is often specified in terms of resolution for which no missing codes are guaranteed. zero error zero error is the difference between the ideal m idscale voltage, that is, 0 v, from the actual voltage producing the midscale output code, that is, 0 lsb. gain error t he first code transition ( from 100 00 to 100 01) must occur at a level ? lsb above nominal negative full scale (?4.999981 v for the 5 v range). the last transition (from 011 10 to 011 11) must occur for an analog voltage 1? lsb below the nominal full scale (+4.999943 v for the 5 v range). the gain error is the deviation of the difference between the actual level of the last transition and the actual level of the first transition from the difference between the ideal levels. spurious - free dynamic range (sfdr) sfdr is the difference, in decibels, between the rms amplitude of the input signal and the peak spurious signal. effective number of bits (enob) enob is a measurement of the resolution with a sine wave input. it is related to sinad as follows : enob = ( sinad db ? 1.76)/6.02 and is expressed in bits. noise free code resolution noise free code resolution is the number of bits beyond wh ich it is impossible to distinctly resolve individual codes. it is calculated as noise free code resolution = log 2 (2 n / peak - to - peak noise ) and is expressed in bits. effective resolution effective resolution is calculated as effective resoluti on = log 2 (2 n / rms input noise ) and is expressed in bits. total harmonic distortion (thd) thd is the ratio of the rms sum of the first five harmonic components to the rms value of a full - scale input signal and is expressed in decibels. dynamic range dynamic range is the ratio of the rms value of the full scale to the total rms noise measured with the inputs shorted together. the value for dynamic range is expressed in decibels. it is measured with a signal at ?60 db so it includes all noise sources and dnl ar tifacts. signal - to - noise ratio (snr) snr is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the nyquist frequency, excluding harmonics and dc. the value for snr is expressed in decibels. signal - to - noise - and - distortion ratio (sinad) sinad is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components that are less than the nyquist frequency, including harmonics but excluding dc. the value of sinad is express ed in decibels. aperture delay aperture delay is the measure of the acquisition performance and is the time between the rising edge of the cnv input and when the input signal is held for a conversion. transient response transient response is the time requi red for the adc to accurately acquire its input after a full - scale step function is applied.
data sheet ad7982 rev. d | page 13 of 25 theory of operation c o m p c o n t r o l l o g i c s w i t c h es c o n t r o l b u s y o u t p u t c o d e c n v c c 2c 65,536c 4c 131,072c lsb sw+ msb lsb sw? msb c c 2c 65,536c 4c 131,072c in+ ref gnd in? 06513-0 1 1 figure 21 . adc simplified schematic circuit information the ad7982 is a fast, low power, single - supply, precise 18- bit adc using a successive approximation architecture. the ad7982 is capable of converting 1,000,000 samples per second (1 msps) and powers down between conversions. when operating at 10 ksps, for example, it typically consumes 70 w, making it ideal for battery - powered application s. the ad7982 provides the user with an on - chip track - and - hold and does not exhibit any pipeline delay or latency, making it ideal for multiple multiplexed channel applications. the ad7982 can interface to any 1.8 v to 5 v digital logic family. it is available in a 10 - l ead msop or a tiny 10 - lea d lfcsp that allows space savings and flexible configurations. it is pin for pin compatible with the 16 - bit ad7980 . converter operation the ad7982 is a successive approximation adc based on a charge redistribution dac. figure 21 shows the simplified schematic of the adc. the capacitive dac consists of two identical arrays of 18 binary weighted capacitors, which are connected to the two comparat or inputs. during the acquisition phase, terminals of the array tied to the input of the comparator are connected to gnd via switch sw+ and switch sw?. all independent switches are connected to the analog inputs. therefore, the capacitor arrays are used as sampling capacitors and acquire the analog signal on the in+ input and the in? input. when the acquisition phase complete s and the cnv input goes high, a conversion phase initiates . when the conversion phase begins, sw+ and sw? open fir st. the two capacitor arrays then disconnect from the inputs and connect to the gnd input. therefore, the differential voltage between the in+ and in? inputs captured at the end of the acquisition phase applies to the comparator inputs, causing the comparator to become unbalanced. by switching each element of the capacitor array between gnd and ref, the comparator input varies by binary weighted voltage steps (v ref /2, v ref /4 v ref /262,144). the control logic toggles these switches, starting with the msb, to bring the comparator back into a balanced condition. after the compl etion of th e conversion phase pro cess, the device returns to the acquisition phase and the contr ol logic generates the adc output code and a busy signal indicator. because the ad7982 has an on - board conversion clock, the serial clock, sck, is not required for the conversion process.
ad7982 data sheet rev. d | page 14 of 25 transfer functions the ideal transfer characteristic for the ad7982 is shown in figure 22 and table 8. 100...000 100...001 100...010 011...101 011...110 011...111 adc code (twos complement) analog input +fsr ? 1.5 lsb +fsr ? 1 lsb ?fsr + 1 lsb ?fsr ?fsr + 0.5 lsb 06513-012 figure 22. adc ideal transfer function characteristic table 8. output codes and ideal input voltages description analog input v ref = 5 v digital output code (hex) fsr C 1 lsb +4.999962 v 0x1ffff 1 midscale + 1 lsb +38.15 v 0x00001 midscale 0 v 0x00000 midscale C 1 lsb ?38.15 v 0x3ffff Cfsr + 1 lsb ?4.999962 v 0x20001 Cfsr ?5 v 0x20000 2 1 this is also the code for an overranged analog input (v in+ ? v in? above v ref ? v gnd ). 2 this is also the code for an underranged analog input (v in+ ? v in? below v gnd ). typical connection diagram figure 23 shows an example of the recommended connection diagram for the ad7982 when multiple supplies are available. 2.7nf 20 ? v? 0 to vref v+ 4 2.7nf 20 ? v? vref to 0 v+ 4 10f 2 ref 1 ref vdd vio gnd in+ in? sdi sck sdo cnv ad7982 100nf 100nf 3-wire interface 2.5v 1.8v to 5v v+ ada4807-1 2, 3 notes 1 see voltage reference input section for reference selection. 2 c ref is usually a 10f ceramic capacitor (x5r). see recommended layout figure 41 and figure 42. 3 see driver amplifier choice section. 4 optional filter. see analog input section. 06513-013 figure 23. typical application diagram with multiple supplies
data sheet ad7982 rev. d | page 15 of 25 analog inputs figure 24 shows an equivalent circuit of the input structure of the ad7982. the two diodes, d1 and d2, provide electrostatic discharge (esd) protection for the in+ analog input and the in? analog input. take care to ensure the analog input signal does not exceed the reference input voltage (ref) by more than 0.3 v. if the analog input signal exceeds the 0.3 v level, the diodes become forward-biased and begin conducting current. these diodes can handle a forward-biased current of 130 ma maximum. however, if the supplies of the input buffer (for example, the supplies of the ada4807-1 in figure 23) are different from those of the ref, the analog input signal can eventually exceed the supply rails by more than 0.3 v. in such a case (for example, an input buffer with a short-circuit), the current limitation can protect the device. c pin ref r in c in d1 d2 in+ or in? gnd 06513-014 figure 24. equivalent analog input circuit the analog input structure allows the sampling of the true differential signal between in+ and in?. by using these differential inputs, signals common to both inputs are rejected. 90 85 80 75 70 65 60 1 10 100 1000 10000 frequency (khz) cmrr (db) 06513-040 figure 25. analog input cmrr vs. frequency during the acquisition phase, the impedance of the analog inputs (in+ or in?) can be modeled as a parallel combination of capacitor c pin and the network formed by the series connection of r in and c in . c pin is primarily the pin capacitance. r in is typically 400 and is a lumped component composed of serial resistors and the on resistance of the switches. c in is typically 30 pf and is mainly the adc sampling capacitor. during the sampling phase where the switches are closed, the input impedance is limited to c pin . r in and c in make a 1-pole, low-pass filter that reduces undesirable aliasing effects and limits noise. when the source impedance of the driving circuit is low, the ad7982 can be driven directly. large source impedances significantly affect the ac performance, especially thd. the dc performances are less sensitive to the input impedance. the maximum source impedance depends on the amount of thd that can be tolerated. the thd degrades as a function of the source impedance and the maximum input frequency. driver amplifier choice although the ad7982 is easy to drive, the driver amplifier must meet the following requirements: ? the noise generated by the driver amplifier must be kept as low as possible to preserve the snr and transition noise performance of the ad7982 . the noise from the driver is filtered by the analog input circuit of the ad7982 1-pole, low-pass filter made by r in and c in , or by the external filter, if one is used. because the typical noise of the ad7982 is 40 v rms, the snr degradation due to the amplifier is ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? 2 2 )( 2 40 40 log20 n 3db loss nef snr where: f C3db is the input bandwidth, in megahertz, of the ad7982 (10 mhz) or the cutoff frequency of the input filter, if one is used. n is the noise gain of the amplifier (for example, 1 in buffer configuration). e n is the equivalent input noise voltage of the op amp in nv/hz. ? for ac applications, the driver must have a thd perfor- mance commensurate with the ad7982. ? for multichannel, multiplexed applications, the driver amplifier and the ad7982 analog input circuit must settle for a full-scale step onto the capacitor array at an 18-bit level (0.0004%, 4 ppm). in the data sheet of the amplifier, settling at 0.1% to 0.01% is more typically specified. settling time can differ significantly from the settling time at an 18-bit level and must be verified prior to driver selection. table 9. recommended driver amplifiers amplifier typical application ada4941-1 very low noise, low power, single to differential ada4940-1 very low noise, low power, single to differential ada4807-2 very low noise and low power ada4627-1 precision, low noise and low input bias ada4522-2 precision, zero drift, and electromagnetic interference (emi) enhanced ada4500-2 precision, rail-to-rail input and output (rrio), and zero input crossover distortion
ad7982 data sheet rev. d | page 16 of 25 single-ended to differential driver for applications using a single-ended analog signal, either bipolar or unipolar, the ada4941-1 single-ended to differential driver allows a differential input to the device. the circuit diagram is shown in figure 26. r1 and r2 set the attenuation ratio between the input range and the adc voltage range (v ref ). r1, r2, and c f are chosen depending on the desired input resistance, signal bandwidth, antialiasing, and noise contribution. for example, for the 10 v range with a 4 k impedance, r2 = 1 k and r1 = 4 k. r3 and r4 set the common mode on the in? input, and r5 and r6 set the common mode on the in+ input of the adc. ensure the common mode is close to v ref /2. for example, for the 10 v range with a single supply, r3 = 8.45 k, r4 = 11.8 k, r5 = 10.5 k, and r6 = 9.76 k. 06513-015 20 ? 20 ? 10f r1 100nf +2.5v +5v ref +5.2v ?0.2v c f r2 r4 r6 10v, 5v, .. r3 r5 ref vdd gnd in+ in? ad7982 2.7nf 2.7nf ada4941-1 in fb outp outn ref 100nf figure 26. single-ended to differential driver circuit voltage reference input the ad7982 voltage reference input, ref, has a dynamic input impedance and must be driven by a low impedance source with efficient decoupling between the ref and gnd pins, as explained in the layout section. when ref is driven by a very low impedance source (for example, a reference buffer using the ad8031 or the ada4807-1 ), a 10 f (x5r, 0805 size) ceramic chip capacitor is appropriate for optimum performance. if using an unbuffered reference voltage, the decoupling value depends on the reference used. for instance, a 22 f (x5r, 1206 size) ceramic chip capacitor is appropriate for optimum performance using a low temperature drift adr435 reference. if desired, use a reference decoupling capacitor with values as small as 2.2 f with a minimal impact on performance, especially dnl. regardless, there is no need for an additional lower value ceramic decoupling capacitor (for example, 100 nf) between the ref and gnd pins. power supply the ad7982 uses two power supply pins: a core supply (vdd) and a digital input/output interface supply (vio). vio allows direct interface with any logic between 1.8 v and 5.5 v. to reduce the number of supplies needed, tie vio and vdd together. the ad7982 is independent of power supply sequencing between vio and vdd. additionally, it is very insensitive to power supply variations over a wide frequency range, as shown in figure 27. 95 90 85 80 75 70 65 60 psrr (db) 1 10 100 1000 frequency (khz) 06513-039 figure 27. psrr vs. frequency the ad7982 powers down automatically at the end of each conversion phase; therefore, the power scales linearly with the sampling rate. the power scaling linearly with throughput makes the device ideal for low sampling rates (even of a few hertz) and low battery-powered applications. 06513-037 10.000 1.000 0.100 0.010 0.001 oper a ting currents (ma) 100000 sampling rate (sps) 10000 1000000 i vdd i vio i ref figure 28. operating cu rrents vs. sampling rate
data sheet ad7982 rev. d | page 17 of 25 digital interface although the ad7982 has a reduced number of pins, it offers flexibility in its serial interface modes. when in cs mode, the ad7982 is compatible with spi, qspi, digital hosts, and digital signal processors ( dsps ) . in cs mode, the ad7982 can use either a 3 - wire or 4 - wire interface. a 3 - wire interface using the cnv, sck, and sdo signals minim izes wiring connections useful, for instance, in isolated applications. a 4 - wire interface using the sdi, cnv, sck, and sdo signals allows cnv, which initiates the conversions, to be independent of the readback timing (sdi). th e 4 - wire interface is usefu l in low jitter sampling or simultaneous sampling applications. when in chain mode, the ad7982 provides a daisy - chain feature using the sdi input for cascading multiple adcs on a single data line si milar to a shift register. the mode in which the device operates depends on the sdi level when the cnv rising edge occurs. the cs mode is selected if sdi is high, and the chain mode is selected if sdi is low. the sdi hold time is su ch that when sdi and cnv are connected together, the chain mode is always selected. in either mode, the ad7982 offers the option of forcing a start bit in front of the data b its. th e start bit can be used as a busy signal indicator to interrupt the digital host and trigger the data reading. otherwise, without a busy indicator, the user must timeout the maximum conversion time prior to readback. the busy indicator feature is enabled ? in the cs mode if cnv or sdi is low when the adc conversion ends (see figure 32 and figure 36). ? in the chain mode if sck is high during the cnv rising edge (see figure 40).
ad7982 data sheet rev. d | page 18 of 25 cs mode, 3-wire without busy indicator cs mode, 3-wire without busy indicator is usually used when a single ad7982 is connected to an spi-compatible digital host. the connection diagram is shown in figure 29, and the corresponding timing is given in figure 30. with sdi tied to vio, a rising edge on cnv initiates a conversion, selects the cs mode, and forces sdo to high impedance. after a conversion is initiated, it continues until completion irrespective of the state of cnv. this feature can be useful, for instance, to bring cnv low to select other spi devices, such as analog multiplexers; however, cnv must be returned high before the minimum conversion time elapses and then held high for the maximum possible conversion time to avoid the generation of the busy signal indicator. when the conversion completes, the ad7982 enters the acquisition phase and powers down. when cnv goes low, the msb is output onto sdo. the remaining data bits are clocked by subsequent sck falling edges. the data is valid on both sck edges. although the rising edge can capture the data, a digital host using the sck falling edge allows a faster reading rate, provided it has an acceptable hold time. after the 18 th sck falling edge or when cnv goes high (whichever occurs first), sdo returns to high impedance. ad7982 sdi sdo cnv sck convert data in clk digital host vio 06513-016 figure 29. cs mode, 3-wire without busy indicator connection diagram (sdi high) sdo d17 d16 d15 d1 d0 t dis sck 123 161718 t sck t sckl t sckh t hsdo t dsdo cnv conversion acquisition t conv t cyc acquisition sdi = 1 t cnvh t acq t en 06513-017 figure 30. cs mode, 3-wire without busy indicator serial interface timing (sdi high)
data sheet ad7982 rev. d | page 19 of 25 cs mode, 3-wire with busy indicator cs mode, 3-wire with busy indicator is usually used when a single ad7982 is connected to an spi-compatible digital host having an interrupt input. the connection diagram is shown in figure 31, and the corresponding timing is given in figure 32. with sdi tied to vio, a rising edge on cnv initiates a conversion, selects the cs mode, and forces sdo to high impedance. sdo is maintained in high impedance until the completion of the conversion irrespective of the state of cnv. prior to the minimum conversion time, cnv can be used to select other spi devices, such as analog multiplexers, but cnv must be returned low before the minimum conversion time elapses and then held low for the maximum possible conversion time to guarantee the generation of the busy signal indicator. when the conversion completes, sdo goes from high impedance to low impedance. with a pull-up resistor on the sdo line, the high impedance to low impedance transition can be used as an interrupt signal to initiate the data reading controlled by the digital host. the ad7982 then enters the acquisition phase and powers down. the data bits are then clocked out, msb first, by subsequent sck falling edges. the data is valid on both sck edges. although the rising edge can be used to capture the data, a digital host using the sck falling edge allows a faster reading rate, provided it has an acceptable hold time. after the optional 19th sck falling edge or when cnv goes high (whichever occurs first), sdo returns to high impedance. if multiple ad7982 devices are selected at the same time, the sdo output pin handles this contention without damage or induced latch-up. meanwhile, it is recommended to keep this contention as short as possible to limit extra power dissipation. ad7982 sdi sdo cnv sck convert data in clk digital host vio 06513-018 irq vio 47k? figure 31. cs mode, 3-wire with busy indicator connection diagram (sdi high) sdo d17 d16 d1 d0 t dis sck 123 171819 t sck t sckl t sckh t hsdo t dsdo cnv conversion acquisition t conv t cyc acquisition sdi = 1 t cnvh t acq 06513-019 figure 32. cs mode, 3-wire with busy indicator serial interface timing (sdi high)
ad7982 data sheet rev. d | page 20 of 25 cs mode, 4-wire without busy indicator cs mode, 4-wire without busy indicator is usually used when multiple ad7982 devices are connected to an spi-compatible digital host. a connection diagram example using two ad7982 devices is shown in figure 33, and the corresponding timing is given in figure 34. with sdi high, a rising edge on cnv initiates a conversion, selects the cs mode, and forces sdo to high impedance. in this mode, cnv must be held high during the conversion phase and the subsequent data readback. if sdi and cnv are low, sdo is driven low. prior to the minimum conversion time, sdi can select other spi devices, such as analog multiplexers, but sdi must be returned high before the minimum conversion time elapses and then held high for the maximum possible conversion time to avoid the generation of the busy signal indicator. when the conversion completes, the ad7982 enters the acquisition phase and powers down. each adc result can be read by bringing its sdi input low, which consequently outputs the msb onto sdo. the remaining data bits are then clocked by subsequent sck falling edges. the data is valid on both sck edges. although the rising edge can capture the data, a digital host using the sck falling edge allows a faster reading rate, provided it has an acceptable hold time. after the 18 th sck falling edge or when sdi goes high (whichever occurs first), sdo returns to high impedance and another ad7982 can be read. ad7982 sdi sdo cnv sck convert data in clk digital host 06513-020 cs1 cs2 ad7982 sdi sdo cnv sck figure 33. cs mode, 4-wire without busy indicator connection diagram sdo d17 d16 d15 d1 d0 t dis sck 123 343536 t hsdo t dsdo t en conversion acquisition t conv t cyc t acq acquisition s di(cs1) cnv t ssdicnv t hsdicnv d1 16 17 t sck t sckl t sckh d0 d17 d16 19 20 18 s di(cs2) 06513-021 figure 34. cs mode, 4-wire without busy indicator serial interface timing
data sheet ad7982 rev. d | page 21 of 25 cs mode, 4-wire with busy indicator cs mode, 4-wire with busy indi ctor is usually used when a single ad7982 is connected to an spi-compatible digital host with an interrupt input and when it is desired to keep cnv, which samples the analog input, independent of the signal used to select the data reading. this independence is particularly important in applications where low jitter on cnv is desired. the connection diagram is shown in figure 35, and the corresponding timing is given in figure 36. with sdi high, a rising edge on cnv initiates a conversion, selects the cs mode, and forces sdo to high impedance. in this mode, cnv must be held high during the conversion phase and the subsequent data readback. if sdi and cnv are low, sdo is driven low. prior to the minimum conversion time, sdi can select other spi devices, such as analog multiplexers, but sdi must be returned low before the minimum conversion time elapses and then held low for the maximum possible conversion time to guarantee the generation of the busy signal indicator. when the conversion is complete, sdo goes from high impedance to low impedance. with a pull-up on the sdo line, the high impedance to low impedance transition can be used as an interrupt signal to initiate the data readback controlled by the digital host. the ad7982 then enters the acquisition phase and powers down. the data bits then clock out, msb first, by subsequent sck falling edges. the data is valid on both sck edges. although the rising edge can capture the data, a digital host using the sck falling edge allows a faster reading rate, provided it has an acceptable hold time. after the optional 19 th sck falling edge or sdi going high (whichever occurs first), sdo returns to high impedance. ad7982 sdi sdo cnv sck convert data in clk digital host 06513-022 irq vio 47k ? cs1 figure 35. cs mode, 4-wire with busy indicator connection diagram sdo d17 d16 d1 d0 t dis sck 1 2 3 17 18 19 t sck t sckl t sckh t hsdo t dsdo t en conversion acquisition t conv t cyc t acq acquisition sdi cnv t ssdicnv t hsdicnv 06513-023 figure 36. cs mode, 4-wire with busy indicator serial interface timing
ad7982 data sheet rev. d | page 22 of 25 chain mode without busy indicator chain mode without busy indicator can be used to daisy-chain multiple ad7982 devices on a 3-wire serial interface. the chain mode without busy indicator feature reduces component count and wiring connections, for example, in isolated multiconverter applications or for systems with a limited interfacing capacity. data readback is analogous to clocking a shift register. figure 37 shows a connection diagram example using two ad7982 devices, and figure 38 shows the corresponding timing. when sdi and cnv are low, sdo is driven low. with sck low, a rising edge on cnv initiates a conversion, selects the chain mode, and disables the busy indicator. in this mode, cnv is held high during the conversion phase and the subsequent data readback. when the conversion completes, the msb is output onto sdo and the ad7982 enters the acquisition phase and powers down. the remaining data bits stored in the internal shift register are clocked by subsequent sck falling edges. for each adc, sdi feeds the input of the internal shift register and is clocked by the sck falling edge. each adc in the chain outputs its data msb first, and 18 n clocks are required to read back the n adcs. the data is valid on both sck edges. although the rising edge can capture the data, a digital host using the sck falling edge allows a faster reading rate and consequently more ad7982 devices in the chain, provided the digital host has an acceptable hold time. the maximum conversion rate can be reduced due to the total readback time. convert data in clk digital host 0 6513-024 ad7982 sdi sdo cnv b sck ad7982 sdi sdo cnv a sck figure 37. chain mode without busy indicator connection diagram sdo a = sdi b d a 17 d a 16 d a 15 sck 1 2 3 34 35 36 t ssdisck t hsdisck t en conversion acquisition t conv t cyc t acq acquisition cnv d a 1 16 17 t sck t sckl t sckh d a 0 19 20 18 sdi a = 0 sdo b d b 17 d b 16 d b 15 d a 1 d b 1d b 0d a 17 d a 16 t hsdo t dsdo t ssckcnv t hsckcnv d a 0 06513-025 figure 38. chain mode without busy indicator serial interface timing
data sheet ad7982 rev. d | page 23 of 25 chain mode with busy indicator chain mode with busy indicator can also daisy-chain multiple ad7982 devices on a 3-wire serial interface while providing a busy indicator. this chain mode with busy indicator feature reduces component count and wiring connections, for example, in isolated multiconverter applications or for systems with a limited interfacing capacity. data readback is analogous to clocking a shift register. figure 39 shows a connection diagram example using three ad7982 devices, and figure 40 shows the corresponding timing. when sdi and cnv are low, sdo is driven low. with sck high, a rising edge on cnv initiates a conversion, selects the chain mode, and enables the busy indicator feature. in this mode, cnv is held high during the conversion phase and the subsequent data readback. when all adcs in the chain have completed their conversions, the sdo pin of the adc closest to the digital host (see the ad7982 adc labeled c in figure 39) is driven high. the transition of driving the sdo pin of the adc to high can be used as a busy indicator to trigger the data readback controlled by the digital host. the ad7982 then enters the acquisition phase and powers down. the data bits stored in the internal shift register are clocked out, msb first, by subsequent sck falling edges. for each adc, sdi feeds the input of the internal shift register and is clocked by the sck falling edge. each adc in the chain outputs its data msb first, and 18 n + 1 clocks are required to read back the n adcs. although the rising edge can capture the data, a digital host using the sck falling edge allows a faster reading rate and consequently more ad7982 devices in the chain, provided the digital host has an acceptable hold time. convert data in clk digital host 06513-026 ad7982 sdi sdo cnv c sck ad7982 sdi sdo cnv a sck irq ad7982 sdi sdo cnv b sck figure 39. chain mode with bu sy indicator connection diagram sdo a = sdi b d a 17 d a 16 d a 15 sck 123 39 53 54 t en conversion acquisition t conv t cyc t acq acquisition cnv = sdi a d a 1 417 t sck t sckh t sckl d a 0 19 38 18 sdo b = sdi c d b 17 d b 16 d b 15 d a 1 d b 1d b 0d a 17 d a 16 55 t ssdisck t hsdisck t hsdo t dsdo sdo c d c 17 d c 16 d c 15 d a 1d a 0 d c 1d c 0d a 16 21 35 36 20 37 d b 1d b 0d a 17 d b 17 d b 16 t dsdosdi t ssckcnv t hsckcnv d a 0 t dsdosdi t dsdosdi t dsdosdi t dsdosdi 06513-027 figure 40. chain mode with busy indicator serial interface timing
ad7982 data sheet rev. d | page 24 of 25 application s information layout the printed circuit board (pcb) that houses the ad7982 must be designed so the analog and digital sections are separated and confined to certain a reas of the pcb . t h e pin configuration of the ad7982 , with its analog signals on the left side and its digital signals on th e right side, eases the task of s eparating the analog and digital circuitry on a pcb . avoid running digital lines under the device ; these couple noise onto the die, unless a ground plane under the ad7982 is used as a shield. fast switching signals, such as cnv or clocks, must not run near analog signal paths. crossover of digital and analog signals must be avoided. it is recommended to use at least one ground plane . it c an be common or split betwee n the digital and analog sections. in the latter case, the planes must be joined underneath the ad7982 devices . the ad7982 voltage reference input ref has a dynamic input impedance and must be decoupled with minimal parasitic inductance s. decoupling is done by placing the reference decoupling ceramic capacitor close to, ideally right up against, the ref and gnd pins and conne cting them with wide, low impedance traces. finally, decouple the power supplies of the ad7982 , vdd and vio , with ceramic capacitors, typically 100 nf, placed close to the ad7982 and connected using short, wide traces to provide low impedance paths and to reduce the effect of glitches on the power supply lines. an example of layout following these rules is shown in figure 41 and figure 42 . evaluating the perfo rmance of the ad7982 other recommended layouts for the ad7982 are outlined in the ug - 340 use r guide for the e va l - ad7982sdz . the eva luation board package includes a fully assembled and tested evaluation board, the user guide , and software for controlling the evaluation board from a pc via the e va l - sdp - cb1z . 06513-028 ad7982 figure 41 . example layout of the ad7982 (top layer) 06513-029 figure 42 . example layout of the ad7982 (bottom layer)
data sheet ad7982 rev. d | page 25 of 25 outline dimensions compliant to jedec standards mo-187-ba 091709-a 6 0 0.70 0.55 0.40 5 10 1 6 0.50 bsc 0.30 0.15 1.10 max 3.10 3.00 2.90 coplanarity 0.10 0.23 0.13 3.10 3.00 2.90 5.15 4.90 4.65 pin 1 identifier 15 max 0.95 0.85 0.75 0.15 0.05 figure 43. 10-lead mini small outline package [msop] (rm-10) dimensions shown in millimeters 2.48 2.38 2.23 0.50 0.40 0.30 10 1 6 5 0.30 0.25 0.20 pin 1 index area seating plane 0.80 0.75 0.70 1.74 1.64 1.49 0.20 ref 0.05 max 0.02 nom 0.50 bsc exposed pad 3.10 3.00 sq 2.90 p i n 1 i n d i c a t o r ( r 0 . 1 5 ) for proper connection of the exposed pad, refer to the pin configuration and function descriptions section of this data sheet. coplanarity 0.08 0 2-05-2013-c top view bottom view 0.20 min figure 44. 10-lead lead frame chip scale package [lfcsp] 3 mm 3 mm body, very very thin, dual lead (cp-10-9) dimensions shown in millimeters ordering guide model 1, 2, 3 temperature range package description package option branding ordering quantity ad7982brmz ?40c to +85c 10-lead msop, tube rm-10 c5f 50 AD7982BRMZRL7 ?40c to +85c 10-lead msop, 7 reel rm-10 c5f 1,000 ad7982bcpz-rl7 ?40c to +85c 10-lead lfcsp, 7 reel cp-10-9 c5f 1,500 ad7982bcpz-rl ?40c to +85c 10-lead lfcsp, 13 reel cp-10-9 c5f 5,000 eval-ad7982sdz evaluation board eval-sdp-cb1z controller board 1 z = rohs compliant part. 2 the eval-ad7982sdz board can be used as a standalone evaluation board or in conjunction with the eval-sdp-cb1z for evaluation/demonstration purposes. 3 the eval-sdp-cb1z board allows a pc to control and commun icate with all analog devices evaluation boards ending in the sdz designator. ?2007C2017 analog devices, inc. all rights reserved. trademarks and registered trademarks are the prop erty of their respective owners. d06513-0-1/17(d)


▲Up To Search▲   

 
Price & Availability of AD7982BRMZRL7

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X