|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 1 of 17 5f18n - rev.f003 general description features the ec 24c32 a / ec 24c64 a provides 32,768/65,536 bits of serial electrically erasable and programmable read - only memory (eeprom) organized as 4096 /8192 words of 8 bits each. the device is optimized for use in many indust rial and commercial applicat - ions where low - power and low - voltage operation are essential. the ec 24c32 a / ec 24c64 a is available in space sa - v ing pdip - 8, sop - 8 , tssop - 8 ,msop - 8 a nd d fn - 8 (only ec 24c32 a ) packages and is accessed via a two - wire serial interfac e . ? wide voltage operation - v cc = 1. 7 v to 5.5v ? oper ating ambient temperature: - 40 c to +85 c ? internally organized: - ec 24c32 a , 4096 x 8 ( 3 2k bits) - ec 24c64 a , 8192 x 8 ( 6 4k bits) ? two - wire serial interface ? schmitt trigger, filtered inputs for noise suppression ? bidirectional data transfer protocol ? 1 mhz (5v), 400 khz (1. 7 v, 2.5v, 2.7v) compatibility ? write protect pin for hardware data protection ? 32 - byte page (32k, 64k) write modes ? partial page writes allowed ? self - timed write cycle (5 ms max) ? hig h - reliability - en durance: 1 million write cycles - data retention: 100 years ? pdip - 8, sop - 8 , tssop - 8 , msop - 8 a nd d fn - 8 packages pin configuration sop - 8 tssop - 8 dfn - 8 msop - 8 ( ec24c32a/64a ) ( ec24c32a/64a ) ( o nly for ec24c32a ) ( ec24c32a/64a ) top - v iew top - v iew bottom view top - v iew pdip - 8 ( ec24c32a/64a ) top - v iew pin name functions write protect address inputs serial data serial clock input ground power supply a0 - a2 sda scl gnd wp vcc address inputs sda serial data scl serial clock input wp write protect gnd ground v cc power supply
ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 2 of 17 5f18n - rev.f003 block diagram ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 3 of 17 5f18n - rev.f003 pin descriptions device/page addresses (a2, a1 and a0): the a2, a1 and a0 pins are device address inputs that are hard - wired for the ec 24c32 a / ec 24c64 a . eight 32k/64k devices may be addressed on a sing le bus system (device addressing is discussed in detail under the device addressing section). serial data (sda): the sda pin is bi - directional for serial data transfer. this pin is open - drain driven and may be wire - ored with any number of other open - drai n or open - collector devices. serial clock (scl): the scl input is used to positive edge clock data into each eeprom device and negative edge clock data out of each device. write protect (wp): the ec 24c32 a / ec 24c64 a has a write protect pin that provides hardware data protection. the write protect pin allows normal read/write operations when connected to ground (gnd). when the write protect pin is connected to v cc , the write protection feature is enabled and operates as shown in the following table . wri te protect wp pin status part of the array protected ec 24c32a ec 24c64a at v cc full ( 32 k) array full (64 k) array at gnd normal read / write operations ordering information available package types part number sop - 8 tssop - 8 dfn - 8 msop - 8 pdip - 8 ec24c32a v v v v v ec24c64a v v -- v v ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 4 of 17 5f18n - rev.f003 marking information package type part number marking marking information sop - 8 ec24c xxanm1 g x 24cxx a lllll yyww t xx is the memory of production. lllll is the l as t five number s of wafer lot number y yww is date code . t is tracking code ,t=x tssop - 8 ec24c xxane1gx m sop - 8 ec24c xxanr 1gx pdip - 8 ec24c xxanp 1gx dfn - 8 ec24c 32anf2gx c32a llll llll is the l as t four number s of wafer lot number memory organization ec 24c32 a , 32k serial e eprom: internally organized with 128 pages of 32 bytes each, the 32k requires an 12 - bit data word address for random word addressing. ec 24c64 a , 64k serial eeprom: internally organized with 256 pages of 32 bytes each, the 64k requires a 13 - bit data word a ddress for random word address device operation clock and data transitions: the sda pin is normally pulled high with an external device. data on the sda pin may change only during scl low time periods (see to figure 1). data changes during scl high pe riods will indicate a start or stop condition as defined below. start condition : a high - to - low transition of sda with scl high is a start condition which must precede any other command (see to figure 2). stop condition: a low - to - high transition of sda with scl high is a stop condition. after a read sequence, the stop command will place the eeprom in a standby power mode (see to figure 2 ). acknowledge: all addresses and data words are serially transmitted to and from the eeprom in 8 - bit words. the eepro m sends a "0" to acknowledge that it has received each word. this happens during the ninth clock cycle (see to figure 3 ) . standby mode: the ec 24c32 a / ec 24c64 a fe atures a low - power standby mode which is enabled: (a) upon power - up and (b) after the receipt of the stop bit and the completion of any internal operations memory reset: after an interruption in protocol, power loss or system reset, any two - wire part can be reset by following these steps: 1. clock up to 9 cycles. 2. look for sda high in each cyc le while scl is high. 3. create a start condition. ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 5 of 17 5f18n - rev.f003 figure 1: data validity figure 2: start and stop definition ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 6 of 17 5f18n - rev.f003 figure 3: output acknowledge device addressing the 32k and 64k eeprom devices all req uire an 8 - bit device address word following a start condition to enable the chip for a read or write operation (see to figure 4). the device address word consists of a mandatory "1", "0" sequence for the first four most significant bits as shown. this is c ommon to all the serial eeprom devices. the next 3 bits are the a2, a1 and a0 device address bits for the 32k/64k eeprom. these 3 bits must compare to their corresponding hard - wired input pins. the eighth bit of the device address is the read/write operati on select bit. a read operation is initiated if this bit is high and a write operation is initiated if this bit is low. upon a compare of the device address, the eeprom will output a "0". if a compare is not made, the chip will return to a standby state. data security: the ec 24c 32 a / ec 24c6 4 a has a hardware data protection scheme that allows the user to write protect the entire memory when the wp pin is at v cc . write operations byte write: a write operation requires an 8 - bit data word address follow ing the device address word and acknowledgment. upon receipt of this address, the eeprom will again respond with a "0" and then clock in the first 8 - bit data word. following receipt of the 8 - bit data word, the eeprom will output a "0" and the addressing de vice, such as a microcontroller, must terminate the write sequence with a stop condition. at this time the eeprom enters an internally timed write cycle, t wr , to the nonvolatile memory. all inputs are disabled during this write cycle and the eeprom will no t respond until the write is complete (see to figure 5 ). page write: the 32k/64k eeprom is capable of an 32 - byte page write. a page write is initiated the same as a byte write, but the microcontroller does not send a stop condition after the first data w ord is clocked in. instead, after the eeprom acknowledges receipt of the first data word, the microcontroller can transmit up to 31 (32k/64k) more data words. the eeprom will respond with a "0" after each data word received. the microcontroller must termin ate the page write sequence with a stop condition (see to figure 6). ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 7 of 17 5f18n - rev.f003 the data word address lower five (32k/64k) bits are internally incremented following the receipt of each data word. the higher data word address bits are not incremented, retaining the me mory page row location. when the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. if more than 32 (32k/64k) data and previous data will be overwritten. words are transmitted to the eeprom, the data word address will "roll over" and previous data will be overwritten. acknowledge polling: once the internally timed write cycle has started and the eeprom inputs are disabled, acknowledge polling can be initiated. this involves sendi ng a start condition followed by the device address word. the read/write bit is representative of the operation desired. only if the internal write cycle has completed will the eeprom respond with a "0", allowing the read or write sequence to continue. figure 4: device address figure 5: byte write figure 6: page write ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 8 of 17 5f18n - rev.f003 read operations read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to "1". there are three read operations: current address read, random address read and sequential read. current address read: the internal data word address counter maintains the last address accessed during the last read or write operation, incr ease d by one. this address stays valid between operations as long as the chip power is maintained. the address "roll over" during read is from the last byte of the last memory page to the first byte of the first page. the address "roll over" during write is f rom the last byte of the current page to the first byte of the same page. once the device address with the read/write select bit set to "1" is clocked in and acknowledged by the eeprom, the current address data word is serially clocked out. the microcontro ller does not respond with an input "0" but does generate a following stop condition (see to figure 7). random read: a random read requires a "dummy" byte write sequence to load in the data word address. once the device address word and data word address are clocked in and acknowledged by the eeprom, the microcontroller must generate another start condition. the microcontroller now initiates a current address read by sending a device address with the read/write select bit high. the eeprom acknowledges the device address and serially clocks out the data word. the microcontroller does not respond with a "0" but does generate a following stop condition (see to figure 8). sequential read: sequential reads are initiated by either a current address read or a r andom address read. after the microcontroller receives a data word, it responds with an acknowledge. as long as the eeprom receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. when the m emory address limit is reached, the data word address will "roll over" and the sequential read will continue. the sequential read operation is terminated when the microcontroller does not respond with a "0" but does generate a following stop condition (se e to figure 9). ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 9 of 17 5f18n - rev.f003 figure 7: current address read figure 8: random read figure 9: sequential read ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 10 of 17 5f18n - rev.f003 electrical characteristics absolute maximum stress ratings dc supply voltage ---------------------------- ------------------------------------------------------------ - 0.3v to +6.5v input / output voltage ------------------------------------------------------------------------------------- gnd - 0.3v to v cc +0.3v operating ambient temperature ------------------- --------------------------------------------------- - 40c to +85c storage temperature ------------------------------------------------------------------------------------- - 65c to +150c comments stresses above those listed under "absolute maximum ra tings" may cause permanent damage to this device. these are stress ratings only. functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied or intended. exposu re to the absolute maximum rating conditions for extended periods may affect device reliability. dc electrical characteristics applicable over recommended operating range from: t a = - 40c to +85c , v cc = +1. 7 v to +5.5v (unless otherwise noted) pa rameter symbol min. typ. max. unit condition supply voltage v cc 1. 7 5.5 v supply current v cc = 5.0v i cc1 0.4 1.0 ma read at 4 00 khz supply current v cc = 5.0v i cc2 2.0 3.0 ma write at 4 00 khz standby current i sb 3 .0 a v in = v cc or gnd input leakage current i li 3.0 a v in = v cc or gnd output leakage current i lo 0.05 3.0 a v out = v cc or gnd input low level v il 1 - 0.3 v cc x 0.3 v v cc = 1.8v to 5.5v input high level v ih 1 v cc x 0.7 v cc + 0.3 v v cc = 1.8v to 5.5v input low level v il 2 - 0.3 v cc x 0. 2 v v cc = 1.7v input high level v ih 2 v cc x 0.7 v cc + 0.3 v v cc = 1.7v output low level v cc =5.0v v ol3 0.4 v i ol = 3.0 ma output low level v cc =3.0v v ol2 0.4 v i ol = 2.1 ma output low level v cc =1. 7 v v ol1 0.2 v i ol = 0.15 ma pin capacitance applicable over recommended operating range from t a = 25c , f = 1.0 mhz, v cc = +1. 7 v parameter symbol min. typ. max. unit condition input/output capacitance (sda) c i/o - - 8 pf v i/o = 0v input capacitance (a0, a1, a 2, scl) c in - - 6 pf v in = 0v ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 11 of 17 5f18n - rev.f003 ac electrical characteristics applicable over recommended operating range from t a = - 40c to +85c, v cc = +1. 7 v to +5.5v, c l = 1 ttl gate and 100 pf (unless otherwise noted) parameter symbol 1.7v Q v cc < 2.5v 2. 5v Q v cc Q 5.5v units min. typ. max. min. typ. max. clock frequency, scl f scl - - 400 - - 1000 khz clock pulse width low t low 1.2 - - 0.6 - - s clock pulse width high t high 0.6 - - 0.4 - - s noise suppression time t i - - 50 - - 40 ns clock low to d ata out valid t aa 0.05 - 0.9 0.05 - 0.55 s time the bus must be free before a new transmission can start t buf 1.2 - - 0.5 - - s start hold time t hd.sta 0.6 - - 0.25 - - s start setup time t su.sta 0.6 - - 0.25 - - s data in hold time t hd.dat 0 - - 0 - - s data in setup time t su.dat 100 - - 100 - - ns inputs rise time(1) t r - - 0.3 - - 0.3 s inputs fall time(1) t f - - 300 - - 100 ns stop setup time t su.sto 0.6 - - 0.25 - - s data out hold time t dh 50 - - 50 - - ns write cycle time t wr - 1.5 5 - 1.5 5 ms 5.0v, 25c, byte mode endurance 1m - - - - - write cycles note 1. this parameter is characterized and is not 100% tested. 2. ac measurement conditions: r l (connects to v cc ): 1.3k (2.5v, 5v), 10k (1 .7 v) input pulse voltages: 0.3 x v cc t o 0.7 x v cc input rise and fall time: Q 50 ns input and output timing reference voltages: 0.5 x v cc the value of r l should be concerned according to the actual loading on the user's system. ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 12 of 17 5f18n - rev.f003 bus timing figure 10: scl: serial cl ock, sda: serial data i/o write cycle timing figure 11: scl: serial clock, sda: serial data i/o note 1. the write cycle time t wr is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle. ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 13 of 17 5f18n - rev.f003 mechanical dimensions outline dr a wing pdip - 8 available package types : ec24c 3 2a/ 6 4a top view side view section b - b end view common dimensions (unit of measure = mm) symbol min max a 3.60 4.00 a1 0.51 - a2 3.10 3.50 a3 1.50 1. 70 b 0.44 0.53 b1 0.43 0.48 b 1.52 bsc c 0.25 0.31 c1 0.24 0.26 d 9.05 9.45 e1 6.15 6.55 e 2.54 bsc ea 7.62 bsc eb 7.62 9.50 ec 0 0.94 l 3.00 - ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 14 of 17 5f18n - rev.f003 mecha nical dimensions outline dr a wing sop - 8 available package types : ec24c 3 2a/ 6 4a top view end view side view common dimensions (unit of measure = mm) symbol min max a 1.35 1.75 a1 0.10 0.25 b 0.31 0.51 c 0.17 0.25 d 4.70 5.10 e1 3.80 4.00 e 5.79 6.20 e 1.27 bsc l 0.40 1. 27 0 8 ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 15 of 17 5f18n - rev.f003 mechanical dimensions outline dr a w ing tssop - 8 available package types ec24c32a/64a top view end view side view common dimensions (unit of measure = mm) symbol min max d 2.80 3.20 e 6.20 6.60 e1 4.20 4.6 0 a - 1.20 a2 0.80 1.15 b 0.19 0.30 e 0.65 bsc l 0.45 0.75 l1 1.00 bsc 0 8 ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 16 of 17 5f18n - rev.f003 mechanical dimensions outline drawing dfn - 8 available package types ec24c32a top view end view side view bottom view common dimensions (unit of measure = mm) symbol min max a 0.70 0.80 a1 - 0.05 b 0.18 0.30 c 0.18 0.25 d 1.90 2.10 d2 1.50 ref e 0.50 bsc nd 1.50 bsc e 2.90 3.10 e2 1.60 bsc l 0.30 0.50 h 0.20 0.30 ec24c32a/64a 32k/64k - bit 2 - wire serial cmos eeprom e - cmos corp. ( www.ecmos.com.tw ) page 17 of 17 5f18n - rev.f003 mechanical dimensions outline drawing msop - 8 available package types : ec24c 3 2a/ 6 4a top view side view section b - b end view common dimensions (unit of measure = mm) symbol min max a - 1.10 a1 0.05 0.15 a2 0.75 0.95 a3 0.30 0.40 b 0.29 0.38 b1 0.28 0.33 c 0.15 0.20 c1 0.14 0.16 d 2.90 3.10 e 4.70 5.10 e1 2.90 3. 10 e 0.65 bsc l 0.40 0.70 l1 0.95 bsc 0 8 |
Price & Availability of EC24CXXANP1GX |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |