Part Number Hot Search : 
LTC1745 D41162 CP1002 10A600V R2000 FH6316 2SJ13 C0515A
Product Description
Full Text Search
 

To Download AD4000BRMZ-RL7 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  16- bit, 2 msps/1 msp s/500 ksps, precision, pseudo differential, sar ad cs data sheet ad4000 / ad4004 / ad4008 rev. c document feedback information furnished by analog devices is believed to be accurate and reliabl e. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without notice. no license is granted by implicatio n or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. o ne technology way, p.o. box 9106, norwood, ma 02062 - 9106, u.s.a. tel: 781.329.4700 ? 2016C 2017 analog devices, inc. all rights reserved. technical support www.analog.com features throughput: 2 msps/1 msps /500 ksps options inl: 1.0 lsb maximum guaranteed 16 - bit , no missing codes low power 9.75 mw at 2 msps , 4.9 mw at 1 msps , 2.5 mw at 500 ksps (vdd only) 70 w at 10 ksps , 14 mw at 2 msps (total) s nr : 93 db typical at 1 khz, v ref = 5 v; 90 db typical at 100 k hz thd: ? 11 5 db typical at 1 khz , v ref = 5 v; ? 95 db typical at 100 khz ease of use features reduce system power and complexity input overvoltage clamp circuit reduced n on linear input charge kick back high - z m ode long acquisition phase input span compression fast conversion time allows low spi clock rates spi - programmable modes, r ead/ w rite capability, s tatus w ord pseudo d ifferential (single - ended) analog input range 0 v to v ref with v ref from 2.4 v to 5.1 v single 1.8 v supply operation with 1.71 v to 5.5 v logic interface sar architecture: n o latency/pipeline delay, valid first conversion first conversion accurate guaranteed o peration: ?40c to + 125c spi - /qspi - /microwire - /dsp - compatible serial interface ability to daisy - chain multiple adcs and busy indicator 10- lead packages : 3 mm 3 mm lfcsp , 3 mm 4.90 mm msop applications automatic test equipment machine automation medic al equipment battery - powered equipment precision data acquisition systems general description the ad4000/ad4004/ad4008 are low noise, low power, high speed , 16- bit, precision successive approximation register (sar) analog - to - digital converter s ( adc s). the ad4000, ad4004, and ad4008 offer 2 msps, 1 msps, and 500 ksps throughputs, respectively. they incorporate ease of use features that reduce signal chain power consumption , reduce signal chain complexity , and enable higher channel density. the high - z mod e, coupled with a long acquisition phase, eliminates the need for a dedicated high power, high speed adc driver, thus broadening the range of low power precision amplifiers that can drive t hese adcs directly while still achieving optimum performance. the i nput span compression feature enables the adc driver amplifier and the adc to operate off of common supply rails without the need for a negative supply while preserving the full adc code range. the low serial peripheral interface (spi ) clock rate requirement reduces the digital input/output power consumption, broadens processor options , and simplifies the task of sending data across digital isolation. operating from a 1.8 v supply, the ad4000/ad4004/ad4008 sample an analog input (in+) from 0 v to vref with respect to a ground sense (in?) with vref ranging from 2.4 v to 5.1 v. the ad4000 consumes only 14 mw at 2 msps with a minimum sck rate of 70 mhz in turbo mode , the ad4004 consumes only 7 mw at 1 msps , and the ad4008 consumes only 3.5 mw at 500 ksps. the ad4000/ad4004 /ad4008 all achieve 1.0 lsb integral nonlinearity error ( inl ) maximum, guaranteed no missing codes at 16 bits, and 93 db signal - to - no ise ratio ( snr ) for 1 khz inputs . the reference voltage is applied externally and can be set indepe ndently of the supply voltage. the spi - c ompatible versatile serial interface features seven different modes including the ability, using the sdi input, to daisy - chain several adcs on a single 3 - wire bus , and provides an optional busy indicato r. the ad4000/ad4004 /ad4008 are compatible with 1.8 v, 2.5 v, 3 v, and 5 v logic, using the separate vio supply. the ad4000/ad4004 are available in a 10 - lead msop and a 10- lead lfcsp , and the ad4008 is available in a 10 - lead lfcsp , with operation specified from ?40c to +125c . the devices are pin compatible with the 18 - bit, 2 msps ad4003 (see table 8 ). functional block dia gram gnd in+ in? sdi sck sdo cnv ad4000/ ad4004/ ad4008 16-bit sar adc serial interface vio ref vdd v ref 0 v ref /2 high-z mode clamp span compression turbo mode status bits 2.4v to 5.1v 1.8v 10f 1.8v to 5v 3-wire or 4-wire spi interface (daisy chain, cs) 14956-001 f igure 1.
ad4000 / ad4004 / ad4008 data sheet rev. c | page 2 of 36 table of contents features .............................................................................................. 1 applications ....................................................................................... 1 general descript ion ......................................................................... 1 functional block diagram .............................................................. 1 revision history ............................................................................... 3 specifications ..................................................................................... 4 timing specifications .................................................................. 7 absolute maximum ratings ............................................................ 9 thermal resistance ...................................................................... 9 esd caution .................................................................................. 9 pin configurations and function descriptions ......................... 10 typical performance characteristics ........................................... 11 terminology .................................................................................... 16 theory of operation ...................................................................... 17 circuit information .................................................................... 17 converter operation .................................................................. 18 transfer functions ...................................................................... 18 applications information .............................................................. 19 typical application diagrams .................................................. 19 analog inputs ............................................................................. 20 driver amplifier choice ........................................................... 21 ease of drive features ............................................................... 22 voltage reference input ............................................................ 23 power supply ............................................................................... 24 digital interface .......................................................................... 24 register read/write functionality ........................................... 25 status word ................................................................................. 27 cs mode, 3 - wire tur b o mo d e ................................................. 28 cs mode, 3 - wire without busy indicator ............................. 29 cs mode, 3 - wire with busy indicator .................................... 30 cs mode, 4 - wire tur b o mo d e ................................................. 31 cs mode, 4 - wire without busy indicator ............................. 32 cs mode, 4 - wire with busy indicator .................................... 33 daisy - chain mode ..................................................................... 34 layout guidelines ....................................................................... 35 evaluating the ad4000/ad4004/ad4008 performance .......... 35 outline dimensions ....................................................................... 36 ordering guide .......................................................................... 36
data sheet ad4000 / ad4004 / ad4008 rev. c | page 3 of 36 revision history 10/2017 rev. b to rev. c changes to features section ............................................................ 1 added multiplexed applications section .................................... 21 changes to ordering guide ........................................................... 36 9 /2017 rev. a to rev. b added ad4008 ................................................................... universal changes to title, features section, general description section, and figure 1 ........................................................................................ 1 changes to table 1 ............................................................................ 4 changes to timing specifications section and table 2 ................ 7 changes to table 4 ............................................................................ 8 changes to tabl e 5 ............................................................................ 9 changes to typical performance characteristics section layout .. 11 changes to figure 19 ............................................................................... 13 added figure 25; renumbered sequentially ............................... 14 changes to figure 2 8 ...................................................................... 14 change to zero error definition, terminology section ............ 16 changes to circuit information section and table 8 ................. 17 changes to converter operation section and note 1 and note 2, table 9 ................................................................................. 18 c hanges to high frequency input signals section , figure 36 caption, and figure 37 caption .................................................... 21 added figure 38 .............................................................................. 21 change s to input span compression section, high - z mode section, figure 40 , and figure 41 caption ................................... 22 changes to figure 42 caption, figure 43 caption, power supply section, and figure 44 caption ..................................................... 23 changes to figure 45, digital interface section , and table 11 ........ 24 changes to register read/write functionality sectio n and figure 46 caption ............................................................................ 25 changes to cs mode, 3 - wire turbo mode section ................... 28 changes to cs mode, 3 - wire with busy indicator section ....... 30 changes to cs mode, 4 - wire turbo mode section ................... 31 changes to cs mode, 4- wire with busy indicator section ....... 33 changes to daisy - chain mode section ....................................... 34 changed evaluating the ad4000/ad4004 performance section to evaluating the ad4000/ad4004/ad4008 performance section .............................................................................................. 35 changes to evaluating the ad4000/ad4004 /ad4008 performance section ....................................................................... 35 changes to ordering guide ........................................................... 36 4/2017 rev. 0 to rev. a added ad4004 ................................................................... universal changes to title, features section, general description section, and figure 1 ....................................................................................... 1 changes to table 1 ............................................................................ 3 changes to table 2 ............................................................................ 6 changes to table 4 ............................................................................ 7 changes to table 7 ............................................................................ 9 changes to figure 19 and figure 2 1 ............................................. 12 changes to figure 2 4 ...................................................................... 13 added figure 25; renumbered sequentially ............................... 13 moved terminology section ......................................................... 15 changes to circuit information section and table 8 ................. 16 changes to figure 3 3 ...................................................................... 18 changes to rc filters section ....................................................... 19 changes to high frequency input signals section .................... 20 changes to high - z mode section, figure 3 8, and figure 39 .... 21 changes to long acquisition phase section and figure 4 3 ...... 22 changes to digital interface section and register read/write functionality section ...................................................................... 23 changes to figure 4 5 ...................................................................... 24 changes to cs mode, 3 - wire turbo mode section ................... 26 added figure 4 8 .............................................................................. 26 changes to cs mode, 4 - wire tur b o mo de ................................. 29 added figure 5 4 .............................................................................. 29 changes to figure 5 6 and figure 5 7 ............................................. 30 changes to layout guidelines section and evaluating the ad4000/ad4004 performance section ....................................... 33 updated outline dimensions ........................................................ 34 changes to ordering guide section ............................................. 34 10 /2016 revis ion 0 : initial version
ad4000 / ad4004 / ad4008 data sheet rev. c | page 4 of 36 specifications vdd = 1.71 v to 1.89 v , vio = 1.71 v to 5.5 v , v ref = 5 v , all specifications t min to t max , high - z mode disabled, span compression disabled , turbo mode enabled, and samp l ing frequency (f s ) = 2 msps for the ad4000, f s = 1 msps for the ad4004, and f s = 500 ksps for the ad4008, unless otherwise noted. table 1. parameter test conditions/comments min typ max unit resolution 16 bi ts analog input voltage range in+ voltage ( v in+ ) ? in? voltage ( v in? ) 0 v ref v operating input voltage v in+ to gnd ?0.1 v ref + 0.1 v v in? to gnd ?0.1 + 0.1 v s pan compression enabled 0.1 v ref 0.9 v ref v analog input current acquisition phase, t = 25c 0.3 na h igh - z mode enabled, converting dc input at 2 msps 1 a throughput complete cycle ad4000 500 ns ad4004 1000 ns ad4008 2000 ns conversion time 270 290 320 ns acquisition phase 1 ad4000 290 ns ad4004 790 ns ad4008 1790 ns throughput rate 2 ad4000 0 2 msps ad4004 0 1 msps ad4008 0 500 ksps transient response 3 150 ns dc accuracy no missing codes 16 bi ts integral nonlinearity error (inl) ? 1.0 0.2 +1.0 lsb t = 0c to 85c ?0.8 0.2 +0.8 lsb differential nonlinearity error (dnl) ? 0.5 0.15 +0.5 lsb transition noise 0.5 l sb zero error ?4.5 +4.5 lsb zero error drift 4 ? 0.55 + 0.55 ppm/c gain error ?2 0 3 +20 lsb gain error drift 4 ? 0.92 + 0.92 ppm/c power supply sensitivity vdd = 1.8 v 5% 0.5 l sb 1/f noise 5 bandwidth = 0.1 hz to 10 hz 6 v p -p ac accuracy dynamic range 93.5 db total rms noise 37 v rms f in = 1 khz, ?0.5 dbfs, v ref = 5 v signal -to - noise ratio (snr) 91 93 db spurious - free dynamic range (sfdr) 112 db total harmonic distortion (thd) ? 115 db signal -to - noise - and - distortion ratio (sinad) 91 92.5 db oversampled dynamic range oversampling ratio (osr) = 256, v ref = 5 v 117 db
data sheet ad4000 / ad4004 / ad4008 rev. c | page 5 of 36 parameter test conditions/comments min typ max unit f in = 1 khz, ?0.5 dbfs, v ref = 2.5 v snr 85.5 87.5 db sfdr 115 db thd ? 113 db sinad 85.5 87 db f in = 100 khz, ?0.5 dbfs, v ref = 5 v snr 90 db thd ?9 5 db sinad 89 db f in = 400 khz, ?0.5 dbfs, v ref = 5 v snr 85 db thd ?9 1 db sinad 84 db ?3 db input bandwidth 10 mh z aperture delay 1 ns aperture jitter 1 p s rms reference voltage range, v ref 2.4 5.1 v current v ref = 5 v ad4000 2 msps 0.75 ma ad4004 1 msps 0.325 ma ad4008 500 ksps 0.185 ma input overvoltage clamp in+/in? current , i in+ /i in? v ref = 5 v 50 ma v ref = 2.5 v 50 ma v in+ /v in? at maximum i in+ /i in? v ref = 5 v 5.4 v v ref = 2.5 v 3.1 v v in+ /v in? clamp on/off threshold v ref = 5 v 5.25 5.4 v v ref = 2.5 v 2.68 2.8 v deactivation time 360 ns ref current at maximum i in+ v in+ > v ref 100 a digital inputs logic levels input low voltage, v il vio > 2.7 v ?0.3 + 0.3 vio v v io 2.7 v ?0.3 + 0.2 vio v input high voltage, v ih vio > 2.7 v 0.7 vio vio + 0.3 v v io 2.7 v 0.8 vio v io + 0.3 v input low current, i il ?1 +1 a input high current, i ih ?1 +1 a input pin capacitance 6 pf digital outputs data format s erial 16 bits, straight binary pipeline delay c onversion results available immediately after completed conversion output low voltage, v ol i sink = 500 a 0.4 v output high voltage, v oh i source = ?500 a vio ? 0.3 v power supplies vdd 1.71 1.8 1.89 v vio 1.71 5.5 v standby current vdd and vio = 1.8 v, t = 25c 1.6 a
ad4000 / ad4004 / ad4008 data sheet rev. c | page 6 of 36 parameter test conditions/comments min typ max unit power dissipation v dd = 1.8 v, vio = 1.8 v , v ref = 5 v 10 k sps, high - z mode disabled 70 w 500 k sps, high - z mode disabled 3.5 4.2 mw 1 m sps, high - z mode disabled 7 8.2 mw 2 msps, high - z mode disabled 14 16 mw 500 k sps, high - z mode enabled 4 5 mw 1 m sps, high - z mode enabled 8 9.9 mw 2 m sps, high - z mode enabled 16 19 mw vdd only 500 ksps, high - z mode disabled 2.5 mw 1 m sps, high - z mode disabled 4.9 mw 2 msps, high - z mode disabled 9.75 mw ref only 500 ksps, high - z mode disabled 0.9 mw 1 m sps, high - z mode disabled 1.9 mw 2 m sps, high - z mode disabled 3.75 mw vio only 500 ksps, high -z mode disabled 0.1 mw 1 m sps, high - z mode disabled 0.2 mw 2 m sps, high - z mode disabled 0.5 mw energy per conversion 7 n j/sample temperature range specified performance t min to t max ?40 + 125 c 1 the acquisition phase is the time available for the input sampling capacitors to acquire a new input with the adc running at a throughput rate of 2 msps for the ad4000 , 1 msps for the ad4004 , and 500 ksps for the ad4008 . 2 a throughput rate of 2 msps can only be achieved with turbo mode enabled and a minimum sck rate of 70 mhz. refer to table 4 for the maximum achievabl e throughput for different modes of operation. 3 transient response is the time required for the ad c to acquire a full - scale input step to 0.5 lsb accuracy. 4 the minimum and maximum values are guaranteed by characterization, but not production tested. 5 see the 1/f noise plot in figure 23 .
data sheet ad4000 / ad4004 / ad4008 rev. c | page 7 of 36 timing specification s vdd = 1.71 v to 1.89 v, vio = 1.71 v to 5.5 v, v ref = 5 v, all specifications t min to t max , high - z mode disabled, span compression disabled, turbo mode enabled, and f s = 2 msps for the ad4000, f s = 1 msps for the ad4004, and f s = 500 ksps for the ad4008, unless otherwise noted. see figure 2 for the timing voltage levels. table 2. digital interface timing parameter symbol min typ max unit conversion time cnv rising edge to data available t conv 270 290 320 ns acquisition phase 1 t acq ad4000 290 ns ad4004 790 ns ad4008 1790 ns time between conversions t cyc ad4000 500 ns ad4004 1000 ns ad4008 2000 ns cnv pulse width ( cs mode) 2 t cnvh 10 ns sck period ( cs mode) 3 t sck vio > 2.7 v 9.8 ns vio > 1.7 v 12.3 ns sck period (daisy - chain mode) 4 t sck vio > 2.7 v 20 ns vio > 1.7 v 25 ns sck low time t sckl 3 ns sck high time t sckh 3 ns sck falling edge to data remains valid delay t hsdo 1.5 ns sck falling edge to data valid delay t dsdo vio > 2.7 v 7.5 ns vio > 1.7 v 10.5 ns cnv or sdi low to sdo d15 most significant bit ( msb ) valid delay ( cs mode) t en vio > 2.7 v 10 ns vio > 1.7 v 13 ns cnv rising edge to first sck rising edge delay t quiet1 190 ns last sck falling edge to cnv rising edge delay 5 t quiet2 60 ns cnv or sdi high or last sck falling edge to sdo high impedance ( cs mode) t dis 20 ns sdi valid setup time from cnv rising edge t ssdicnv 2 ns sdi valid hold time from cnv rising edge ( cs mode) t hsdicnv 2 ns sck valid hold time from cnv rising edge (daisy - chain mode) t hsckcnv 12 ns sdi valid setup time from sck rising edge (daisy - chain mode) t ssdisck 2 ns sdi valid hold time from sck rising edge (daisy - chain mode) t hsdisck 2 ns 1 the acquisition phase is the time avail able for the input sampling capacitors to acquire a new input with the adc running at a throughput rate of 2 msps for the ad4000 , 1 msps for the ad4004 , and 500 ksps for the ad4008 . 2 for turbo mode, t cnvh must match the t quiet1 minimum. 3 a throughput rate of 2 msps can only be achieve d with turbo mode enabled and a minimum sck rate of 70 mhz. r efer to table 4 for the maximum achievable throughput for different modes of operation. 4 a 50% duty cycle is assumed for sck. 5 see figure 22 for sinad, snr, and enob vs. t quiet2 . x% vio 1 y% vio 1 v ih 2 v il 2 v il 2 v ih 2 t delay t delay 1 for vio 2.7v, x = 80, and y = 20; for vio > 2.7v, x = 70, and y = 30. 2 minimum v ih and maximum v il used. see digital inputs specifications in table 1. 14956-002 fi gure 2 . voltage levels for timing
ad4000 / ad4004 / ad4008 data sheet rev. c | page 8 of 36 table 3 . register read/write timing parameter symbol min typ max unit read/write operation cnv pulse width 1 t cnvh 10 ns sck period t sck vio > 2.7 v 9.8 ns vio > 1.7 v 12.3 ns sck low time t sckl 3 ns sck high time t sckh 3 ns read operation cnv low to sdo d15 msb valid delay t en vio > 2.7 v 10 ns vio > 1.7 v 13 ns sck falling edge to data remains valid t hsdo 1.5 ns sck falling edge to data valid delay t dsdo vio > 2.7 v 7.5 ns vio > 1.7 v 10.5 ns cnv rising edge to sdo high impedance t dis 20 ns write operation sdi valid setup time from sck rising edge t ssdisck 2 ns sdi valid hold time from sck rising edge t hsdisck 2 ns cnv rising edge to sck edge hold time t hcnvsck 0 ns cnv falling edge to sck active edge setup time t scnvsck 6 ns 1 for turbo mode, t cnvh must match the t quiet1 minimum. tabl e 4 . achievable throughput for different modes of operation parameter test conditions/comments min typ max unit throughput , cs mode 3- wire and 4 - wire turbo mode f sck = 100 mhz, vio 2.7 v 2 m sps f sck = 80 mhz, vio < 2.7 v 2 m sps 3- wire and 4 - wire turbo mode and six status bits f sck = 100 mhz, vio 2.7 v 2 m sps f sck = 80 mhz, vio < 2.7 v 1.86 m sps 3- wire and 4 - wire mode f sck = 100 mhz, vio 2.7 v 1.82 m sps f sck = 80 mhz, vio < 2.7 v 1.69 m sps 3- wire and 4 - wire mode and six status bits f sck = 100 mhz, vio 2.7 v 1.64 m sps f sck = 80 mhz, vio < 2.7 v 1.5 m sps
data sheet ad4000 / ad4004 / ad4008 rev. c | page 9 of 36 absolute maximum rat ings note that the input overvoltage clamp cannot sustain the overvoltage condition for an indefinite amount of time. table 5. parameter rating analog inputs in+, in? to gnd 1 ?0.3 v to v ref + 0.4 v or 130 ma 2 supply voltage ref , vio to gnd ?0.3 v to +6.0 v vdd to gnd ?0.3 v to +2.1 v vdd to vio ?6 v to +2.4 v digital inputs to gnd ?0.3 v to vio + 0.3 v digital outputs to gnd ?0.3 v to vio + 0.3 v storage temperature range ?65c to +150c junction temperature 150c lead temperature soldering 260c reflow as per jedec j -std-020 esd ratings human body model 4 kv machine model 200 v field induced charged device model 1.25 kv 1 see the analog inputs section for an explanation of in+ and in?. 2 current condition tested over a 10 ms time interval. stresses at or above those listed under absolute maximum ratings may cause permanent damage to the product. this is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. operation beyond the maximum operating conditions for extended periods may affect product reliability. thermal resistance thermal performance is directly linked to printed circuit board (pcb) design and operating environment. careful attention to pcb thermal design is required. table 6 . thermal resistance package type 1 ja 2 jc 3 unit rm -10 147 38 c/w cp - 10 - 9 114 33 c/w 1 test condition 1: thermal impedance simulated values are based upon use of 2s2p jedec pcb. see the ordering guide . 2 ja is the natural convection junction - to - ambient thermal resistance measured in a one cubic foot sealed enclosure. 3 jc is the junction - to - case thermal resistance. esd caution
ad4000 / ad4004 / ad4008 data sheet rev. c | page 10 of 36 pin c onfigurations and fu nction descriptions ref 1 vdd 2 in+ 3 in? 4 gnd 5 vio 10 sdi 9 sck 8 sdo 7 cnv 6 14956-003 ad4000/ ad4004 top view (not to scale) figure 3 . 10 - lead msop pin configuration 1 ref 2 vdd 3 in+ 4 in? 5 gnd 10 vio 9 sdi 8 sck 7 sdo 6 cnv ad4000/ ad4004/ ad4008 top view (not to scale) 14956-004 notes 1. connect the exposed pad to gnd. this connection is not required to meet the specified performance. figure 4 . 10 - lead lfcsp pin configuration tabl e 7 . pin function descriptions pin no. mnemonic type 1 description 1 ref ai reference input voltage. the v ref range is 2.4 v to 5.1 v. this pin is referred to the gnd pin and must be decoupled closely to the gnd pin with a 10 f , x7r ceramic capacitor. 2 vdd p 1.8 v power supply. the vdd range is 1.71 v to 1.89 v. bypass vdd to gnd with a 0.1 f ceramic capacitor. 3 in+ ai analog input. this input is referred to analog ground sense pin (in ? ). the device samples the voltage differential between in+ and in ? on the leading edge on cnv. the operating input range of in+ ? in ? is 0 v to v ref . 4 in? ai analog input ground sense . connect this pin to the analog ground plane or to a remote sense ground. 5 gnd p power supply ground. 6 cnv di convert input. this input has multiple functions. on its leading edge, it initiates the conversions and selects the interface mode of the device: daisy - chain mode or cs mode. in cs mode, the sdo pin is enabled when cnv is low. in daisy - chain mode, the data is read when cnv is high. 7 sdo do serial data output. the conversion result is output on this pin. it is synchronized to sck. 8 sck di serial data clock input. when the device is selected, the conversion result is shifted out by this clock. 9 sdi di serial data input. this input provides multiple features. it selects the interface mode of the adc as follows. daisy - c hain mode is selected if sdi is low during the cnv rising edge. in this mode, sdi is used as a data input to daisy - chain the conversion results of two or more adcs onto a single sdo line. the digital data level on sdi is output on sdo with a delay of 16 sck cycles. cs mode is selected if sdi is high during the cnv rising edge. in this mode, either sdi or cnv can enable the serial output signals when low. if sdi or cnv i s low when the conversion is complete, the busy indicator feature is enabled. with cnv low, the device can be programmed by clocking in a 16 - bit word on sdi on the rising edge of sck. 10 vio p input/output interface digital power. nominally, this pin is at the same supply as the host interface (1.8 v , 2.5 v, 3 v, or 5 v). bypass vio to gnd with a 0.1 f ceramic capacitor. n/a 2 epad p exposed pad (lfcsp only). connect the exposed pad to gnd. this connection is not required to meet the specified performance. 1 ai is analog input, p is power , di is digital input, and do is digital output. 2 n/a means not applicable.
data sheet ad4000 / ad4004 / ad4008 rev. c | page 11 of 36 typical performance characteristics vdd = 1.71 v to 1.89 v, vio = 1.71 v to 5.5 v, v ref = 5 v, all specifications t min to t max , high - z mode disabled, span compression disabled, turbo mode enabled, and f s = 2 msp s for the ad4000, f s = 1 msps for the ad4004, and f s = 500 ksps for the ad4008, unless otherwise noted. 0 65536 code 0.5 ?0.5 inl (lsb) ?0.4 ?0.3 ?0.2 ?0.1 0 0.1 0.2 0.3 0.4 8192 16384 24576 32768 40960 49152 57344 +125c +25c ?40c 14956-200 figure 5 . inl vs. code for various temperatures, v ref = 5 v 0.3 ?0.3 inl (lsb) ?0.2 ?0.1 0 0.1 0.2 0 65536 code 8192 16384 24576 32768 40960 49152 57344 +125c +25c ?40c 14956-201 figure 6 . inl vs. code for various temperatures, v ref = 2.5 v 0.4 ?0.4 inl (lsb) ?0.3 ?0.2 ?0.1 0 0.1 0.2 0.3 0 65536 code 8192 16384 24576 32768 40960 49152 57344 14956-202 span compression enabled high-z enabled figure 7 . inl vs. code, high - z and span compression modes enabled, v ref = 5 v 0.20 ?0.20 dnl (lsb) 0 65536 code 8192 16384 24576 32768 40960 49152 57344 +125c +25c ?40c ?0.15 ?0.10 ?0.05 0 0.05 0.10 0.15 14956-203 figure 8 . dnl vs. code for various temperatures, v ref = 5 v 0.20 ?0.20 dnl (lsb) 0 65536 code 8192 16384 24576 32768 40960 49152 57344 +125c +25c ?40c ?0.15 ?0.10 ?0.05 0 0.05 0.10 0.15 14956-204 figure 9 . dnl vs. code for various temperatures, v ref = 2.5 v 0.20 ?0.20 dnl (lsb) 0 65536 code 8192 16384 24576 32768 40960 49152 57344 ?0.15 ?0.10 ?0.05 0 0.05 0.10 0.15 14956-205 span compression enabled high-z enabled figure 10 . dnl vs. code, high - z and span compression modes enabled, v ref = 5 v
ad4000 / ad4004 / ad4008 data sheet rev. c | page 12 of 36 50000 0 32760 32780 code count adc code 5000 10000 15000 20000 25000 30000 35000 40000 45000 32761 32762 32763 32764 32765 32766 32767 32768 32769 32770 32771 32772 32773 32774 32775 32776 32777 32778 32779 v ref = 2.5v v ref = 5v 14956-206 figure 11 . histogram of a dc input at code center, v ref = 2.5 v and v ref = 5 v 0 ?180 100 1k 10k 100k 1m fundamental amplitude (db) frequency (hz) ?160 ?140 ?120 ?100 ?80 ?60 ?40 ?20 v ref = 5v snr = 92.47db thd = ?115.10db sinad = 92.41db 14956-207 figure 12 . 1 khz, 0.5 dbfs input tone fast fourier transform ( fft ) , wide view, v ref = 5 v 0 ?180 1k 10k 100k 1m fundamental amplitude (db) frequency (hz) ?160 ?140 ?120 ?100 ?80 ?60 ?40 ?20 v ref = 5v snr = 90.16 db thd = ?94.52db sinad = 88.33db 14956-2 11 figure 13 . 100 khz, 0.5 dbfs input tone fft, wide view 90000 0 32760 32780 code count adc code 32761 32762 32763 32764 32765 32766 32767 32768 32769 32770 32771 32772 32773 32774 32775 32776 32777 32778 32779 v ref = 2.5v v ref = 5v 10000 20000 30000 40000 50000 60000 70000 80000 14956-209 figure 14 . histogram of a dc input at code transition, v ref = 2.5 v and v ref = 5 v 0 ?180 100 1k 10k 100k 1m fundamental amplitude (db) frequency (hz) ?160 ?140 ?120 ?100 ?80 ?60 ?40 ?20 v ref = 2.5v snr = 87.54db thd = ?112.33db sinad = 87.49db 14956-210 figure 15 . 1 khz, 0.5 dbfs input tone fft, wide view, v ref = 2.5 v 0 ?180 1k 10k 100k 1m fundamental amplitude (db) frequency (hz) ?160 ?140 ?120 ?100 ?80 ?60 ?40 ?20 v ref = 5v snr = 84.65 db thd = ?90.80db sinad = 83.89db 14956-208 figure 16 . 400 khz, 0.5 dbfs input tone fft, wide view
data sheet ad4000 / ad4004 / ad4008 rev. c | page 13 of 36 94 93 92 91 90 89 88 87 snr, sinad (db) 2.4 2.7 3.0 3.3 3.6 3.9 4.2 4.5 4.8 5.1 reference voltage (v) 15.3 14.3 enob (bits) 14.4 14.5 14.6 14.7 14.8 14.9 15.0 15.1 15.2 enob sinad snr 14956-213 figure 17 . snr, sinad, and effective number of bits ( enob) vs. reference voltage, f in = 1 khz snr, sinad (db) temperature (c) 14.90 14.95 15.00 15.05 15.10 15.15 91.4 91.6 91.8 92.0 92.2 92.4 92.6 92.8 93.0 93.2 enob (bits) ?40 ?20 0 4020 60 80 100 120 snr sinad enob 14956-220 figure 18 . snr, sinad, and e nob vs. temperature, f in = 1 khz 14956-214 90 95 100 105 110 115 120 125 1 2 4 8 16 32 64 128 256 512 1024 2048 snr (db) decimation rate dynamic range f in = 1khz f in = 10khz figure 19 . snr vs. decimation rate for various input frequencies, 2 msps ?110 ?118 2.4 5.1 thd (db) reference voltage (v) thd sfdr ?117 ?116 ?115 ?114 ?113 ?112 ?111 2.7 3.0 3.3 3.6 3.9 4.2 4.5 4.8 113 106 107 108 107 108 109 110 111 112 sfdr (db) 14956-216 figure 20 . thd and sfdr vs. reference voltage, f in = 1 khz thd (db) temperature (c) sfdr (db) ?40 ?20 0 4020 60 80 100 120 102 103 104 105 106 107 108 109 110 111 ?118 ?116 ?114 ?112 ?110 ?108 ?106 ?104 ?102 ?100 thd sfdr 14956-222 f igure 21 . thd and sfdr vs. temperature, f in = 1 khz 93.4 92.0 0 10 20 30 40 50 60 70 snr, sinad (db) t quiet2 (ns) enob sinad snr 92.2 92.4 92.6 92.8 93.0 93.2 15.25 14.95 enob (bits) 15.00 15.05 15.10 15.15 15.20 14956-217 figure 22 . snr, sinad, and enob vs. t quiet2
ad4000/ ad4004/ ad4008 data sheet rev. c | page 14 of 36 adc output reading (v) time (seconds) 0246810 948 949 950 951 952 953 954 955 14956-218 figure 23. 1/f noise for 0.1 hz to 10 hz bandwidth, 50 ksps, 2500 samples averaged per reading ?40 ?20 0 40 20 60 80 100 120 temperature (c) operating current (ma) vdd high-z enabled vdd high-z disabled ref high-z enabled ref high-z disabled vio high-z enabled vio high-z disabled 0 1 2 3 4 5 6 7 8 14956-226 figure 24. operating current vs. temperature, ad4000, 2 msps ?40 ?20 0 40 20 60 80 100 120 temperature (c) operating current (ma) 0 14956-325 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 vdd high-z enabled vdd high-z disabled ref high-z enabled ref high-z disabled vio high-z enabled vio high-z disabled figure 25. operating current vs. temperature, ad4008, 500 ksps zero error and gain error (lsb) temperature (c) ?40 ?20 0 40 20 60 80 100 120 ?1.0 ?0.8 ?0.6 ?0.4 ?0.2 0 0.2 0.4 0.6 0.8 1.0 zero error gain error 14956-223 figure 26. zero error and gain error vs. temperature 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 ?40?20 0 20406080100120 oper a ting current (ma) temperature (c) 14956-232 vdd high-z enabled vdd high-z disabled ref high-z enabled ref high-z disabled vio high-z enabled vio high-z disabled figure 27. operating current vs. temperature, ad4004, 1 msps 14956-219 2.4 2.7 3.0 3.3 3.6 3.9 4.2 4.5 4.8 5.1 reference current (ma) reference voltage (v) 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 2msps 1msps 500ksps figure 28. reference current vs. reference voltage
data sheet ad4000 / ad4004 / ad4008 rev. c | page 15 of 36 ?40 ?20 0 4020 60 80 100 120 standby current (a) temperature (c) 0 2 4 6 8 10 1 3 5 7 9 11 12 14956-224 figure 29 . standby current vs. temperature 0 20 40 60 80 100 120 140 160 180 200 220 t dsdo (ns) load capacitance (pf) 5 7 9 11 13 15 17 19 21 23 vio = 5.0v vio = 3.3v vio = 1.8v 14956-228 figure 30 . t dsdo vs. load capacitance
ad4000 / ad4004 / ad4008 data sheet rev. c | page 16 of 36 terminology integral nonlinearity error (inl) inl is the deviation of each individual co de from a line drawn from negative full scale through positive full scale. the point used as negative full scale occurs ? lsb before the first code transition. positive full scale is defined as a level 1? lsb beyond the last code transition. the deviation is measured from the middle of each code to the true straight line (see figure 32). differential nonlinearity error (dnl) in an ideal adc, code transitions are 1 lsb apart. dnl is the maximum deviation from this ideal value. it is often specified in terms of resolution for which no missing codes are guaranteed. zero error zero error is the difference between the ideal voltage that results in the f irst code transition ( ? lsb above analog ground) and the actual voltage producing that code. gain error the first transition (from 100 ... 00 to 100 ... 01) occurs at a level ? lsb above nominal negative full scale (?4.999981 v for the 5 v range). the la st transition (from 011 10 to 011 11) occurs for an analog voltage 1? lsb below the nominal full scale (+4.999943 v for the 5 v range). the gain error is the deviation of the difference between the actual level of the last transition and the actual level of the first transition from the difference between the ideal levels. spurious - free dynamic range (sfdr) sfdr is the difference, in decibels (db), between the rms amplitude of the input signal and the peak spurious signal. effective number of bits (eno b) enob is a measurement of the resolution with a sine wave input. it is related to sinad as follows: enob = ( sinad db ? 1.76)/6.02 enob is expressed in bits. total harmonic distortion (thd) thd is the ratio of the rms sum of the first five harmonic compone nts to the rms value of a full - scale input signal and is expressed in decibels. dynamic range dynamic range is the ratio of the rms value of the full scale to the total rms noise measured. the value for dynamic range is expressed in decibels. it is measure d with a signal at ?60 dbfs so that it includes all noise sources and dnl artifacts. signal -to - noise ratio (snr) snr is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the nyquist frequency, exclu ding harmonics and dc. the value for snr is expressed in decibels. signal -to - noise - and - distortion ratio (sinad) sinad is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components that are less than the nyquist f requency, including harmonics but excluding dc. the value of sinad is expressed in decibels. aperture delay aperture delay is the measure of the acquisition performance and is the time between the rising edge of the cnv input and when the input signal is h eld for a conversion. transient response transient response is the time required for the adc to acquire a full - scale input step to 0.5 lsb accuracy. power supply rejection ratio (psrr) psrr is the ratio of the power in the adc output at the frequency, f, to the power of a 200 mv p - p sine wave applied to the adc vdd supply of frequency, f. psrr (db) = 10 log( p vdd_in / p adc_out ) where: p vdd_in is the power at the frequency, f, at the vdd pin. p adc_out is the power at the frequency, f, in the adc output.
data sheet ad4000 / ad4004 / ad4008 rev. c | page 17 of 36 theory of operation comp control logic switches control busy outpu t code cnv c c 2c 16,384c 4c 32,768c lsb sw+ msb lsb sw? msb c c 2c 16,384c 4c 32,768c in+ ref gnd in? 14956-006 f igure 31 . adc simplified schematic circuit information the ad4000/ad4004 /ad4008 are high speed , low power, single - supply, precise, 1 6- bit pseudo differential adc s based on a sar architecture. the ad4000 is capable of converting 2,000,000 samples per second (2 msps) , the ad4004 is capable of converting 1,000,000 samples per second (1 msps) , and the ad4008 is capable of converting 500,000 samples per second (500 ksps). the power consumption of the ad4000/ad4004/ad4008 scales with throughput because they power down in between conversions. when operating at 10 ksps, for example, they typically consume 70 w, making them ideal for battery - powered applications . the ad4000/ad4004/ad4008 also have a valid first conversion after being powered down for long periods , whic h c an further reduce power consumed in applications in which the adc does not need to be constantly converting. the ad4000/ad4004 /ad4008 provide the user with an on - chip track - and - hold and do not exhibit any pipeline delay or latency, making them ideal for multiplexed applications. the ad4000/ad4004/ad4008 incorporate a multitude of unique ease of us e features that result in a lower system power and smaller footprint. the ad4000/ad4004/ad4008 each have an internal voltage clamp that protects the device from overvoltage damage on the analog inputs. the analog input incorporates circuitry that reduces the non linear charge kickback seen from a typical switched capacitor sar input. this reduction in kickback, combined with a longer acquisition phase , means reduced settling requirements on the driving amplifier. this combination allows the use of lower bandwidth and lower power amplifiers as drivers. it has the additional benefit of allowing a larger resistor value in the input rc filter and a corresponding smaller capacitor , which results in a smaller rc load for the amplifier , improving stability and power dissipation. h ig h -z mode can be enabled via the spi interface by programming a register bit (see table 14 ). when h igh - z m ode is enabled , the adc input has a low input charging curre nt at low input signal frequencies as well as improved distortion over a wide frequency range up to 100 khz . for frequencies greater than 100 khz and multiplexing , disable high -z mode . for single - supply applications , a span compression feature creates additional headroom and footroom for the driving amplifier to access the full range of the adc. the fast conversion time of the ad4000/ad4004/ad4008 , along with turbo mode , allow s low clock rates to read back conversions , even when running at their respective maximum throughput rates . note that , for the ad4000 , the full throughput rate of 2 msps can be achieved only with turbo mode enabled . the ad4000/ad4004/ad4008 can interface with any 1.8 v to 5 v digital logic family. the se devices are available in a 10 - lead msop or a tiny 10 - lead lfcsp that allows space savings and flexible configurations. the ad4000/ad4004 /ad4008 are pin for pin compatible with some of the 14- /16 -/18- /20 - bit precision sar adcs li sted in table 8 . table 8 . msop, lfcsp 14 - /16 - /18 - /20 - bit precision sar adcs bits 100 ksps 250 ksps 400 ksps to 500 ksps 1000 ksps 20 1 a d4020 2 18 1 ad7989-1 2 ad7691 2 ad4011 2 , ad7690 2 , ad7989-5 2 ad4003 2 , ad4007 2 , ad7982 2 , ad7984 2 16 1 ad7684 ad7687 2 ad7688 2 , ad7693 2 , ad7916 2 ad4001 2 , ad4005 2 , ad7915 2 16 3 ad7680 , ad7683 , ad7988-1 2 ad7685 2 , ad7694 ad7686 2 , ad7988-5 2 , ad4008 2 ad4000 2 , ad4004 2 , ad7980 2 , ad7983 2 14 3 ad7940 ad7942 2 ad7946 2 not applicable 1 true differential. 2 pin for pin compatible. 3 pseudo differential.
ad4000 / ad4004 / ad4008 data sheet rev. c | page 18 of 36 converter operation the ad4000/ad4004 /ad4008 are sar - based adc s using a charge redistribution sampling digital - to - analog converter ( dac ). figure 31 shows the simplified schematic of the adc. the capacitive dac consists of two identical arrays of 1 6 binary weighted capacitors, which are connected to the comparator inputs. during the acquisition phase, terminals of the array tied to the input of the comparator are connected to gnd via the sw+ and sw? switches . all independent switches connect the other terminal of each capacitor to the analog inputs. the capacitor arrays are used as sa mpling capacitors and acquire the analog si gnal on the in+ and in? inputs. when the acquisition phase is complete and the cnv input goes high, a conversion phase initiate s . when the conversion phase begins, sw+ and sw? are opened first. the two capacitor arrays are then disconnected from the inputs and connected to the gnd input. the differential voltage between the in+ and in? inputs captured at the end of the acquisition phase is applied to the comparator inputs, causing the comparator to become unbalanc ed. by switching each element of the capacitor array between gnd and v ref , the comparator input varies by binary weighted voltage steps ( v ref /2, v ref /4 , , v ref / 65,536 ). the control logic toggles these switches, starting with the msb, to bring the comparat or back into a balanced condition. after the completion of this process, the control logic generates the adc output code and a busy signal indicator. because the ad4000, the ad4004 , and the ad4008 have on - board conversion clock s , the serial clock, sck, is not required for the conversion process. transfer functions the ideal transfer characteristic s for the ad4000/ad4004 /ad4008 are shown in figure 32 and table 9 . 000...000 000...001 000...010 111...101 111...110 111...111 adc code (straight binary) analog input +fsr ? 1.5 lsb +fsr ? 1 lsb ?f sr + 1 lsb ?fsr ?fsr + 0.5 lsb 14956-007 f igure 32 . adc ideal transfer function (fsr i s full - scale range) ta ble 9 . output codes and ideal input voltages description analog input, v ref = 5 v v ref = 5 v with span compression enabled (v) digital output code fsr ? 1 lsb 4.999924 v 4.499939 0xffff 1 midscale + 1 lsb 2.500076 v 2.500061 0x8001 midscale 2.5 v 2.5 0x8000 midscale ? 1 lsb 2.499924 v 2.499939 0x7fff ?fsr + 1 lsb 76.3 v 0.50006103 0x0001 ?fsr 0 v 0.5 0x0000 2 1 this output code is also the code for an overranged analog input (v in+ ? v in? above v ref with span compression disabled and above 0.9 v ref with span compression enabled ). 2 this output code is also the code for an underranged analog input (v in+ ? v in? below 0 v with span compression disabled and below 0.1 v ref with span compression enabled ).
data sheet ad4000 / ad4004 / ad4008 rev. c | page 19 of 36 applications informa tion typical application diagrams figure 33 shows an example of the recommended connection diagram for the ad4000/ad4004 /ad4008 when multiple supplies are available. this configuration is used for best performance because the amplifier supplies can be selected to allow the maximum signal range. fi gure 34 shows a recommended connection diagram when using a single - supply system. this setup is preferable when only a limited number of rails are available in the system and power dissipation is of critical importance. c r v+ ref vdd vio gnd in+ in? sdi sck sdo cnv ad4000/ ad4004/ ad4008 3-wire/4-wire interface 1.8v 1.8v to 5v v+ +6.5v digital host (microprocessor/ fpga) v? ?0.5v host supply 100nf 100nf 5v v? amp v ref 0v v cm = v ref /2 ref 1 ldo amp v cm = v ref /2 10f 10k 10k 14956-008 f igure 33 . typical application diagram with multiple supplies c r ref vdd vio gnd in+ in? sdi sck sdo cnv ad4000/ ad4004/ ad4008 2 1.8v 1.8v to 5v v+ = 5v digital host (microprocessor/ fpga) host supply 100nf 100nf 4.096v amp 0.9 v ref 0.1 v ref v cm = v ref /2 ref 1 ldo amp v cm = v ref /2 10f 1 10k 10k 3-wire/4-wire interface 14956-009 3 1 see the voltage reference input section for reference selection. c ref is usually a 10f ceramic capacitor (x7r). 2 span compression mode enabled. 3 see table 10 for rc filter and amplifier selection. fi g ure 34 . typical application diagram with a single supply
ad4000 / ad4004 / ad4008 data sheet rev. c | page 20 of 36 analog inputs figure 35 shows an e quivalent circuit of the analog input structure , including the overvoltage clamp of the ad4000/ad4004 /ad4008 . c ext r ext v in ref d1 in+ gnd clamp 0v to 15v r in c in d2 c pin 14956-010 f igure 35 . equivalent analog input circuit input overvoltage clamp circuit most adc analog inputs, in+ and in? , have no overvoltage protection circuitry apart from esd protection diodes. during an overvoltage event, an esd protection diode from an analog input pin (in+ or in?) to ref forward biases and shorts the input pin to ref , potentially overload ing the refere nce or causing damage to the device . the ad4000/ad4 004/ad4008 internal overvoltage clamp circuit with a larger external resistor (r ext = 200 ?) eliminates the need for external protection diodes and protects the adc inputs against dc overvoltages. in applications where the amplifier rails are greater than v ref and less than ground , it is possible for the output to exceed the input voltage range of the device . in this case, the ad4000/ad4004/ad4008 internal voltage clamp circuit en sure s that the volt ag e on the input pin does not exceed v ref + 0.4 v and prevents damage to the device by clamping the input voltage in a safe operating range and avoiding disturbance of the reference , which is particularly important for systems that share the reference amon g multiple adcs. if the analog input exceeds the reference voltage by 0.4 v, t h e internal clamp circuit turn s on and the current flow s through the clamp into ground, preventing the input from rising further and potentially causing damage to the device . the clamp turns on before d1 ( see figure 35) and can sink up to 50 ma of current. when the clamp is active, it sets the overvoltage ( ov ) clamp flag bit in the register that can be read back (see table 14 ), which is a sticky bit that must be read to be cleared. the status of the clamp can also be checked in the status bits using an ov clamp flag (see table 15 ). the clamp circui t does not dissipate static power in the off state. note that the clamp cannot sustain the overvoltage condition for an indefinite amount of time. the external rc filter is usually present at the adc input to band limit the input signal. during an overvoltage event, excessive voltage is dropped across r ext , and r ext becomes part of a protection circuit. the r ext value c an vary from 200 ? to 20 k? for 15 v protection. the c ext value can be as low as 100 pf for correct operation of the clamp. see table 1 for input overvoltage clamp specifications. the analog input structure allows the sampling of the true differential signal between in+ and in?. by using these differential inputs, signals com mon to both inputs are rejected. by using in? to sense a remote signal ground, ground potential differences between the sensor and the local adc ground are eliminated. switched capacitor input during the acquisition phase, the impedance of the analog inpu ts (in+ or in?) can be modeled as a parallel combination of capacitor c pin and the network formed by the series connection of r in and c in . c pin is primarily the pin capacitance. r in is typically 400 ? and is a lumped component composed of serial resistors and the on resistance of the switches. c in is typically 40 pf and is mainly the adc sampling capacitor. during the conversion phase , where the switches are open , the input impedance is limited to c pin . r in and c in make a single - pole, low - pass filter that reduces undesirable aliasing effects and limits noise. rc f ilter v alues the rc filter value (represented by r and c in figure 33 and fi gure 34 ) and driving amplifier can be selected depending on the input signal band width of interest at the full throughput. lower input signal bandwidth means that the rc cutoff can be lower, thereby reducing noise into the converter. for optimum performance at various throughputs, use the recommended rc values (200 ?, 180 pf) and the ada4805 -1 . the rc values shown in table 10 are chosen for ease of drive considerations and greater adc input protection. the combination of a large r value (200 ?) and small c value result s in a reduced dynamic load for the amplifier to drive. the smal ler value o f c means fewer stability and phase margin concerns with the amplifier. the large value of r limits the current into the adc input when the amplifier output exceeds the adc input range. ta ble 10 . rc filter and amplifier selection for various input bandwidth s input signal bandwidth (khz) r (?) c (pf) recommended amplifier <10 see the high - z m ode section see the high - z m ode section see the high - z m ode section <200 200 180 ada4805-1 >200 200 120 ada4897-1 multiplexed 200 120 ada4897 - 1
data sheet ad4000 / ad4004 / ad4008 rev. c | page 21 of 36 driver amplifier cho ice although the ad4000/ad4004/ad4008 are easy to drive, the driver amplifier must meet the following requirements: ? the noise generated by the driver amplifier must be kep t l ow enough to preserve the snr and transition noise performance of the ad4000/ad4004/ad4008 . the noise from the driver is filtered by the single- pole, low - pass filter of the analog input circuit made by r in and c in , or by the external filter, if one is used. because the typical noise of the ad4000/ad4004 /ad4008 is 37 v rms, the snr degradation due to the amplifier is ( ) ? ? ? ? ? ? ? ? ? ? ? ? + = ? 2 2 )( 2 v 37 v 37 log20 n db 3 loss ne f snr ee f ?3 db is the input bandwidth, in megahertz, of the ad4000/ ad4004 /ad4008 ( 10 mhz) or the cutoff frequency of the input filter, i f one is used. n is the noise gain of the amplifier (for example, 1 in buffer configuration). e n is the equivalent input noise voltage of the op amp, in nv/hz. ? for ac application s, the driver must have a th d p erformance commensurate with the ad4000/ ad4004 /ad4008 . ? for multichannel multiplexed applications, the driver amplifier and the analog input circuit of the ad4000/ ad4004 /ad4008 must settle for a full - scale ste p onto the c apa citor array at a 16- bit level (0.0001525 %, 15.25 ppm). in the data sheet of the amplifier, settling at 0.1% to 0.01% is more commonly specified. this settling may differ significantly from the settling time at a 1 6- bit level and must be verified prior to driver selection. high frequency input signals the ad4000/ad4004/ad4008 ac performance over a wide input frequency range using a 5 v reference voltage is shown in figure 36 and figure 37 . unlike other traditional sar adcs, the ad4000/ad4004 /ad4008 maintain e xceptional ac performance for input frequencies up to the nyquist frequency with minimal performance degradation . note that the input frequency is limited to the nyquist frequency of the sample rate in use . 94 80 1k 10k 100k 1m snr, sinad (db) input frequency (hz) 15.2 13.2 enob (bits) 82 84 86 88 90 92 13.4 13.6 13.8 14.0 14.2 14.4 14.6 14.8 15.0 enob sinad snr 14956-212 f igure 36 . snr, sinad, and enob vs. input frequency, vdd = 1.8 v, vio = 3.3 v, v ref = 5 v , 25c ?80 ?120 ?110 ?115 ?105 ?95 ?85 ?100 ?90 1k 10k 100k 1m thd (db) input frequency (hz) 80 120 sfdr (db) 85 90 95 100 105 110 115 thd sfdr 14956-215 f igure 37 . thd and sfdr vs. input frequency, vdd = 1.8 v, vio = 3.3 v, v ref = 5 v , 25c multiplexed applications the ad4000/ad4004 /ad4008 significantly reduce system complexity and cost for multiplexed applications that require superior performance in terms of noise, power, and throughput. figure 38 s hows a simplified block diagram of a multiplexed data acquisition system including a multiplexer, an adc driver, and the precision sar adc. sar adc adc driver multiplexer sensors r r r c c c c 14956-040 f igure 38 . multiplexed data acquisition signal chain using the ad4000/ad4004/ad4008
ad4000 / ad4004 / ad4008 data sheet rev. c | page 22 of 36 switching multiplexer channels typically results in large voltage steps at the adc inputs. to ensure an accurate conversion result , the step must be given adequate time to settle before the adc samples its inputs (on the rising edge of cnv). the settling t ime error is dependent on the drive circuitry (multiplexer and adc driver), rc filter values, and the time when the multiplexer channels are switched. switch the multiplexer channels immediately after t quiet1 has elapsed from the start of the conversion to maximize settling time and to prevent corruption of the conversion result. to avoid conversion corruption, do not switch the channels during the t quiet1 time. if the analog inputs are multiplexed during the quiet conversion time (t quiet1 ), the current con version may be corrupted. ease of drive featur es input span compression in single - supply applications , it is desirable to use the full range of the adc ; h owever , the amplifier can have some headroom and footroom requirements , which can be a problem , even if it is a rail - to - rail input and output amplifier. the ad4000/ad4004/ ad4008 include a span compression feature, which increases the headroom and footroom available to the amplifier by reducing the input range by 10% from the top and bottom of the range while still accessing all available adc codes ( see figure 39) . the snr decrease s by approximately 1.9 db (20 log( 8/10 )) for the reduced input range when span compression is enabled. span compression is disabled by default but can be enabled by writi ng to the relevant register bit ( see the digital interface section ). 14956-300 adc v ref = 4.096v digital output all 2 n codes +fsr ?fsr 90% of v ref = 3.69v 10% of v ref = 0.41v analog input 5v in+ f igure 39 . span c ompression high - z m ode the ad4000/ad4004 /ad4008 incorporate high - z mode, which reduces the non li near charge kickback when the capacitor dac switches back to the input at the start of acquisition . figure 40 shows the input current of the ad4000/ad4004 /ad4008 with h igh - z mode enabled and disabled. the low input current makes the adc easier to drive than the traditional sar adcs available in the market , even wi th high - z mode disabled. the input current reduces further to submicroampere range when high - z mode is enabled. the high - z mode is disabled by default but can b e enabled by writing to the register (see table 14 ). disable high - z mode for input frequencies above 100 khz or when multiplexing. 14956-221 ?25 ?20 ?15 ?10 ?5 0 5 10 15 20 25 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 input current (a) input differentia l vo lt age (v) high-z disabled, 2msps high-z disabled, 1msps high-z disabled, 500ksps high-z enabled, 2msps high-z enabled, 1msps high-z enabled, 500ksps f igure 40 . input current vs. input differential voltage, vdd = 1.8 v, vio = 3.3 v, v ref = 5 v , 25c t o achieve the optimum data sheet performance from high resolution precision sar adc s, system designers are often forced to use a dedicated high power, high speed amplifier to drive the traditional switched capacitor sar adc inputs for their precision applications , which is common ly encountered in designing a precision data acquisition signal chain. the benefits of high - z mode are low input current for slow (<10 k hz) or dc type signals and improved distortion (thd) performance over a frequency range of up to 100 khz. high - z mode allows a choice of lower power and lower bandwidth precision amplifiers with a lower rc filter cutoff to drive the adc , removing the need for dedicated high speed adc drivers, which saves system power, size , and cost in precision, low bandwidth applications. high - z mode allows the amplifier and rc filter in front of the adc to be chosen based on the signal bandwidth of interest and not based on the settling requirements of the switched capacitor sar adc inputs. additionally , the ad4000/ad4004 /ad4008 can be driven with a much higher source impedance than traditional sars, which means the resistor in the rc filter can have a value 10 times larger than p revious sar designs and with h igh -z mode enabled can tolerate even larger impedance. figure 41 shows the thd performance for var ious source impedances with high - z mode disabled and enabled. 1 2 10 5 20 50 thd (db) input frequency (khz) ?115 ?110 ?105 ?100 ?95 ?90 ?85 ?80 ?75 14956-225 500 high-z off 500 high-z on 1000 high-z off 1000 high-z on 200 high-z off 200 high-z on f igure 41 . thd vs. input frequency for various source impedances, vdd = 1.8 v, vio = 3.3 v, v ref = 5 v, 25c
data sheet ad4000 / ad4004 / ad4008 rev. c | page 23 of 36 figure 42 and figure 43 show the ad4000/ad4004/ad4008 snr and thd performance using the ada4077 -1 ( supply current per amplifier ( i sy ) = 400 a) and ada4610 -1 (i sy = 1.5 0 ma) precision amplifiers when drivi ng the ad4000/ad4004 / ad4008 at full throughput for h igh - z mode both enabled and disabled with various rc filter values. these amplifiers achieve 91 db to 92 db typical snr and close to ?100 db typical thd with high - z enabled for a 2.27 mhz rc bandwidth. thd is approximately 5 db better with high - z mode enabled, even for large r values greater than 200 ?. snr maintains close to 85 db even with a very low rc filter cutoff . when high - z mode is enabled, the adc consumes approximately 1 mw per msps of extra p ower; however, this is still significantly lower than using dedicated adc drivers like the ada4807 -1 . for any system, the front end usually limits the overall ac/dc performance of the signal chain. t he data sheet s of the selected precision amplifiers , shown in figure 42 and figure 43 , show that their own noise and distortion performance dominates the snr and thd specification at a certain input frequency. snr (db) 70 80 75 85 90 95 260.482khz 1.3k 470pf 497.981khz 680 470pf 1.3mhz 680 180pf 2.27mhz 390 180pf 4.42mhz 200 180pf ada4077-1 high-z enabled ada4077-1 high-z disabled ada4610-1 high-z enabled ada4610-1 high-z disabled rc filter bandwidths (hz), resistor (), capacitor (pf) 14956-229 f igure 42 . snr vs. rc filter bandwidth s for various precision adc drivers, f in = 1 khz (turbo mode on, high - z enabled/disabled) , vdd = 1.8 v, vio = 3.3 v, v ref = 5 v, 25c rc filter bandwidths (hz), resistor (), capacitor (pf) thd (db) ?115 ?105 ?110 ?100 ?95 ?90 ?85 ?80 ?70 ?75 260.482khz 1.3k 470pf 497.981khz 680 470pf 1.3mhz 680 180pf 2.27mhz 390 180pf 4.42mhz 200 180pf ada4077-1 high-z enabled ada4077-1 high-z disabled ada4610-1 high-z enabled ada4610-1 high-z disabled 14956-231 f igure 43 . thd vs. rc filter bandwidth s for various precision adc drivers, f in = 1 khz (turbo mode on, high - z enabled/disabled) , vdd = 1.8 v, vio = 3.3 v, v ref = 5 v, 25c long acquisition phase the ad4000/ad4004/ad4008 also feature a fast conversion time of 2 90 ns , which results in a long acquisition phase. the acquisition is further extended by a key feature of the ad4000/ ad4004 /ad4008 : the adc returns to the acquisition phase typically 100 ns before the end of the conversion . this feature provides an even longer time for the adc to acquire the new input voltage. a longer acq uisition phase reduces the settling requirement on the driving amplifier , and a lower power/ bandwidth amplifier can be chosen. the longer acquisition phase means that a lower rc filter ( represented by r and c in figure 33 and figure 34) cutoff can be used , which means a noisier amplifier can also be tolerate d. a larger value of r can be used in the rc filter with a corresponding smaller value of c , reducing amplifier stability concerns without affecting distortion performance significantly. a larger value of r also results in reduced dynamic power dissipation in the amplifier. see table 10 for details on setting the rc filter bandwidth and choosing a suitable amplifier. voltage reference in put a 10 f (x7r, 0805 size) ce ramic chip capacitor is appropriate for the optimum performance of the reference input. for higher performance and lower drift, use a reference such as the adr4550 . u se a low power reference such as the adr3450 at the expense of a slight decrease in the noise performance . it is recommended to use a reference buffer such as the ada4807 -1 between the reference and the adc reference input. it is important to consider the optimum capacitance necessary to keep the reference buffer stable as well as to meet the minimum adc requirement stated previo usly in this section (t hat is, a 10 f ceramic chip capacitor, c ref ).
ad4000 / ad4004 / ad4008 data sheet rev. c | page 24 of 36 power supply the ad4000/ad4004 /ad4008 use two power supply pins: a core supply (vdd) and a digital input/output interface supply (vio). vio allows direct interface with any logic between 1.8 v and 5.5 v. to reduce the number of supplies needed, vio and vdd can be tied together for 1.8 v operation. the adp7118 low noise , cmo s, low drop out (ldo) linear regulator is recommended to power the vdd and vio pins . the ad4000/ad4004 /ad4008 are independent of power supply sequencing between vio and vdd. additionally, the ad4000/ad4004 /ad4008 are insensitive to power supply variations over a wide frequency range, as shown in figure 44. 100 1k 10k 100k 1m psrr (db) frequency (hz) 55 60 65 70 75 80 14956-230 f igure 44 . psrr vs. frequency , vdd = 1.8 v, vio = 3.3 v, v ref = 5 v, 25c the ad4000/ad4004/ad4008 power down automatically at the end of each conversion phase; th erefore, the power scales linearly with the sampling rate. this feature makes the device ideal for low sampling rates (even a few samples per second ) and battery - powered applications. figure 45 shows the ad4000/ad4004 / ad4008 total power dissipation and individual power dissipation for each rail. 10 100 1k 10k 100k 1m 2m power dissipation (w) throughput (sps) 0.01 0.1 1 10 100 1k 10k 100k vdd vio ref total power 14956-227 power dissipation measurements apply to each product over its specified throughput range. f igure 45 . power dissipation vs. throughput, vdd = 1.8 v, vio = 1.8 v, v ref = 5 v , 25c digital interface although the ad4000/ad4004/ad4008 have a reduced number of pins, they offer flexibility in their serial interface modes. the ad4000/ad4004 /ad4008 can also be programmed via 16 - bit spi writes to the configuration registers. when in cs mode, the ad4000/ad4004/ad4008 are compatible with spi, qspi ?, microwire?, digital hosts, and dsps. in this mode, the ad4000/ad4004/ad4008 can use either a 3 - wire or 4 - wire interface. a 3 - wire interface using the cnv, sck, and sdo signals minimizes wiring connections, which is useful, for instance, in isolated applications. a 4 - wire interface using the sdi, cnv, sck, and sdo signals allows cnv, which initiates the conversions, to be independent of the readback timing (sdi). this interface is useful in low jitter sampling or simultaneous sampling applications. t he ad4000/ad4004 /ad4008 provide a daisy - chain feature using the sdi input for cascading multiple adcs on a single data line , similar to a shift register. the mode in which the device operates depends on the sdi level when the cnv rising edge occurs. cs mode is selected if sdi is high, and daisy - chain mode is selected if sdi is low. the sdi hold time is such that when sdi and cnv are c onnected together, daisy - chain mode is always selected. in either 3 - wire or 4 - wire mode, the ad4000/ad4004 /ad4008 offer the option of forcing a start bit in front of the data bits. this start bit can be used as a busy signal indicator to interrupt the digital host and trigger the data reading. otherwise, without a busy indicator, the user must time out the maximum conversion time prior to readback. the busy indicator feature is enabled in cs mode if cnv or sdi is low when the adc conv ersion ends. the state o f sdo on power - up is either low or high -z, depending on the states of cnv and sdi , as shown in table 11. table 11 . state of sdo on power -up cnv sdi sdo 0 0 low 0 1 low 1 0 low 1 1 high -z the ad4000/ad4004 /ad4008 have turbo mode capability in both 3- wire and 4- wire mode. turbo mode is enabled by writing to the configura tion register and replaces the busy indicator feature when enabled. turbo mode allows a slower spi clock rate , making interfacing simpler. the maximum throughput of 2 msps for the ad4000 can be achieved only with turbo mode enabled and a minimum sck rate of 70 mhz .
data sheet ad4000 / ad4004 / ad4008 rev. c | page 25 of 36 the sck rate must be sufficiently fast to ensure that the conversion result is clocked out before another conversion is initiated. the minimum required sck rate for an applic ation can be derived based on the sample period (t cyc ), the number of bits that must be read (including data and optional status bits), and which digital interface mode is used. timing diagrams and explanations for each digital interface mode are given in the digital modes of operation sections (see the cs mode, 3 - wire tur b o mo d e section through the daisy - chain mode section). status bits can also be clocked out at the end of the conversion data if the status bits are enabled in the configuration register. there are six status bits in total as described in table 15 . the ad4000/ad4004 /ad4008 are configured by 16 - bit spi writes to the desired configuration register. the 16 - bit word can be written via the sdi line while cnv is held low. the 16 - bit word consists of an 8 - bit header and 8 - bit register data. for isolated systems, the adum141d is recommended, which can support the 70 mhz sck rate required to run the ad4000 at its full throughput of 2 msps . register read/write functionality the ad4000/ad4004 /ad4008 register bits are programmable and their default statuses are shown in table 12 . the register map is shown in table 14 . the ov clamp flag is a read only sticky bit , and it is cleared only if the register is read and the overvoltage condition is no longer present. the ov clamp flag gives an indication of overvoltage condition when it is set to 0 . table 12 . register bits register bits default status ov c lamp f lag 1 bit , 1 = inactive (default ) span c ompression 1 bit , 0 = disable d (default ) high -z m ode 1 bit, 0 = disabled (default) turbo m ode 1 bit, 0 = disabled (default) enable s ix s tatus b its 1 bit, 0 = disabled (default) all access to the register map must start with a write to the 8 -b it command register in the spi interface block. the ad4000/ ad4004 /ad4008 ignore all 1s until the first 0 is clocked in (represented by wen in figure 46, figure 47 , and table 12 ); the value loaded into th e command register is always a 0 followed by seven command bits. this command determines w hether that operation is a write or a read. the ad4000/ad4004 / ad4008 command register is shown in table 13 . table 13 . command register bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 wen r/ w 0 1 0 1 0 0 all register read/writes must occur while cnv is low. data on sdi is clocked in on the rising edge of sck. data on sdo is clocked out on the falling edge of sck. at the end of the data transfer , sdo is put in a high impedance state on the rising edge of cnv if daisy - chain mode is not e nabled . if daisy - chain mode is enabled , sdo goes low on the rising edge of cnv. register reads are not allowed in daisy - chain mode. a r egister write requires three signal lines: sck, cnv, and sdi. during a register write, to read the current conversion results on sdo, the cnv pin must be brought low after the conversion is completed; otherwise, the conversion results may be incorrect on sdo . h owever, the register write occur s regardless . the lsb of each conf iguration register is reserved because a user reading 16 - bit conversion data may be limited to a 16 - bit spi frame. the state of sdi on the last bit in the sdi frame may be the state th at then persists when cnv rises. because interface mode is partly set ba sed on the sdi state when cnv rises, in this scenario, the user may need to set the final sdi state. the timing diagram s in figure 46 through figure 48 show how data is read and written when the ad4000/ad4004/ad4008 are configured in register read, write , and daisy - chain mode. ta ble 14 . register map addr[1:0] bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 reset 0x0 reserved reserved reserved enable six status bits span compression high - z mode turbo mode ov clamp flag (read only sticky bit ) 0xe1
ad4000 / ad4004 / ad4008 data sheet rev. c | page 26 of 36 t cyc t sck t dis t sck l t sckh t scnvsck t ssdisck t hsdisck t cnvh t en cnv sck 1 2 3 4 5 6 7 0 1 1 0 1 0 1 0 0 b0 b1 b2 b3 b4 b5 b6 wen r/w 0 1 0 1 addr[1:0] 8 9 10 11 12 13 14 15 16 sdi sdo t hsdo t dsdo b7 x d15 d14 d13 d12 d11 d10 d9 d8 14956-018 f igure 46 . register read timing diagram (x means dont care) 1 conversion result on bits[d15:d0] d15 1 the user must wait t conv when reading back the conversion result and performing a register write at the same time. d14 d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 t cyc t sck t sck l t sckh t scnvsck t ssdisck t hsdisck t cnvh 1 en cnv sck 1 2 3 4 5 0 0 1 0 1 0 1 0 0 wen r/w 0 1 0 1 addr[1:0] 9 10 11 12 13 14 15 16 sdi sdo b0b1 b2 b3 b4 b5 b6 b7 t hsdo t dsdo t hcnvsck 14956-019 f igure 47 . register write timing diagram sdi a sdo a /sdi b sdo b 0 0 command (0x14) 0 0 command (0x14) 0 0 command (0x14) t cyc t sck t sck l t sckh t scnvsck cnv sck 1 24 t dis t cnvh data (0xab) data (0xab) 14956-020 f igure 48 . register w rite timing diagram , d aisy -chain m ode
data sheet ad4000 / ad4004 / ad4008 rev. c | page 27 of 36 status word the 6 - bit status word can be appended to the end of a conversion result, and the default conditions of these bits are shown in table 15 . the status bits must be enabled in the register setting. when the ov clamp flag is a 0, it indicates an overvoltage condition. the ov clamp fl ag status bit updates on a per conversion basis. the sdo line returns to high impedance after the sixth status bit is clocked out (except in daisy - chain mode). the user is not required to clock out all status bits to start the next conversion. the serial interface timing for cs mode, 3 - wire without busy indicator, including status bits, is shown in figure 49. sdo d15 d14 d13 d1 d0 sck 1 2 3 14 15 16 t sck t sck l t sckh t hsdo t dsdo cn v conversion acquisition t cyc acquisition sdi = 1 t cnvh acq t en 21 22 t quiet2 status bits[5:0] b1 t dis b0 20 t conv 14956-021 f igure 49 . cs mode, 3 - wire without busy indicator serial interface timing diagram, including status bits (sdi high) ta ble 15. status bits (default conditions) bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 ov clamp flag span compression high - z mode turbo mode reserved reserved
ad4000 / ad4004 / ad4008 data sheet rev. c | page 28 of 36 cs mode, 3- wire turbo mode this mo de is typically used when a single ad4000/ad4004/ ad4008 device is connected to an spi - compatible digital host. it provides additional time during the end of the adc conversion process to clock out the previous conversion result , providing a lower sck rate. t he ad4000 can achieve a throughput rate of 2 msps only when turbo mode is enabled and using a minimum sck rate of 70 mhz. with turbo mode enabled, the ad4004 can also achieve its maximum throughput rate of 1 msps with a minimum sck rate of 22 mhz , and the ad4008 can achieve its maximum throughput rate of 500 ksps with a minimum sck rate of 10 mhz . the connection diagram is shown in figure 50, and the corresponding timing diagram is shown in figure 51 . this mode replaces the 3 - wire with busy indicator mode by programming the turbo mode bit , bit 1 (see tabl e 14). when sdi is forced high, a rising edge on cnv initiates a conversion. the pre vious conversion data is available to read after the cnv rising edge. t he user must wait t quiet1 time after cnv is brought high before bringing cnv low to clock out the previous conversion result. the user must also wait t quiet2 time aft er the last falling edge of sck to when cnv is brought high. when the conversion is complete, the ad4000/ad4004 /ad4008 enter the acquisition phase and power down. when cnv goes low, the msb is output to sdo. the remaining data bits are clocked by subsequen t sck falling edges. the data is valid on both sck edges. although the rising edge can capture the data, a digital host using the sck falling edge allows a faster reading rate, provided it has an acceptable hold time. after the 16 th sck falling edge or when cnv goes high (whichever occurs first), sdo returns to high impedance. ad4000/ ad4004/ ad4008 sdi sdo cnv sck convert data in clk digi tal host vio 14956-147 f igure 50 . cs mode, 3 - wire turbo mode connection di agram (sdi high) sdi = 1 t cyc cnv acquisition acquisition t acq t sck t sck l conversion sck d0 d1 d13 d14 d15 sdo t en t hsdo 1 2 3 14 15 16 t dsdo t dis t sckh t quiet1 quiet2 conv 14956-026 f igure 51 . cs mode, 3 - wire turbo mode serial interface timing diagram (sdi high)
data sheet ad4000 / ad4004 / ad4008 rev. c | page 29 of 36 cs mode, 3- wire without busy indicator this mo de is typically used when a single ad4000/ad4004/ ad4008 device is connected to an spi - compatible digital host. the connection diagram is shown in figure 52 , and the corresponding timing diagram is s hown in figure 53. with sdi tied to vio, a rising edge on cnv initiates a conversion, selects the cs mode, and forces sdo to high impedance. after a conversion is initiated, it continues until completion irrespective of the state of cnv. this feature can be useful, for instance, to bring cnv low to select other spi devices, such as analog multiplexers; however, cnv must be retur ned high before the minimum conversion time elapses and then held high for the maximum possible conversion time to avoid the generatio n of the busy signal indicator. when the conversion is complete, the ad4000/ad4004 /ad4008 enter the acquisition phase and power down. when cnv goes low, the msb is output onto sdo. the remaining data bits are clocked by subsequent sck falling edges. the data is valid on both sck edges. although the rising edge can capture the data, a digital ho st using the sck falling edge allows a faster reading rate, provided it has an acceptable hold time. after the 1 6 th sck falling edge or when cnv goes high (whichever occurs first), sdo returns to high impedance. there must not be any digital activity on sc k during the conversion. ad4000/ ad4004/ ad4008 sdi sdo cnv sck convert data in clk digi tal host vio 14956-022 f igure 52 . cs mode, 3 - wire without busy indicator connection diagram (sdi high) sdo d15 d14 d13 d1 d0 t dis sck 1 2 3 14 15 16 t sck t sck l t sckh t hsdo t dsdo cnv conversion acquisition t cyc acquisition sdi = 1 t cnvh t acq t en t quiet2 t conv 14956-023 figure 53 . cs mode, 3- wire without busy indicator serial interface timing diagram (sdi high)
ad4000 / ad4004 / ad4008 data sheet rev. c | page 30 of 36 cs mode, 3- wire with busy indicator this mode is typically used when a single ad4000/ad4004/ ad4008 device is connected to an spi - compatible digital host with an interrupt input ( irq ). the connection diagram is shown in figure 54 , and the corresponding timing diagram is shown in figure 55 . with sdi tied to vio, a rising edge on cnv initiates a conversion, selects the cs mode, and forces sdo to high impedance. sdo is maintained in high impedance until the completion of the conversion , irrespective of the state of cnv. prior to the minimum conversion time, cnv can select other spi device s, such as analog multiplexers ; however, cnv must be returned low before the minimum conversion time elapses and then held low for the maximum possible conversion time to guarantee the generation of the busy signal indicator. when the conversion is complete, sdo goes from high impedan ce to low impedance. with a pull - up resistor of 1 k ? on the sdo line, this transition can be used as an interrupt signal to initiate the data reading controlled by the digital host. the ad4000/ ad4004 /ad4008 then enter the acquisition phase and power down. the data bits are then clocked out, msb first, by subsequent sck falling edges. the data is valid on both sck edges. although the rising edge can capture the data, a digital host using the sck falling edge a llows a faster reading rate, provided it has an acceptable hold time. after the optional 17 th sck falling edge or when cnv goes high (whichever occurs first), sdo returns to high impedance. if multiple ad4000/ad4004/ad4008 devices are selected at the same time, the sdo output pin handles this contention without damage or induced latch - up. i t is recommended to keep this contention as short as possible to limit extra power dissipation. there must not be any digital activity on the sck during the conversion . sdi sdo cnv sck convert d at a in clk digital host vio irq vio 1k? ad4000/ ad4004/ ad4008 14956-024 f igure 54 . cs mode, 3 - wire with busy indicator connection diagram (sdi high) sdo d15 d14 d1 d0 t dis sck 1 2 3 15 16 17 t sck t sckl t sckh t hsdo t dsdo cnv conversion acquisition t conv t cyc acquisition sdi = 1 t cnvh t acq t quiet2 14956-025 f igure 55 . cs mode, 3 - wire with busy indicator serial interface timing diagram (sdi high)
data sheet ad4000 / ad4004 / ad4008 rev. c | page 31 of 36 cs mode, 4- wire turbo mode this mode is typically used when a single ad4000/ad4004/ ad4008 device is connected to an spi - comp atible digital host. it provides additional time during the end of the adc conversion process to clock out the previous conversion result, provid ing a lower sck rate . the ad4000 can achieve a throughput rate of 2 msps only when turbo mode is enabled and us ing a minimum sck rate of 7 0 mhz. with turbo mode enabled, the ad4004 can also achieve its maximum throughput rate of 1 msps with a minimum sck rate of 22 mhz, and the ad4008 can achieve its maximum throughput rate of 500 ksps with a minimum sck rate of 10 mhz. the connection diagram is shown in figure 56 , and the corresponding timing diagram is shown in figure 57 . this mode replaces the 4- wire with busy indicator mode by programming the turbo mode bit , bit 1 (see table 14). with sdi high, a rising edge on cnv initiates a conversion. the previous conversion data is available t o read after the cnv rising edge. the user must wait t quiet1 time after cnv is brought high before bringing sdi low to clock out the previous conversion result. the user must also wait t quiet2 time after the last fal ling edge of sck to when cnv is brought high. when the conversion is complete, the ad4000/ad4004 / ad4008 enter the acquisition phase and power down. the adc result can be read by bringing the sdi input low, which consequently outputs the msb onto sdo. the remaining data bits are then clocked by subsequent sck falling edges. the data is valid on both sck edges. although the rising edge can capture the data, a digital host using the sck falling edge allows a faster reading rate, provided it has an acceptable hold time. after the 16 th sck falling edge or when sdi goes high ( whichever occurs first ) , sdo returns to high impedance. ad4000/ ad4004/ ad4008 sdi sdo cnv sck convert data in clk digital host irq vio 1k? cs1 14956-153 f igure 56 . cs mode, 4 - wire turbo mode con nection diagram acquisition sdo sck acquisition sdi cnv t ssdicnv t hsdicnv t cyc t sck t sck l t en t hsdo 1 2 3 14 15 16 t dsdo t dis t sckh d15 d14 d13 d1 d0 t quiet1 t quiet2 t acq conversion t conv 14956-031 figure 57 . cs mode, 4 - wire turbo m ode timing diagram
ad4000 / ad4004 / ad4008 data sheet rev. c | page 32 of 36 cs mode, 4- wire without busy indicator this mode is typically used when multiple ad4000/ad4004/ ad4008 devices are connected to an spi - compatible digital host. a connection diagram example using two ad4000/ad4004/ ad4008 devices is shown in figure 58 , and the corresponding timing diagram is shown in figure 59. with sdi high, a rising edge on cnv initiates a conversion, selects th e cs mode, and forces sdo to high impedance. in this mode, cnv must be held high during the conversion phase and the subsequent data readback. if sdi and cnv are low, sdo is driven low. prior to the minimum conversion time, sdi can select other spi device s, such as analog multiplexers; however, sdi must be returned high before the minimum conversion time elapses and then held high for the maximum possible conversion time to avoid the generation of the busy signal indicator. when the conversion is complete, the ad4000/ad4004 / ad4008 enter the acquisition phase and power down. each adc result can be read by bringing its sdi input low, which consequently outputs the msb onto sdo. the remaining data bits are then clocked by subsequent sc k falling edges. the data is valid on both sck edges. although the rising edge can capture the data, a digital host using the sck falling edge allows a faster reading rate, provided it has an acceptable hold time. after the 16 th sck falling edge or when sd i goes high ( whichever occurs first ) , sdo returns to high impedance and another ad4000/ ad4004 /ad4008 can be read. ad4000/ ad4004/ ad4008 sdi sdo cnv sck device a convert data in clk digital host ad4000/ ad4004/ ad4008 sdi sdo cnv sck device b 14956-027 cs1 cs2 f igure 58 . cs mode, 4 - wire without busy indicator connectio n diagram sdo d15 d14 d13 d1 d0 t dis sck 1 2 3 30 31 32 t hsdo t dsdo t en conversion acquisition t conv t cyc t acq acquisition sdi(cs1) cnv t ssdicnv t hsdicnv d1 14 15 t sck t sck l t sckh d0 d15 d14 17 18 16 sdi(cs2) t quiet2 14956-028 f igure 59 . cs mode, 4 - wire without busy indicator serial interface timing diagram
data sheet ad4000 / ad4004 / ad4008 rev. c | page 33 of 36 cs mode, 4- wire with busy indicator this mode is typically used when a single ad4000/ad4004/ ad4008 device is connected to an spi - compatible digital host with an interrupt input ( irq ), and when it is desired to keep cnv, which sample s the analog input, independent of the signal used to select the data reading. this independence is particularly important in applications where low jitter on cnv is desired. the connection diagram is shown in figure 60 , and the corresponding timing diagram is shown in figure 61. with sdi high, a rising edge on cnv initiates a conversion, selects the cs mode, and forces sdo to high impedance. in this mode, cnv must be held high during the conversion phase and the subsequent data readback. if sdi and cnv are low, sdo is driven low. prior to the minimum conversion time, sdi can select other spi device s, su ch as analog multiplexers; however, sdi must be returned low before the minimum conversion time elapses and then held low for the maximum possible conversion time to guarantee the generation of the busy signal indicator. when the conversion is complete, s do goes from high impedance to low impedance. with a pull - up resistor of 1 k ? on the sdo line, this transition can be used as an interrupt signal to initiate the data readback controlled by the digital host. the ad4000/ ad4004 /ad4008 then enter the acquisition phase and power down. the data bits are then clocked out, msb first, by subsequent sck falling edges. the data is valid on both sck edges. although the rising edge can capture the data, a digital host using the sck falling edge allows a faster reading rate, provided it has an acceptable hold time. after the optional 17 th sck falling edge or when sdi goes high (whichever occurs first) , sdo returns to high impedance. ad4000/ ad4004/ ad4008 sdi sdo cnv sck convert data in clk digital host irq vio 1k? cs1 14956-029 f igure 60 . cs mode, 4 - wire with busy indicator connection diagram sdo d15 d14 d1 d0 t dis sck 1 2 3 15 16 17 t sck t sck l t sckh t hsdo t dsdo t en conversion acquisition t conv t cyc t acq acquisition sdi cnv t ssdicnv t hsdicnv t quiet2 14956-030 f igure 61 . cs mode, 4 - wire with busy indicator serial interface timing diagram
ad4000 / ad4004 / ad4008 data sheet rev. c | page 34 of 36 daisy - chain mode use t his mode to daisy - chain multiple ad4000/ad4004 /ad4008 devices on a 3- wire or 4 - wire serial interface. this feature is useful for reducing component count and wiring connections, for example, in isolated multiconverter applications or for systems wit h a limited interfacing capacity. data read back is analogous to clocking a shift register. a connection diagram example using two ad4000/ad4004 / ad4008 devices is shown in figure 62 , and the corresponding timing diagram is shown in figure 63. when sdi and cnv are low , sdo is driven low. with sck low, a rising edge on cnv initiates a conversion, selects daisy - chain mode, and disables the busy indicator. in this mode, cnv is held high during the conversion phase and the subsequent data readback. when the conversion is complete, the msb is output onto sdo , and the ad4000/ad4004 /ad4008 enter the acquisition phase and power down. the remaining data bits stored in the internal shift register are clocked out of sdo by subsequent sck falling edges. for each adc, sdi feeds the input of the internal shift register and is clocked by the sck rising edges. each adc in the daisy - chain outputs its data msb first, and 16 n clocks are required to read back the n adcs. the data is valid on both sck edges. the maximum conversion rate is reduced because of the total readback time. it is possible to write to each adc register in daisy - chain mode. the timing diagram is shown in figure 48 . this mode requires 4- wire operation because data is clocked in on the sdi line with cnv held low. the same command byte and register data can be shifted through the entire chain to program all adcs in the chain with the same register contents , which requires 8 (n + 1) clocks for n adcs. it is possible to write different register contents t o each adc in the chain by writing to the furthest adc in the chain first , using 8 (n + 1) clocks , and then the second furthest adc with 8 n clocks , and so forth until reaching the nearest adc in the chain , which require s 16 clocks for the command and register data . it is not possible to read register contents in daisy - chain mode ; however , the six status bits can be enabled if the user wants to determ ine the adc configuration. note that enabling the status bits requires six extra clocks to clock out the adc result and the status bits per adc in the chain. tur b o mode cannot be used in daisy - chain mode. convert data in clk digital host device b device a ad4000/ ad4004/ ad4008 sdi sdo cnv sck ad4000/ ad4004/ ad4008 sdi sdo cnv sck 14956-032 f igure 62 . daisy - chain mode , connection diagram sdo a = sdi b d a 15 d b 15 d b 14 d b 13 d a 14 d a 13 d a 1 d a 0 d a 1 d a 0 d b 1 d b 0 sck 1 2 3 30 31 32 t ssdisck t hsdisck conversion acquisition t conv t cyc t acq acquisition cnv 14 15 t sck t sck l t sckh 17 18 16 sdi a = 0 sdo b d a 15 d a 14 t hsdo t dsdo t quiet2 t hsckcnv t dis t quiet2 t en 14956-033 f igure 63 . daisy - chain mode , serial interface timing diagram
data sheet ad4000 / ad4004 / ad4008 rev. c | page 35 of 36 layout guidelines the pcb that houses the ad4000/ad4004/ad4008 must be designed so that the analog and digital sections are separated and confined to certain areas of the board. the pinout of the ad4000/ad4004/ad4008 , with its analog signals on the left side and its digital signals on the right side, eases this task. avo id running digital lines under the device because the y couple noise onto the die, unless a ground plane under the ad4000/ad4004/ad4008 is used as a shield. fast switching signals, such as cnv or clocks, must not run near analog signal paths. avoid c rossove r of digital and analog signals. at least one ground plane must be used. it can be common or split between the digital and analog sections. in the latter case, join the planes underneath the ad4000/ad4004/ad4008 devices . the ad4000/ad4004/ad4008 voltage reference input ( ref ) has a dynamic input impedance . d ecouple the ref pin with minimal parasitic inductances by placing the reference decoupling ceramic capacitor close to ( ideally right up against ) the ref and gnd pins and connect them with wide, low impedance traces. finally, decouple the vdd and vio power supplies of the ad4000/ad4004/ad4008 with ceramic capacitors, typically 0.1 f, placed close to the ad4000/ad4004/ad4008 and connected using short, wide traces to provide low impedance paths and to reduce the effect of glitches on the power supply lines. an example of the ad4000 layout following these rules is shown in figure 64 and figure 65 . note that the ad4004 / ad4008 layout is equivalent to the ad4000 layout. evaluating the ad4000/ad4004/ad4008 performance other recomm ended layouts for the ad4000/ad4004/ad4008 are outlined in the user guide of the evaluation board for the ad4000 ( e va l - ad4000fmcz ). the evaluation board package includes a fully assembled and tested evaluation board with the ad4000 , documentation, and software for controlling the board from a pc via the e va l - sdp -ch1z . the e va l - ad4000fmcz can also be used to evaluate the ad4004 / ad4008 by limiting the throughput to 1 msps / 500 ksps , respectively, in its software (see the ug - 1042 ). 14956-034 f igure 64 . example layout of the ad4000 (top layer) 14956-035 f igure 65 . example layout of the ad4000 (bottom layer)
ad4000 / ad4004 / ad4008 data sheet rev. c | page 36 of 36 outline dimensions compliant to jedec standards mo-187-ba 091709-a 6 0 0.70 0.55 0.40 5 10 1 6 0.50 bsc 0.30 0.15 1.10 max 3.10 3.00 2.90 coplanarity 0.10 0.23 0.13 3.10 3.00 2.90 5.15 4.90 4.65 pin 1 identifier 15 max 0.95 0.85 0.75 0.15 0.05 fi gure 66 . 10 - lead mini small outline package [msop] (rm - 10) dimensions shown in millimeters 2.48 2.38 2.23 0.50 0.40 0.30 10 1 6 5 0.30 0.25 0.20 pin 1 index area sea ting plane 0.80 0.75 0.70 1.74 1.64 1.49 0.20 ref 0.05 max 0.02 nom 0.50 bsc exposed pad 3.10 3.00 sq 2.90 coplanarity 0.08 top view side view bottom vie w 0.20 min pkg-004362 02-07-2017-c for proper connection of the exposed pad, refer to the pin configuration and function descriptions section of this data sheet. pin 1 indic at or area options (see detail a) detail a (jedec 95) fi gure 67 . 10 - lead lead frame chip scale package [lfcsp] 3 mm 3 mm body and 0.75 mm package height (cp - 10 - 9) dimension s shown in millimeters ordering guide model 1 , 2 integral nonlinearity (inl) temperature range package description ordering quantity package option branding ad4000brmz 1.0 lsb ?40c to +125c 10- lead msop , tube 50 rm -10 y61 ad4000brmz - rl7 1.0 lsb ?40c to +125c 10 - lead msop , reel 1000 rm - 10 y61 ad4000bcpz- rl7 1.0 lsb ?40c to +125c 10- lead lfcsp , reel 1500 cp-10-9 y61 ad4004brmz 1.0 lsb ?40c to +125c 10- lead msop , tube 50 rm -10 c8f ad4004brmz- rl7 1.0 lsb ?40c to +125c 10- lead msop , reel 1000 rm -10 c8f ad4004bcpz- rl7 1.0 lsb ?40c to +125c 10- lead lfcsp , reel 1500 cp-10-9 c8f ad4008bcpz- rl7 1.0 lsb ?40c to +125c 10- lead lfcsp, reel 1500 cp-10-9 c8s eval -ad4000fmcz ad 4000 evaluation board c ompatible with eval - sdp - ch1z 1 z = rohs compliant part. 2 th e eval - ad4000fmcz can also be used to evaluate the ad4004 and ad4008 by setting the throughput to 1 msps and 500 ksps in its software, respectively (see ug - 1042 ). ? 2016 C 2017 analog devices, inc. all rights reserved. trademarks and registered trademarks are the property of their respective owners. d14956 -0- 10/17(c)


▲Up To Search▲   

 
Price & Availability of AD4000BRMZ-RL7

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X