|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
[ak154 4 ] m s1350 - e - 01 1 20 13 / 03 ak154 4 1300mhz integer - n frequency synthesizer 1. overview consisting a highly accurate charge pump that s upports current adjustment in 9 steps, a reference divider, a programmable divider and a dual - modulus prescaler (p/p +1), the AK1544 provides high performance, low consumption current and small footprint for a wide range of frequency conversions. this synthesizer also has two general - purpose output pins which allow it to be used to control the rf front end. an ideal phas e locked loop (pll) can be achieved by combining the AK1544 with the external loop filter and vco (voltage controlled oscillator). access to the regi sters is controlled via a 3 - wire serial interface. the operating supply voltage is from 2.7v to 5.5v; and t he supply voltage for the charge pump and that for the serial interface can be driven separately. 2. features ? operating frequency: 400 to 13 00mhz ? programmable charge pump current: 160 to 2530 ? a typical the c harge p ump current can be changed in 9 steps , and the current range can be adjusted by the external resistance. two current settings can be specified with the register and switched over from one to another using the timer. ? supply voltage: 2.7 to 5.5 v (pvdd pin ) ? separate power su pply for the charge pu mp : pvdd to 5.5v (cpvdd pin) ? on - chip power - saving features ? on - chip lock detection feature of pll: direct output to the pfd ( p hase frequency detector) or digital filtering output can be selected. ? general - purpose output: it has two general - purpose output ports to control peripheral parts. ? very low consumption current : 2.8 ma typical ? package: 24pin qfn ( 0.5mm pitch, 4mm ? 4mm ? 0.7 mm) ? operating temperature: - 40 c to 85 c
[ak154 4 ] m s1350 - e - 01 2 20 13 / 03 table of contents 1. overview ________________________________ ________________________________ ___________ 1 2. features ________________________________ ________________________________ ___________ 1 3. block diagram ________________________________ ________________________________ _______ 3 4. pin functional description ________________________________ ____________________________ 4 5. absolute maximum ratings ________________________________ ___________________________ 6 6. recommended operating range ________________________________ _______________________ 6 7. electrical characteristics ________________________________ ______________________________ 7 8. block functional descriptions ________________________________ ________________________ 11 9. register map ________________________________ ________________________________ _______ 18 10. register function description ________________________________ ________________________ 20 11. ic interface schematic ________________________________ _______________________________ 27 12. recommended schemati c for off - chip component ________________________________ _______ 29 13. power - up sequence ________________________________ ________________________________ _ 31 14. typical evaluation board schematic ________________________________ ___________________ 33 15. block diagram by power supply ________________________________ _______________________ 34 16. outer dimensions ________________________________ ________________________________ ___ 35 17. marking ________________________________ ________________________________ ___________ 36 in this specification (draft version), the following notations are used for specific signal and register names: [name]: pin name [ak154 4 ] m s1350 - e - 01 3 20 13 / 03 3. block diagram fig. 1 block diagram cp cpz phase freqency detector refin + - prescaler 16/17,32/33, 64/65 programable counter 13 bit lock detect rfinp rfinn swin c pvdd cpvss pvdd vref dvss pvss ld clk data le register 24 bit n divider fast counter pdn1 test2 test1 ldo test3 pdn2 r counter 14 bit bias charge pump swallow counter 6 bit gpo1 gpo2 [ak154 4 ] m s1350 - e - 01 4 20 13 / 03 4. pin functional description table 1 pin functions no. n ame i/o pin functions power down remarks 1 cpvdd p power supply for charge pump 2 test3 di test pin 3 internal pull - down, schmidt trigger input 3 test1 di test pin 1 internal pull - down, schmidt trigger input 4 le di load enable schmidt trigger input 5 data di serial data input schmidt trigger input 6 clk di serial clock schmidt trigger input 7 ld do lock detect low 8 pdn2 di power down pin fo r pll schmidt trigger input 9 pdn1 di power down signal for vref & ldo schmidt trigger input 10 refin ai reference input 11 test2 di test pin 2 internal pull - down, schmidt trigger input 12 gpo1 do general - purpose output pin 1 low 13 gpo2 do general - purpose output pin 2 low 14 dvss g digital ground pin 15 vref a i o connect to ldo reference voltage capacitor low 16 rfinn ai prescaler input 17 rfinp ai prescaler input 18 pvdd p power supply for peripherals 19 bias a i o resista nce pin for setting charge pump current 20 pvss g ground pin for peripherals 21 cp ao charge pump output hi - z 22 cpz aio connect to the loop filter capacitor notes 1) & 2) 23 swin ai connect to resistance pin for fast lockup notes 1) & 2) 2 4 cpvss g ground pin for charge pump power supply [ak154 4 ] m s1350 - e - 01 5 20 13 / 03 note 1) for detailed functional descriptions, see the section charge pump and loop filter in 8 . block functional description below. note 2) the input voltage from the [ cpz ] pin is used in the internal circuit. the [ cpz ] pin must not be open even when the fast lockup feature is unused. for the output destination from the [ cpz ] pin, see p.1 2 fig.5 loop filter schematic. the [ swin ] pin could be open e ven when the first lockup feature is not used. note 3) the switch for loop filter setting is on when pdn1=0, pdn2=0 or pdn1=1, pdn2= . note 4) power down refers to the state where [ pdn1 ] = [ pdn2 ] =low after power - on. ai: analog input pin ao: analog outp ut pin aio: analog i/o pin di: digital input pin do: igital output pin p: power supply pin g: ground pin fig. 2 package pin layout 1 2 3 4 5 6 7 8 9 10 15 14 13 12 11 20 19 18 17 16 top view 23 24 22 21 cpvdd test3 test1 data le clk ld pdn2 pdn1 refin test2 gp o1 gpo2 dvss vref rfinn rfinp pvdd bias pvss cp cpz swin cpvss [ak154 4 ] m s1350 - e - 01 6 20 13 / 03 5. absolute maximum ratings table 2 absolute maximum ratings parameter symbol min. max. unit remarks supply voltage vdd1 - 0.3 6.5 v note 1 ) applied to [ pvdd ] pin vdd2 - 0.3 6.5 v note 1 ) applied to [ cpvdd ] pin ground level vss1 0 0 v voltage ground level applied to [ pvss ] pin vss2 0 0 v voltage ground level applied to [ cpvss ] pin vss3 0 0 v voltage ground level applied to [ dvss ] pin analog input voltage vain1 vss1 - 0.3 vdd1+0.3 v notes 1 ) , 2 ) & 5) vain2 vss2 - 0.3 vdd2+0.3 v notes 1 ) , 3 ) & 5) digital input voltage vdin vss3 - 0.3 vdd1+0.3 v notes 1 ) , 4 ) & 5) input current iin - 10 10 ma storage temperature tstg - 55 125 c note 1) 0v reference for all voltages. note 2) applied to the [ refin ] , [ rf inn ] and [ rfinp ] pins. note 3) applied to the [ cpz ] and [ swin ] pins. note 4) applied to the [ clk ] , [ data ] , [ le ] , [ pdn1 ] , [ pdn2 ] , [ test1 ] , [ test2 ] and [ test 3 ] pins. n o te 5) the maximum voltage must not be over the absolute maximum rating, 6.5v exceeding th ese maximum ratings may result in damage to the AK1544 . normal operation is not guaranteed at these extremes. 6. recommended operating range table 3 recommended operating range parameter symbol min. typ. max. unit remarks operating temperature ta - 40 85 ? c supply voltage vdd1 2.7 3.3 5.5 v applied to [ pvdd ] pin vdd2 vdd1 5.0 5.5 v applied to [ cpvdd ] pin note 1) vdd1 and vdd2 can be driven individually within the recommended operating range. the specifications are applicable w ithin the recommended operating range (su pply voltage/operating temperature). [ak154 4 ] m s1350 - e - 01 7 20 13 / 03 7. electrical characteristics 1. digital dc characteristics table 4 digital dc characteristics parameter symbol conditions min. typ. max. unit remarks h igh level input voltage vih 0.8 ? vdd1 v note 1 ) low level input voltage vil 0.2 ? vdd1 v note 1 ) high level input current 1 iih1 vih = vdd1=5.5v - 1 1 ? a note 2 ) high level input current 2 iih2 vih = vdd1=5.5v 27 55 110 ? a note 3 ) low level input cu rrent iil vil = 0v, vdd1=5.5v - 1 1 ? a note 1 ) high level output voltage voh ioh = - 500 ? a vdd1 - 0.4 v note 4 ) low level output voltage vol iol = 500 ? a 0.4 v note 4 ) note 1) applied to [ clk ] , [ data ] , [ le ] , [ pdn1 ] , [ pdn 2 ] , [ test1 ] , [ test2 ] and [ test 3 ] pins. note 2) applied to [ cl k ] , [ data ] , [ le ] , [ pdn 1 ] and [ pdn 2 ] pins. note 3) applied to [ test1 ] , [ test2 ] and [ test 3 ] pins. note 4) applied to [ ld ] , [gpo1] and [gpo2] pin s . [ak154 4 ] m s1350 - e - 01 8 20 13 / 03 2. serial interface timing [ak154 4 ] m s1350 - e - 01 9 20 13 / 03 3. analog circuit characteristics the resistance of 27k is connected to the [ bias ] pin, vdd1 2 .7v to 5.5v, vdd2=vdd1 to 5.5v, C 40c ta 85c parameter min. typ. max. unit remarks rf characteristics input sensitivity - 1 0 +5 dbm input frequency 400 13 00 mhz refin characteristics input sensitivity 0.4 2 vpp input frequency 4 40 mhz maximum allowable prescaler output frequency 81.25 mh z phase detector phase detector frequency 3 mhz charge pump charge pump maximum value 2530 ? charge pump minimum value 160 ? icp tri - state leak current 1 na 0. 7 10 % vcpo=vdd2/2, ta= 25c icp vs. vcpo note 2 ) 15 % 0.5vcpovdd2 others vref rise time 50 ? consumption current idd1 10 ? 2) see fig. 4 charge pump characteristics - voltage vs. current: icp vs. vcpo: [{1/2(|i1| - |i2|)}/{1/2(|i1|+|i2|)}]100 [%] note 3 ) [pdn1]= high , [pdn2]= high , the total current consumption = idd2 + idd3 note 4 ) in the shipment test, the exposed pad on the center of the back of the package is connected to ground. [ak154 4 ] m s1350 - e - 01 10 20 13 / 03 resistance connected to the bias pin for setting charge pump output current parameter min. typ. max. unit remarks bias resistance 22 27 33 k? fig. 4 charge pump characteristics - voltage (vcpo) vs. current (icp) isink isource vcpo icp cpvdd - 0.5 cpvdd/2 0.5 i1 i1 i2 i2 [ak154 4 ] m s1350 - e - 01 11 20 13 / 03 8. block functional descriptions 1. frequency setup the following formula is used to calculate the frequency setting for the AK1544 . frequency setting (external vco output frequency) = f pfd x n n : dividing number n = [ (p x b) + a ] f pfd : phase detector frequency f pfd = [refin] pin input frequency / r counter dividing number p : prescaler value (see < address2 > : { pre[1:0] } ) b : b (programmable) counter value (see < a ddress1 > : { b[12:0] } ) a : a (swallow) counter value (see < address1 > : { a[5:0] } ) calculation examples when the [refin] pin input frequency is 10mhz, the phase detector frequency f pfd =5k hz and the frequency setting = 78 0.1mhz; [ the AK1544 settings] r=10000 000/5000 = 2000 ( < address3 > : { r[13:0] } =2000dec) p=32 ( < address2 > : pre[1:0]=10bin ) b= 4 875 ( < address1 > : b[12:0]= 4 875dec ) a=20 ( < address1 > : a[5:0]=20dec ) frequency setting = 5000 [ (32 4 875) + 20 ] = 78 0.1mhz d ivision conditions the conditions for di vision settings for a and b counters are as follows: a 0 a counter (6 bits): a decimal number from 0 t o 63 can be set. b 3 b counter (13 bits): a decimal number from 3 to 8191 can be set. b a l ower limit for setting consecutive dividing numbers in the ak154 4 , it is not possible to set consecutive dividing numbers below the lower limit . the lower limit can be calculated by the following formula; nmin=p 2 - p for example, in the case of p=16, 240 or over can be set as consecutive dividing number. [ak154 4 ] m s1350 - e - 01 12 20 13 / 03 2. c harge pump and loop filter in the AK1544 , the fast lockup could be achieved by changing a charge pump current and enabling the loop filter. this is called fast lockup mode. for details, see 3. fast lockup mode on page 1 4 . the loop filter is external and connected to [ cp ] , [ swin ] and [ cpz ] pins. the [ cpz ] pin should be connected to the r2 and c2 , which are intermediate nodes, even if the fast lockup is not used. therefore, r2 must be connected to the [ cp ] pin, while c2 must be connected to the ground. fig. 5 loop filter schematic c2 phase detector up down timer vco loop filter c1 c3 r2 r2' r3 cp cpz swin [ak154 4 ] m s1350 - e - 01 13 20 13 / 03 3. fast lockup mode setting d[16]={fsten} in < address4 > to 1 enables the fast lock up mode for the AK1544 . changing a frequency setting ( the frequency is changed at the rising edge of [ le ] when [ak154 4 ] m s1350 - e - 01 14 20 13 / 03 4. lock detect (ld) signal in the AK1544 , the lock detect ou tput can be selected by d[13] = { ld} in . when d[13] is set to 1", the phase detector outputs provide a phase detection as an analog level (comparison result) . this is called analog lock detect. when d[13] is set to 0, the lock detect signal is output ac cording to the internal logic. this is called digital lock detect. 4.1 analog lock detect in analog lock detect, the phase detector output comes from the ld pin. fig. 7 analog lock detect operation reference clock pfd clock vco divide clock phase detector output ld output [ak154 4 ] m s1350 - e - 01 15 20 13 / 03 4.2 digital lock detect in the digital lock detect , the [ ld ] pin outputs is low every time when the frequency is set. and the [ld] pin outputs is h igh (which means the locked state) when a phase error smaller than t is d etected for n times consecutively. if the phase error is larger than t is detected for n times consecutively then the [ld] pin outputs is high and then the [ld] pin outputs is low (which means the unlocked state). the threshold counts for lock detectio n n could be set by d[18:17]={ldcntsel[1:0]} in < address4 >. { ldcntsel[1:0]} settings and corresponding counts (n) are as follows: 00: n = 7 01: n = 15 10: n = 31 11: n = 63 the lock detect signal is shown below: fig. 8 lock detect operations invalid invalid reference clock pfd clock vco divi der clock phase detector output valid valid valid invalid valid l ock detect result [ak154 4 ] m s1350 - e - 01 16 20 13 / 03 fig. 9 transition flow chart: unlock state to lock state fig. 10 transition flow chart: lock state to unlock stat e phase error < t flag=flag+1 lock(ld=high ) unlock(ld=low ) yes no flag>n flag=0 yes no phase error > t yes flag=0 flag=flag+1 flag>n no yes unlock(ld=low ) no lock(ld=high ) address2 write [ak154 4 ] m s1350 - e - 01 17 20 13 / 03 5 . reference input the reference input could be set to a dividing number in the range of 4 to 16383 using { r1[13:0] } , which is a 14 - bit address of d[13:0] in . a dividing number from 0 to 3 could not be set. 6 . prescaler and swallow counter t h e dual modular prescaler (p/p+ 1) and the swallow counter are used to provide a large dividing ratio. the prescaler is set by { pre[1:0]}, which is a 2 - bit address of d[ 15 : 14 ] in [ak154 4 ] m s1350 - e - 01 18 20 13 / 03 9. register map name data address a/b d19 to d0 0 0 0 1 cp 0 0 1 0 ref/pres 0 0 1 1 function 0 1 0 0 gpo 0 1 0 1 d19 d18 d17 d16 d15 d14 d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 address a/b 0 b [12] b [11] b [10] b [9] b [8] b [7] b [6] b [5] b [4] b [3] b [2] b [1] b [0] a [5] a [4] a [3] a [2] a [1] a [0] 0x01 cp 0 0 0 0 0 0 0 0 0 0 cp2 [ 3 ] cp2 [2] cp2 [1] cp2 [0] 0 0 cp1 [ 3 ] cp1 [2] cp1 [1] cp1 [0] 0x02 ref/pr es 0 0 0 0 pre [1] pre [0] r [13] r [12] r [11] r [10] r [9] r [8] r [7] r [6] r [5] r [4] r [3] r [2] r [1] r [0] 0x03 function 0 ldcnt sel[1] ldcnt sel[0] fast en cp hiz cp pola ld fast [12] fast [11] fast [10] fast [9] fast [8] fast [7] fast [6] fast [ 5] fast [4] fast [3] fast [2] fast [1] fast [0] 0x04 gpo 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 gpo 2 gpo 1 0x05 note 1) the data in a ddresses 0x02 and 0x03 are committed to all related circuits when address 0x01 is written, which means that t he data of t hese 3 a ddresses (0x01, 0x02 and 0x03) are committed to all related circuits at a time. note 2) addresses 0x04 and 0x05 could be written separately from other a ddresses. note 3 ) the initial register values are not defined. therefore, even after [pdn1] is set to high , each bit value remains undefined. in order to set all register values, it is required to write the data in all a ddresses of the register. [ak154 4 ] m s1350 - e - 01 19 20 13 / 03 examples of writing into registers (ex. 1) power - on ? (1) write a charge pump current value to a ddress 0x02. the data at a ddress 0x02 is not committed to all related circuits at this time. instead, it is stored in the on - chip buffer. (2) write a division number for the prescaler and a reference counter value to a ddress 0x 03. the data at the a ddress 0x03 is not committed to all related circuits at this time. instead, it is stored in the on - chip buffer. (3) write values for a counter and b counter at the a ddress 0x01. the data of these 3 a ddresses (0x01, 0x02 and 0x03) are commi tted to all related circuits at this time. (ex. 2) changing frequency settings (1) write values for a counter and b counter at the a ddress 0x01. the data of these 3 a ddresses (0x01, 0x02 and 0x03) are committed to all related circuits at a time. the latest d ata written into a ddress 0x02 and 0x03 are committed. (ex. 3) changing charge pump current ? (1) write a charge pump current value at the a ddress 0x02. the data in a ddress 0x02 is not committed to all related circuits at this time. instead, it is stored in the on - chip buffer. (2) write values for a counter and b counter at the a ddress 0x01. the data of these 3 a ddresses (0x01, 0x02 and 0x03) are committed to all related circuits at a time. the latest data written into a ddress 0x03 is committed. (ex. 4) changing reference dividing number ? (1) write a division number for the prescaler and a reference counter value at the a ddress 0x03. the data at the a ddress 0x03 is not committed to all related circuits at this time. instead, it is stored in the on - chip buffer. (2) write values for a counter and b counter at the a ddress 0x01. the data of these 3 a ddresses (0x01, 0x02 and 0x03) are committed to all related circuits at a time. the latest data written into a ddress 0x0 2 is committed. [ak154 4 ] m s1350 - e - 01 20 20 13 / 03 10. reg ister function description < address 1 : a/b > d19 d[18:6] d[5:0] address 0 b[12:0] a[5:0] 0001 b[12:0]: b (programmable) counters value d 18 d 17 d 16 d 15 d14 d 13 d 12 d 11 d 10 d 9 d 8 d 7 d 6 function remarks 0 0 0 0 0 0 0 0 0 0 0 0 0 0 prohibited 0 0 0 0 0 0 0 0 0 0 0 0 1 1 dec prohibited 0 0 0 0 0 0 0 0 0 0 0 1 0 2 dec prohibited 0 0 0 0 0 0 0 0 0 0 0 1 1 3 dec data 1 1 1 1 1 1 1 1 1 1 1 0 1 8189 dec 1 1 1 1 1 1 1 1 1 1 1 1 0 8190 dec 1 1 1 1 1 1 1 1 1 1 1 1 1 8191 dec a[5:0]: a (swallow) counter value d5 d4 d3 d2 d1 d0 function remarks 0 0 0 0 0 0 0 0 0 0 0 0 1 1 dec 0 0 0 0 1 0 2 dec 0 0 0 0 1 1 3 dec data 1 1 1 1 0 1 61 dec 1 1 1 1 1 0 62 dec 1 1 1 1 1 1 63 dec [ak154 4 ] m s1350 - e - 01 21 20 13 / 03 * requirements for a[5:0] and b[12:0] the data at a[5:0] and b[12:0] must meet the following requirement s: a[5:0] 0 , b[12:0]3, b[12:0] a[5:0] see 1. frequency setup on p . 1 1 for details of the relationship between a frequency division number and the data at a[5:0] and b[12:0]. < address 2 : cp > d19 d18 d17 d16 d15 d14 d 13 d1 2 d[11: 10 ] d[ 9 :6] d[ 5 : 4 ] d[ 3 :0] ad dress 0 0 0 0 0 0 0 0 0 cp2[ 3 :0] 0 cp1[ 3 :0] 0010 cp1[ 3 :0] : charge pump current for normal operation cp2[ 3 :0] : charge pump current for the fast lockup mode in the AK1544 , two types of charge pump current cp1 and cp2 could be set. cp1 is the charge pump current setting for normal operation. cp2 is the charge pump current setting for the fast lockup mode. the following formula shows the relationship between the resistance value, the register setting and the electric current value. charge pump mini mum current (icp_min) [a] = 8.55 / resistance connected to the [ bias ] pin ohm] when cp1 or cp2 is 0000 to 0111 , charge pump current [a] = icp_min [a] (cp1 or cp2 + 1) . when cp1 or cp2 is 1 000 , charge pump current [a] = icp_min [a] / 2 . cp1[3:0] cp2[3:0] cha rge pump currents [ ? a] 22k 27k 33k 0000 390 320 260 0001 780 630 520 0010 1170 950 780 0011 1550 1270 1040 0100 1940 1580 1300 0101 2330 1900 1550 0110 2720 2220 1810 0111 3110 2530 2070 1 000 195 160 130 [ak154 4 ] m s1350 - e - 01 22 20 13 / 03 < address 3 : ref/pres > d19 d18 d17 d16 d[15:14] d[13:0] addres s 0 0 0 0 pre[1:0] r[13:0] 0011 pre[1:0] : prescaler d ivision ratio ( 16/17, 32/33 , 64/65 ) the following settings can be chosen for the prescaler division. d15 d14 function remarks 0 0 prohibited 0 1 16/17 (p=16) 1 0 32/33 (p=32) 1 1 64 / 65 (p= 6 4 ) r[13:0]: reference clock division number the following settings can be chosen for the reference clock division. the allowed range is 4 (1/4 division) to 16383 (1/16383 division). 0 to 3 cannot be set. d13 d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 fun ction remarks 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 prohibited 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1/1 division prohibited 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1/2 division prohibited 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1/3 division prohibited 0 0 0 0 0 0 0 0 0 0 0 1 0 0 1/4 division data 1 1 1 1 1 1 1 1 1 1 1 1 0 1 1/16381 division 1 1 1 1 1 1 1 1 1 1 1 1 1 0 1/16382 division 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1/16383 division [ak154 4 ] m s1350 - e - 01 23 20 13 / 03 < address 4 : function > d19 d18 d17 d16 d15 d14 d13 d[12:0] address 0 ldcnt sel[1] ldcnt sel[0] fast en cp hiz cp pola ld fast[12:0] 0100 ldcntsel[1:0] : counter value for lock detect the counter value for digital lock detect can be set. d18 d17 function remarks 0 0 counter value = 7 0 1 counter value = 15 1 0 counter value = 31 1 1 count er value = 63 fasten : the fast lockup mode enable/disable setting the fast lockup mode can be enabled or disabled. d16 function remarks 0 the data in cp2[ 3 :0] and fast[12:0] are disabled. 1 the data in cp2[ 3 :0] and fast[12:0] are enabled. cph iz: tri - state output setting for charge pumps 1 and 2 d15 function remarks 0 charge pumps are activated. use this setting for normal operation. 1 tri - state note 1) note 1) the charge pump output is turned off and put in the high - impedance (hi - z) stat e. [ak154 4 ] m s1350 - e - 01 24 20 13 / 03 cppola: selects positive or negative output polarity for cp1 and cp2. d14 function remarks 0 positive 1 negative fig. 11 charge pump output polarity ld: selects analog or digital for lock detect. d13 function remarks 0 digital lock detect mode 1 analog lock detect mode for detailed functional descriptions, see the section lock detect (ld) signal in 8 . block functional description. high high charge pump output voltage negative positive low low vco frequency [ak154 4 ] m s1350 - e - 01 25 20 13 / 03 fast[12:0] : fast counter value a decimal number from 1 to 8191 can be set. this value determines the time period during which the cp2 is on for the fast lockup mode. after the time period calculated by [phase detector frequency cycle { fast[12:0]} setting], the cp2 is turned off. 0 could not be set. d12 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 function remarks 0 0 0 0 0 0 0 0 0 0 0 0 0 0 prohibited 0 0 0 0 0 0 0 0 0 0 0 0 1 1 dec 0 0 0 0 0 0 0 0 0 0 0 1 0 2 dec data 1 1 1 1 1 1 1 1 1 1 1 0 1 8189 dec 1 1 1 1 1 1 1 1 1 1 1 1 0 8190 dec 1 1 1 1 1 1 1 1 1 1 1 1 1 8191 dec [ak154 4 ] m s1350 - e - 01 26 20 13 / 03 < address 5 : gpo > d1 8 d1 8 d1 7 d1 6 d15 d14 d13 d12 d10 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 address 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 gpo2 gpo1 0101 gpo2: the state of the gpo2 pin this value controls the general - p urpose output pin gpo2. the voltage applied to the pvdd pin determines the high level output. d1 function remarks 0 l ow output from the gpo2 pin 1 high output from the gpo2 pin gpo1: the state of the gpo1 pin this value controls the g eneral - p urpose output pin gpo1. the voltage applied to the pvdd pin determines the high level output. d0 function remarks 0 l ow output from the gpo1 pi n 1 high output from the gpo1 pin [ak154 4 ] m s1350 - e - 01 27 20 13 / 03 11. ic interface schematic no. n ame i/o r0( ? ) cur( a) function 4 le i 300 digital input pins 5 data i 300 6 clk i 300 8 pdn2 i 300 9 pdn1 i 300 2 test3 i 300 digital input pins pull - down 3 test1 i 300 11 test2 i 300 7 ld o digital output pin 12 gpo1 o 13 gpo2 o 10 refin i 300 analog input pin 15 vref io 300 analog i/o pin 19 bias io 300 22 cpz io 300 r0 r0 100k r0 r0 [ak154 4 ] m s1350 - e - 01 28 20 13 / 03 no. n ame i/o r0 ( ? ) cur( a) function 23 swin i analog input pin 21 cp o analog output pin 16 rfinn i 12k 20 a analog input pin ( rf signal input ) 17 rfinp i 12k 20 a r0 [ak154 4 ] m s1350 - e - 01 29 20 13 / 03 12. recommended schematic for off - chip component 1. power supply pin 2. vref 3. test [1,2,3] 10 ? f pvdd cpvdd 100pf 100pf 0.01 ? f 10 ? f lsi 0.01 ? f c vref vref2 lsi c1 : 220nf 10% test [ 1,2,3 ] lsi [ak154 4 ] m s1350 - e - 01 30 20 13 / 03 4. refin 5. rfinp, rfinn 6. bias ref in c lsi c : 100pf 10 % lsi rfinp vco output rfinn see the typical evaluation board schematic for element values. lsi bias r : 22 to 33k ? r [ak154 4 ] m s1350 - e - 01 31 20 13 / 03 13. power - up sequence 1. pow er - up sequence (recommended ) fig. 12 recommended power sequence note 1) the initial register values are not defined. therefo re, even after [pdn1] is set to high , each bit value remains undefined. in order to set all register values, it is required to write the data in all addresses of the register. pvdd,cpvdd write to the register on - chip ldo (1.8v) pdn2(pll) internal resiter values are set cp output 0v 1.8v 50 ? [ak154 4 ] m s1350 - e - 01 32 20 13 / 03 2. power - up sequence fig. 13 power sequence pvdd,cpvdd write to register on - chip ldo (1.8v) pdn2(pll) cp 0v 50 ? ? refin must be input before setting [pdn2] to high cp output is not defined before writing the data in all addresses of the register. after writing them, cp output can be controlled by register. h or l [ak154 4 ] m s1350 - e - 01 33 20 13 / 03 14. typical evaluation board schematic fig. 14 typical evaluation board schematic the input voltage from the [ cpz ] pin is used in the internal circuit. the [ cpz ] pin must not be open even when the fast lockup feature is unused. for the output destination from the [ cpz ] pin, see p.1 2 fig.5 loop filt er schematic. the [ swin ] pin c ould be open even when the f ast lockup feature is not used. c2 ak154 4 2 loop filter c1 c3 r2 r2' r3 cp cpz swin rfout 51 ? 100pf rfinn vco bias rfinp 100pf 27k ? refin vref 220nf 100pf 100pf 18 ? 18 ? 18 ? [ak154 4 ] m s1350 - e - 01 34 20 13 / 03 15. block diagram by power supply fig. 15 power supply block diagram pvdd cpvdd cp cpz phase freqency detector refin + - prescaler 16/17, 32/33, 64/65 programable counter 13 bit lock detect rfinp rfinn swin cpvdd cpvss pvdd vref dvss pvss ld clk data le register 24 bit n divider fast counter pdn1 test2 test1 ldo test3 pdn2 r counter 14 bit bias charge pump swallow counter 6 bit gpo1 gpo2 [ak154 4 ] m s1350 - e - 01 35 20 13 / 03 16. outer dimensions fig. 16 package outer dimensions note) it is recommended to connect the exposed pad on the center (at the back of the package ) to the ground, although it will not make any impact on the electrical characteristics if the pad is open. 0.05 s 2.40 2.40 0.400.10 c0.30 1 13 18 19 24 12 7 4.000.10 4.000.10 0.220.05 a 2.00 b 2.00 s part a 0.5 0.75max 0.70 0.05max 6 0.05 m s a b 0.00 ~ 0.05 0.12 ~ 0.18 0.17 ~ 0.27 detailed chart in part a [ak154 4 ] m s1350 - e - 01 36 20 13 / 03 17. marking (a) style : qfn ( b) number of pins : 24 (c) 1 pin marking: : (d) product number : 154 4 (e) date code : ywwl (4 digits) y : lower 1 digit of calendar year (year 20 11 1 , 20 12 2 ...) ww : week l : lot identification, given to each product lot which is made in a week ? lot id is given in alphabetical order (a, b, c). fig. 17 marking ywwl (e) (c) 154 4 (d) [ak154 4 ] ms1350 - e - 00 37 20 11 / 11 important notice ? these products and their specifications are subject to change without notice. when you consider any use or application of these products , please make inquiries the sales office of asahi kasei microdevices corporation (akm) or authorized distributor s as to current status of the products. ? descriptions of external ci r cuits, application circuits, softwar e and other related info r mation contained in this document are provided only to illustrate the operation and application examples of the semiconductor products . you are fully responsible for the incorporation of these external circuits, application circuit s, software and other related information in the design of your equipment s . akm assumes no responsibility for any loss e s incurr e d by you or third parties arising from the use of these information herein . akm assumes no liability for infringement of any pat ent, intellectual property, or other rights in the application or use of such information contained herein. ? any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regu lations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials. ? akm products are neither intended nor authorized for use as critical components note1) in any safety, life support, or other hazard related device or system note2) , and akm assumes no responsibility for such use, except for the use approved with the express written consent by representative director of akm. as used here: note1) a critical component is one whose failure to function or perform may reas onably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability. note2) a hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life o r in significant injury or damage to person or property. ? it is the responsibility of the buyer or distributor of akm product s, who distributes, disposes of, or otherwise places the product with a third party , to notify such third party in advance of the a bove content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold akm harmless from any and all claims arising from the use of said product in the absence of such notification. |
Price & Availability of AK1544 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |