![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
? no products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. ? anyone purchasing any products described or contained herein for an above-mentioned use shall : 1) accept full responsibility and indemnify and defend sanyo electric co., ltd., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use : 2) not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on sanyo electric co., ltd., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. ? information (including circuit diagrams and circuit parameters) herein is for example only ; it is not guaranteed for volume production. sanyo believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. note : this product includes the iic bus interface circuit. if you intend to use the iic bus interface, please notify us of this in advance of our receiving your program rom code order. purchase of sanyo iic components conveys a license under the philips iic patents rights to use these components in an iic system, provided that the system conforms to the iic standard specification as defined by philips. trademarks iic is a trademark of philips corporation. this catalog provides information as of april 2001. specifications and information herein are subject to change without notice. sanyo electric co., ltd. semiconductor company system businessi div. microcomputer development dep. 1-1-1, sakata oizumi-machi, gunma, japan ver. 0.90 2001- 4- 6 system-bz h.shindo 1/20 8-bit single chip microcontroller preliminary LC863448A/40a overview the lc863448/40a are 8-bit single chip microcontrollers with the following on-chip functional blocks: - cpu : operable at a minimum bus cycle time of 0.424s - on-chip rom capacity program rom : 48k/40k bytes cgrom : 16k bytes - on-chip ram capacity : 640 bytes - osd ram : 352 9 bits - closed-caption tv controller and the on-screen display controller - closed-caption data slicer - four channels 6-bit ad converter - three channels 7-bit pwm - 16-bit timer/counter, 14-bit base timer - iic-bus compliant serial interface circuit (multi-master type) - rom correction function - 11-source 8-vectored interrupt system - integrated system clock generator and display clock generator only one x'tal oscillator (32.768khz) for pll reference is used for both generators tv control and the closed caption function all of the above functions are fabricated on a single chip.
LC863448A/40a 2/20 ver. 0.90 features (1) read-only memory (rom) : 49152 8 bits (LC863448A) / 40960 8 bits (lc863440a) for program 16128 8 bits for cgrom (2) random access memory (ram) : 512 8 bits (working area) 128 8 bits (working or rom correction function) 352 9 bits (for crt display) (3) osd functions - screen display : 36 characters 16 lines (by software) - ram : 352 words (9 bits per word) display area : 36 words 8 lines control area : 8 words 8 lines - characters up to 252 kinds of 16 32 dot character fonts (4 characters including 1 test character are not programmable) each font can be divided into two parts and used as two fonts (ex. 16 16 dot character font 2) at least 111 characters need to be divide between a 1618 dot and 8 9 dot character font to display the caption fonts. - various character attributes character colors : 16 colors (analog mode: lv p-p output) / 8 colors (digital/mode) character background colors : 16 colors (analog mode: lv p-p output) / 8 colors (digital/mode) fringe / shadow colors : 16 colors (analog mode: lv p-p output) / 8 colors (digital/mode) full screen colors : 16 colors (analog mode: lv p-p output) / 8 colors (digital/mode) rounding underline italic character (slanting) - attribute can be changed without spacing - vertical display start line number can be set for each row independently (rows can be overlapped) - horizontal display start position can be set for each row independently - horizontal pitch (bit 9 - 16) *1 and vertical pitch (bit-32) can be set for each row independently - different display modes can be set for each row independently caption ? text mode / osd mode 1 / osd mode 2 (quarter size) / simplifed graphic mode - ten character sizes *1 horez. vert. = (1 1), (1 2), (2 2), (2 4), (0.5 0.5) (1.5 1), (1.5 2), (3 2), (3 4), (0.75 0.5) - shuttering and scrolling on each row - simplified graphic display *1 note : range depends on display mode : refer to the manual for details. (4) data slicer (closed caption format) - closed caption data and xds data extraction - ntsc/pal, and extracted line can be specified (5) bus cycle time / instruction-cycle time bus cycle time instruction cycle time clock divider system clock oscillation oscillation frequency voltage 0.424s 0.848s 1/2 internal vco (ref : x'tal 32.768khz) 14.156mhz 4.5v to 5.5v 7.5s 15.0s 1/2 internal rc 800khz 4.5v to 5.5v 91.55s 183.1s 1/1 crystal 32.768khz 4.5v to 5.5v 183.1s 366.2s 1/2 crystal 32.768khz 4.5v to 5.5v LC863448A/40a 3/20 ver. 0.90 (6) ports - input / output ports : 4 ports (23 terminals) data direction programmable in nibble units : 1 port (8 terminals) (if the n-ch open drain output is selected by option, the corresponding port data can be read in output mode.) data direction programmable for each bit individually : 3 ports (15 terminals) (7) ad converter - 4 channels 6-bit ad converters (8) serial interfaces - iic-bus compliant serial interface (multi-master type) consists of a single built-in circuit with two i/o channels. the two data lines and two clock lines can be connected internally. (9) pwm output - 3 channels 7-bit pwm (10) timer - timer 0 : 16-bit timer/counter with 2-bit prescaler + 8-bit programmable prescaler mode 0 : two 8-bit timers with a programmable prescaler mode 1 : 8-bit timer with a programmable prescaler + 8-bit counter mode 2 : 16-bit timer with a programmable prescaler mode 3 : 16-bit counter the resolution of timer is 1 tcyc. - base timer generate every 500ms overflow for a clock application (using 32.768khz crystal oscillation for the base timer clock) generate every 976s, 3.9ms, 15.6ms, 62.5ms overflow (using 32.768khz crystal oscillation for the base timer clock) clock for the base timer is selectable from 32.768khz crystal oscillation, system clock or programmable prescaler output of timer 0 (11) remote control receiver circuit (connected to the p73/int3/t0in terminal) - noise rejection function - polarity switching (12) watchdog timer external rc circuit is required interrupt or system reset is activated when the timer overflows (13) rom correction function max 128 bytes / 2 addresses (14) interrupts - 11 sources 8 vectored interrupts 1. external interrupt int0 2. external interrupt int1 3. external interrupt int2, timer/counter t0l (lower 8 bits) 4. external interrupt int3, base timer 5. timer/counter t0h (upper 8 bits) 6. data slicer 7. vertical synchronous signal interrupt ( vs ), horizontal line ( hs ) 8. iic LC863448A/40a 4/20 ver. 0.90 - interrupt priority control three interrupt priorities are supported (low, high and highest) and multi-level nesting is possible. low or high priority can be assigned to the interrupts from 3 to 8 listed above. for the external interrupt int0 and int1, low or highest priority can be set. (15) sub-routine stack level - a maximum of 128 levels (stack is built in the internal ram) (16) multiplication/division instruction - 16 bits 8 bits (7 instruction cycle times) - 16 bits / 8 bits (7 instruction cycle times) (17) 3 oscillation circuits - built-in rc oscillation circuit used for the system clock - built-in vco circuit used for the system clock and osd - x'tal oscillation circuit used for base timer, system clock and pll reference (18) standby function - halt mode the halt mode is used to reduce the power dissipation. in this operation mode, the program execution is stopped. this mode can be released by the interrupt request or the system reset. - hold mode the hold mode is used to stop the oscillations; rc (internal), vco, and x ? tal oscillations. this mode can be released by the following conditions. ? pull the reset terminal ( res ) to low level. ? feed the selected level to either p70/int0 or p71/int1. (19) package - mfp36s - dip36s (20) development tools - flash eeprom: lc86f3448a - evaluation chip: lc863096 - emulator: eva86000 (main) + ecb863400 (evaluation chip board) + pod36-cable (cable) + pod36-dip (for dip36s) or pod36-mfp (for mfp36s) LC863448A/40a 5/20 ver. 0.90 system block diagram interrupt control standby control clock generator x?tal vco rc pll ir pla rom pc acc b register c register alu psw rar ram stack pointer port 0 watch dog timer rom correct control xram bus interface port 1 port 3 port 7 osd control circuit vram cgrom iic timer 0 base timer adc int0-3 noise rejection filter pwm data slicer LC863448A/40a 6/20 ver. 0.90 pin assignment p03 p02 p01 p00 p17 p16/pwm3 p15/pwm2 p14/pwm1 p73/int3/t0in p72/int2/t0in p71/int1 p70/int0 p32 p31 bl b g r p10/sda0 p11/sclk0 p12/sda1 p13/sclk1 vss xt1 xt2 vdd p04/an4 p05/an5 p06/an6 p07/an7 res filt cvin p30 vs hs 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 LC863448A/40a 7/20 ver. 0.90 pin description pin description table terminal i/o function description option vss - negative power supply xt1 i input terminal for crystal oscillator xt2 o output terminal for crystal oscillator vdd - positive power supply res i reset terminal filt o filter terminal for pll cvin i video signal input terminal vs i vertical synchronization signal input terminal hs i horizontal synchronization signal input terminal r o red (r) output terminal of rgb image output g o green (g) output terminal of rgb image output b o blue (b) output terminal of rgb image output bl o fast blanking control signal switch tv image signal and caption/osd image signal port 0 p00 - p07 i/o ?8-bit input/output port, input/output can be specified in nibble unit (if the n-ch open drain output is selected by option, the corresponding port data can be read in output mode.) ?other functions ad converter input port (p04 to p07: 4 channels) pull-up resistor provided/not provided output format cmos/nch-od port 1 ?8-bit input/output port input/output can be specified for each bit (programmable pull-up resister provided) ?other functions p10 p11 p12 p13 p14 p15 p16 iic0 data i/o iic0 clock output iic1 data i/o iic1 clock output pwm1 output pwm2 output pwm3 output p10 - p17 i/o output format cmos/nch-od port 3 p30 ? p32 i/o ?3-bit input/output port input/output can be specified for each bit (cmos output/input with programmable pull-up resister) LC863448A/40a 8/20 ver. 0.90 terminal i/o function description option port 7 ?4-bit input/output port input or output can be specified for each bit p70: i/o with programmable pull-up resister p71 to p73: cmos output/input with programmable pull-up resister ?other function p70 p71 p72 p73 int0 input/hold release input/ nch-tr. output for wachdog timer int1 input/hold release input int2 input/timer 0 event input int3 input (noise rejection filter connected) / timer 0 event input interrupt receiver format, vector addresses rising falling rising/ falling h level l level vector int0 enable enable disable enable enable 03h int1 enable enable disable enable enable 0bh int2 enable enable enable disable disable 13h p70 p71 - p73 i/o int3 enable enable enable disable disable 1bh note: a capacitor of at least 10 f must be inserted between vdd and vss when using this ic. ? output form and existance of pull-up resistor for all ports can be specified for each bit. ? programmable pull-up resistor is always connected regardless of port option, cmos or n-ch open drain output in port 1. ? port status in reset terminal i/o pull-up resistor status at selecting cmos output option port 0 i pull-up resistor off, on after reset release port 1 i programmable pull-up resistor off LC863448A/40a 9/20 ver. 0.90 1. absolute maximum ratings / vss=0v and ta=25c limits parameter symbol pins conditions vdd[v] min. typ. max. unit supply voltage vddmax vdd -0.3 +7.0 input voltage vi(1) ? res , hs , vs , cvin -0.3 vdd+0.3 output voltage vo(1) r, g, b, bl, filt -0.3 vdd+0.3 input/output voltage vio ?ports 0, 1, 3, 7 -0.3 vdd+0.3 v ioph(1) ?ports 0, 1, 3, 7 ?cmos output ?for each pin. -4 peak output current ioph(2) r, g, b, bl ?cmos output ?for each pin. -5 ioah(1) ports 0, 1 the total of all pins. -20 ioah(2) ports 3, 7 the total of all pins. -10 high level output current total output current ioah(3) r, g, b, bl the total of all pins. -12 iopl(1) ports 0, 1, 3 for each pin. 20 iopl(2) port 7 for each pin. 15 peak output current iopl(3) r, g, b, bl for each pin. 5 ioal(1) ports 0, 1 the total of all pins. 40 ioal(2) ports 3, 7 the total of all pins. 20 low level output current total output current ioal(3) r, g, b, bl the total of all pins. 12 ma mfp36s 340 maximum power dissipation pdmax dip36s ta=-10 to +70c 550 mw operating temperature range topg -10 +70 storage temperature range tstg -55 +125 c LC863448A/40a 10/20 ver. 0.90 2. recommended operating range / ta=-10c to +70c, vss=0v limits parameter symbol pins conditions vdd[v] min. typ. max. unit vdd(1) 0.844s t cyc 0.852s 4.5 5.5 operating supply voltage range vdd(2) vdd 4s t cyc 400s 4.5 5.5 hold voltage vhd vdd rams and the registers data are kept in hold mode. 2.0 5.5 vih(1) port 0 output disable 4.5 - 5.5 0.6vdd vdd vih(2) ?ports 1,3 (schumitt) ?port 7 (schumitt) port input/interrupt ? hs , vs , res (schumitt) output disable 4.5 - 5.5 0.75vdd vdd high level input voltage vih(3) port 70 watchdog timer input output disable 4.5 - 5.5 vdd-0.5 vdd vil(1) port 0 output disable 4.5 - 5.5 vss 0.2vdd vil(2) ?ports 1,3 (schumitt) ?port 7 (schumitt) port input/interrupt ? hs , vs , res (schumitt) output disable 4.5 - 5.5 vss 0.25vdd low level input voltage vil(3) port 70 watchdog timer input output disable 4.5 - 5.5 vss 0.6vdd v cvin vcvin cvin 5.0 0.7vp-p 1vp-p 1.4vp-p vp-p * t cyc (1) ?all functions operating 4.5 - 5.5 0.844 0.848 0.852 t cyc (2) ?ad converter operating ?osd and data slicer are not operating 4.5 - 5.5 0.844 30 operation cycle time t cyc (3) ?osd, ad converter and data slicer are not operating 4.5 - 5.5 0.844 400 s oscillation frequency range fmrc internal rc oscillation 4.5 - 5.5 0.4 0.8 3.0 mhz * vp-p : peak-to-peak voltage LC863448A/40a 11/20 ver. 0.90 3. electrical characteristics / ta=-10c to +70c, vss=0v limits parameter symbol pins conditions vdd[v] min. typ. max. unit iih(1) ports 0, 1, 3, 7 ?output disable ?pull-up mos tr. off ?vin=vdd (including the off- leak current of the output tr.) 4.5 - 5.5 1 high level input current iih(2) ? res ? hs , vs ?vin=vdd 4.5 - 5.5 1 iil(1) ports 0, 1, 3, 7 ?output disable ?pull-up mos tr. off ?vin=vss (including the off- leak current of the output tr.) 4.5 - 5.5 -1 low level input current iil(2) ? res ? hs , vs vin=vss 4.5 - 5.5 -1 a voh(1) ?cmos output of ports 0,1,3,71-73 ioh=-1.0ma 4.5 - 5.5 vdd-1 high level output voltage voh(2) r, g, b, bl ioh=-0.1ma r.g.b: digital mode 4.5 - 5.5 vdd-0.5 vol(1) ports 0,1,3,71-73 iol=10ma 4.5 - 5.5 1.5 vol(2) ports 0,3,71-73 iol=1.6ma 4.5 - 5.5 0.4 vol(3) ?r, g, b, bl ?port 1 iol=3.0ma r.g.b: digital mode 4.5 - 5.5 0.4 low level output voltage vol(4) port 70 iol=1ma 4.5 - 5.5 0.4 v pull-up mos tr. resistance rpu ?ports 0, 1, 3, 7 voh=0.9vdd 4.5 - 5.5 13 38 80 k ? bus terminal short circuit resistance (scl0-scl1, sda0-sda1) rbs ?p10-p12 ?p11-p13 4.5 - 5.5 130 ? hysteresis voltage vhis ?ports 1, 3, 7 ? res ? hs , vs output disable 4.5 - 5.5 0.1vdd input clump votage vclmp cvin 5.0 2.3 2.5 2.7 v pin capacitance cp all pins ?f=1mhz ?every other terminals are connected to vss. ?ta=25c 4.5 - 5.5 10 pf LC863448A/40a 12/20 ver. 0.90 4. iic input/output conditions / ta=-10c to +70c, vss=0v standard high speed parameter symbol min. max. min. max. unit scl frequency f scl 0 100 0 400 khz bus free time between stop - start t buf 4.7 - 1.3 - s hold time of start, restart condition t hd;sta 4.0 - 0.6 - s l time of scl t low 4.7 - 1.3 - s h time of scl t high 4.0 - 0.6 - s set-up time of restart condition t su;sta 4.7 - 0.6 - s hold time of sda t hd;dat 0 - 0 0.9 s set-up time of sda t su;dat 250 - 100 - ns rising time of sda, scl t r - 1000 20+0.1cb 300 ns falling time of sda, scl t f - 300 20+0.1cb 300 ns set-up time of stop condition t su;sto 4.0 - 0.6 - s refer to figure 8 (note) cb : total capacitance of all bus (unit : pf) 5. pulse input conditions / ta=-10c to +70c, vss=0v limits parameter symbol pins conditions vdd[v] min. typ. max. unit tpih(1) tpil(1) ?int0, int1 ?int2/t0in ?interrupt acceptable ?timer0-countable 4.5 - 5.5 1 tpih(2) tpil(2) int3/t0in (1 tcyc is selected for noise rejection clock.) ?interrupt acceptable ?timer0-countable 4.5 - 5.5 2 tpih(3) tpil(3) int3/t0in (16 tcyc is selected for noise rejection clock.) ?interrupt acceptable ?timer0-countable 4.5 - 5.5 32 tpih(4) tpil(4) int3/t0in (64 tcyc is selected for noise rejection clock.) ?interrupt acceptable ?timer0-countable 4.5 - 5.5 128 t cyc tpil(5) res reset acceptable 4.5 - 5.5 200 high/low level pulse width tpih(6) tpil(6) hs , vs ?display position controllable (note) ?the active edge of hs and vs must be apart at least 1 t cyc . ?refer to figure 6. 4.5 - 5.5 8 s rising/falling time tthl ttlh hs refer to figure 6. 4.5 - 5.5 500 ns LC863448A/40a 13/20 ver. 0.90 6. ad converter characteristics / ta=-10c to + 70c, vss=0v limits parameter symbol pins conditions vdd[v] min. typ. max. unit resolution n 6 bit absolute precision et (note) 1 lsb conversion time tcad vref selection to conversion finish 1 bit conversion time = 2 tcyc 1.69 s analog input voltage range vain vss vdd v iainh vain=vdd 1 analog port input current iainl an4 - an7 vain=vss 4.5 ? 5.5 -1 a (note) absolute precision does not include quantizing error (1/2lsb). 7. analog mode rgb characteristics / ta=-10c to +70c, vss=0v limits parameter symbol pins conditions vdd[v] min. typ. max. unit low level output 0.45 0.5 0.55 intensity output 0.90 1.0 1.10 analog output voltage r.g.b analog output mode hi lebel output 1.35 1.5 1.65 v time setting r.g.b 70% 10pf load 5.0 50 ns LC863448A/40a 14/20 ver. 0.90 8. sample current dissipation characteristics / ta=-10c to +70c, vss=0v the sample current dissipation characteristics is the measurement result of sanyo provided evaluation board when the recommended circuit parameters shown in the sample oscillation circuit characteristics are used externally. the currents through the output transistors and the pull-up mos transistors are ignored. limits parameter symbol pins conditions vdd[v] min. typ. max. unit iddop(1) vdd ?fmx?tal=32.768khz x?tal oscillation ?system clock : vco ?vco for osd operating ?osd is digital mode ?internal rc oscillation stops 4.5 - 5.5 17 28 iddop(2) vdd ?fmx?tal=32.768khz x?tal oscillation ?system clock : vco ?vco for osd operating ?osd is analog mode ?internal rc oscillation stops 4.5 - 5.5 26 40 ma current dissipation during basic operation (note 3) iddop(3) vdd ?fmx?tal=32.768khz x?tal oscillation ?system clock : x?tal ?vco for system vco for osd, internal rc oscillation stop ?data slicer, ad converters stop 4.5 - 5.5 120 300 a iddhalt(1) vdd ?halt mode ?fmx?tal=32.768khz x?tal oscillation ?system clock : vco ?vco for osd stops ?internal rc oscillation stops 4.5 - 5.5 5 10 ma iddhalt(2) vdd ?halt mode ?fmx?tal=32.768khz x?tal oscillation ?vco for system stops ?vco for osd stops ?system clock : internal rc 4.5 - 5.5 350 1000 current dissipation in halt mode (note 3) iddhalt(3) vdd ?halt mode ?fmx?tal=32.768khz x?tal oscillation ?vco for system stops ?vco for osd stops ?system clock : x?tal 4.5 - 5.5 40 200 a current dissipation in hold mode (note 3) iddhold vdd ?hold mode ?all oscillation stops. 4.5 - 5.5 0.05 20 a (note 3) the currents through the output transistors and the pull-up mos transistors are ignored. LC863448A/40a 15/20 ver. 0.90 recommended oscillation circuit and sample characteristics the sample oscillation circuit characteristics in the table below is based on the following conditions: ? recommended circuit parameters are verified by an oscillator manufacturer using a sanyo provided oscillation evaluation board. ? sample characteristics are the result of the evaluation with the recommended circuit parameters connected externally. recommended oscillation circuit and sample characteristics (ta = -10 to +70c) recommended circuit parameters oscillation stabilizing time notes frequency manufacturer oscillator c1 c2 rf rd operating supply voltage range typ. max 32.768khz seiko epson c-002rx t.b.d t.b.d t.b.d t.b.d 4.5 ? 5.5v t.b.d t.b.d notes the oscillation stabilizing time period is the time until the vco oscillation for the internal system becomes stable after the following conditions . (refer to figure 2.) 1. the vdd becomes higher than the minimum operating voltage after the power is supplied. 2. the hold mode is released. the sample oscillation circuit characteristics may differ applications. for further assistance, please contact with oscillator manufacturer with the following notes in your mind. ? since the oscillation frequency precision is affected by wiring capacity of the application board, etc., adjust the oscillation frequency on the production board. ? the above oscillation frequency and the operating supply voltage range are based on the operating temperature of -10c to +70c. for the use with the temperature outside of the range herein, or in the applications requiring high reliability such as car products, please consult with oscillator manufacturer. ? when using the oscillator which is not shown in the sample oscillation circuit characteristics, please consult with sanyo sales personnel. since the oscillation circuit characteristics are affected by the noise or wiring capacity because the circuit is designed with low gain in order to reduce the power dissipation, refer to the following notices. ? the distance between the clock i/o terminal (xt1 terminal xt2 terminal) and external parts should be as short as possible. ? the capacitors? vss should be allocated close to the microcontroller?s gnd terminal and be away from other gnd. ? the signal lines with rapid state changes or with large current should be allocated away from the oscillation circuit. figure 1 recommended oscillation circuit. c1 rd c2 x?tal xt2 xt1 rf LC863448A/40a 16/20 ver. 0.90 LC863448A/40a 17/20 ver. 0.90 figure 3 pulse input timing condition ? 1 figure 4 pulse input timing condition - 2 figure 5 recommended interface circuit tpih (1)-(4) tpil (1)-(5) tpil(6) tpil(6) ttlh 0.75vdd 0.25vdd more than 1tcyc hs vs lc863432a hs 10k ? c536 hs LC863448A/40a 18/20 ver. 0.90 output impedance of c-video before noise filter should be less then 100 ? . figure 6 cvin recommended circuit figure 7 filt recommended circuit (note) place filt parts on board as close to the microcontroller as possible. s : start condition tsp : spike suppression standard mode : not exist p : stop condition high speed mode : less than 50ns sr : restart condition figure 8 iic timing 200 ? c-video 1000pf 1f cvin noise filter coupling capacitor filt 100 ? 1m ? 2.2f 33000pf + - sda scl p s sr p tbuf thd;sta tr tlow thd;dat thigh tf tsu;dat tsu;sta thd;sta tsp tsu;sto LC863448A/40a 19/20 ver. 0.90 figure 9 r.g.b. analog output equivalent circuit pad i 1ma r 500 ? i i LC863448A/40a 20/20 ver. 0.90 memo: ?2001 sanyo |
Price & Availability of LC863448A
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |