Part Number Hot Search : 
F1215 2602C AC124 2N605 F1215 JTB455C9 NTE7099 F1215
Product Description
Full Text Search
 

To Download STLVD210 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1/9 december 2002 n 100ps part-to-part skew n 50ps bank skew n differential design n meets lvds spec. for driver outputs and receiver inputs n reference voltage available output v bb n low voltage v cc range of 2.375v to 2.625v n high signalling rate capability (exceeds 700mhz) n support open, short, and terminated input fail-safe (low output state) n programmable drivers power off control description the STLVD210 is a low skew programmable 1-to-5 dual differential lvds driver, designed with clock distribution in mind. the lvds input signals can be either differential or single-ended if the vbb output is used. the STLVD210 is provided with a 11 bit shift register with a serial in and a control register. the purpose is to enable or power off each output clock channel and to select the clock input. the STLVD210 is specifically designed, modelled and produced with low skew as the key goal. optimal design and layout serve to minimize gate to gate skew within a device. the net result is a dependable guaranteed low skew device. the STLVD210 can be used for high performance clock distribution in 2.5v systems with lvds levels. designers can be take advantage of the devices performance to distribute low skew clocks across the backplane or the board. ordering codes ty pe temperature range package comments STLVD210bf -40 to 85 c tqfp32 (tray) 250 parts per tray STLVD210bfr -40 to 85 c tqfp32 (tape & reel) 2400 parts per reel STLVD210 differential lvds clock driver tqfp32
STLVD210 2/9 pin configuration pin description pln n symbol name and function 1 ck control register clock 2 si control register serial in/clk_sel 3, 4, 6, 7 clkn/clkn lvds clk inputs 5 v bb reference voltage output 8 en device enable/program 9, 25 gnd ground 10, 11, 12, 13, 14, 15, 17, 18, 19, 20, 21, 22, 23, 24, 26, 27, 28, 29, 30, 31 qn0:4/qn0:4 lv ds 16, 32 v cc supply voltage
STLVD210 3/9 logic diagram absolute maximum ratings absolute maximum ratings are those values beyond which damage to the device may occur. functional operation under these condition is not implied. thermal data recommended operating conditions symbol parameter value unit v cc supply voltage -0.3 to 2.8 v v i input voltage -0.2 to (v cc +0.2) v v o output voltage -0.2 to (v cc +0.2) v i osd driver short circuit current continuous esd electrostatic discharge (hbm 1.5k w, 100pf) >2 kv symbol parameter value unit r tj-c thermal resistance junction-case 13 c/w symbol parameter min typ max unit v cc supply voltage 2.375 2.625 v v ic receiver common mode input voltage 0.5(v id ) 2-0.5(v id ) v t opr operating free-air temperature range -40 85 c t j operating junction temperature -40 105 c
STLVD210 4/9 driver electrical characteristics (t a = -40 to 85 c, v cc = 2.5v 5%, unless otherwise noted. typical values are at t a = 25c) (note 1) note 1: all currents into device pins are positive; all currents out of device pins are negative. all voltages are referenced to device ground unless otherwise specified. receiver electrical characteristics (t a =-40to85c,v cc = 2.5v 5%, unless otherwise noted. typical values are at t a = 25c) (note 1) note 1: all currents into device pins are positive; all currents out of device pins are negative. all voltages are referenced to device ground unless otherwise specified. driver electrical characteristics (t a = -40 to 85 c, v cc = 2.5v 5%, unless otherwise noted. typical values are at t a = 25c) (note 1) note 1: all currents into device pins are positive; all currents out of device pins are negative. all voltages are referenced to device ground unless otherwise specified. symbol parameter test conditions value unit min. typ. max. v od output differential voltage r l =100 w 400 500 600 mv d v od v od magnitude change 30 mv v os offset voltage 1.05 1.15 1.25 v d v os v os magnitude change 30 mv i os output short circuit current v o =0v 15 30 ma v od =0v 7 15 symbol parameter test conditions value unit min. typ. max. v idh input threshold high 100 mv v idl input threshold low -100 mv i in input current v i = 0v 42 100 m a v i =v cc 210 symbol parameter test conditions value unit min. typ. max. v bb output reference voltage v cc =2.5v i bb = 0.5 ma 1.15 1.25 1.35 v i ccd power supply current all driver enabled and loaded 125 180 ma all driver disabled 18 25 c in input capacitance v i =0vtov cc 5pf c out output capacitance 5 pf v ih logic input high threshold v cc = 2.5 v 2 v v il logic input low threshold v cc = 2.5 v 0.8 v i i logic input current v cc = 2.5 v, v in =v cc or gnd 10 a
STLVD210 5/9 lvds timing characteristics (t a = -40 to 85 c, v cc = 2.5v 5%, unless otherwise noted. typical values are at t a = 25c) (note 1) note 1: all currents into device pins are positive; all currents out of device pins are negative. all voltages are referenced to device ground unless otherwise specified. specification of control register the STLVD210 is provided with a 11 bit shift register with a serial in and a control register. the purpose is to enable or power of each output clock channel. the STLVD210 provides two working modality: programmed mode (en=1) the shift register have a serial input to load the working configuration. once the configuration is loaded with 11-clock pulse, another clock pulse loads the configuration into the control register. the first bit on the serial input line enables the outputs qb4 and qb4 , the second bit enables the outputs qb3 and qb3 and so on. the last bit is the fewer significations. to restart the configuration of the shift register a reset of the state machine must be done with a clock pulse on ck and the en set to low. the control register can be configured on time after each reset. standard mode (en=0) in standard mode the STLVD210 isnt programmable, all the clock outputs are enabled. truth table of state machine inputs serial input sequence symbol parameter test conditions value unit min. typ. max. t tlh transition time low to high r l = 100 w ,c l = 5 pf 220 300 ps t thl transition time high to low 220 300 ps t phl, t plh propagation delay to output 2 2.5 ns f max maximum input frequency 700 900 mhz t skew bank skew 50 ps part-to-part skew 100 pulse skew 60 en si ck output l x x all outputs enable hl first stage stores "l", other stages store the data of previous stage hh first stage stores "h", other stages store the data of previous stage lx reset of the state machine, shift register and control register bit#10 bit#9 bit#8 bit#7 bit#6 bit#5 bit#4 bit#3 bit#2 bit#1 bit#0 n.a. qa0 qa1 qa2 qa3 qa4 qb0 qb1 qb2 qb3 qb4
STLVD210 6/9 truth table of sequence truth table bit#10 bit#(0-4) qb(0-4) x l off xhon bit#10 bit#(5-9) qa(0-4) x l off xhon clka clka qa (0-4) qa (0-4) hlhl lhlh clkb clkb qb (0-4) qb (0-4) hlhl lhlh
STLVD210 7/9 dim. mm. inch min. typ max. min. typ. max. a 1.6 0.063 a1 0.05 0.15 0.002 0.006 a2 1.35 1.40 1.45 0.053 0.055 0.057 b 0.30 0.37 0.45 0.012 0.015 0.018 c 0.09 0.20 0.0035 0.0079 d 9.00 0.354 d1 7.00 0.276 d3 5.60 0.220 e 0.80 0.031 e 9.00 0.354 e1 7.00 0.276 e3 5.60 0.220 l 0.45 0.60 0.75 0.018 0.024 0.030 l1 1.00 0.039 k 0?3.5?7? 0?3.5?7? tqfp32 mechanical data 0060661/c a a2 a1 b seating plane c 8 9 16 17 24 25 32 e3 d3 e1 e d1 d e 1 k b tqfp32 l l1 0.10mm .004
STLVD210 8/9 dim. mm. inch min. typ max. min. typ. max. a 330 12.992 c 12.8 13.2 0.504 0.519 d 20.2 0.795 n 60 2.362 t 22.4 0.882 ao 9.5 9.7 0.374 0.382 bo 9.5 9.7 0.374 0.382 ko 2.1 2.3 0.083 0.091 po 3.9 4.1 0.153 0.161 p 11.9 12.1 0.468 0.476 tape & reel tqfp32 mechanical data
STLVD210 9/9 information furnished is believed to be accurate and reliable. however, stmicroelectronics assumes no res ponsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result f rom its use. no license is granted by implication or otherwise under any patent or patent rights of stmicroelectronics. specificati ons mentioned in this publication are subject to change without notice. this publication supersedes and replaces all information previously supplied. stmicroelectronics products are not authorized for use as critical components in life support devi ces or systems without express written approval of stmicroelectronics. ? the st logo is a registered trademark of stmicroelectronics ? 2002 stmicroelectronics - printed in italy - all rights reserved stmicroelectronics group of companies australia - brazil - canada - china - finland - france - germany - hong kong - india - israel - italy - japan - malaysia - malt a - morocco singapore - spain - sweden - switzerland - united kingdom - united states. ? http://www.st.com


▲Up To Search▲   

 
Price & Availability of STLVD210

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X