![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
december 2011 doc id 15818 rev 8 1/170 1 STM32F205XX stm32f207xx arm-based 32-bit mcu, 150dmips, up to 1 mb flash/128+4kb ram, usb otg hs/fs, ethernet, 17 tims, 3 adcs, 15 comm. interfaces & camera features core: arm 32-bit co rtex?-m3 cpu with adaptive real-time accelerator (art accelerator?) allowing 0-wait state execution performance from flash memory, frequency up to 120 mhz, memory protection unit, 150 dmips/1.25 dmips/mhz (dhrystone 2.1) memories ? up to 1 mbyte of flash memory ? 512 bytes of otp memory ? up to 128 + 4 kbytes of sram ? flexible static memory controller that supports compact flash, sram, psram, nor and nand memories ? lcd parallel interface, 8080/6800 modes clock, reset and supply management ? from 1.65 to 3.6 v application supply and i/os ? por, pdr, pvd and bor ? 4 to 26 mhz crystal oscillator ? internal 16 mhz factory-trimmed rc (1% accuracy at 25 c) ? 32 khz oscillator for rtc with calibration ? internal 32 khz rc with calibration low power ? sleep, stop and standby modes ?v bat supply for rtc, 20 32 bit backup registers, and optional 4 kb backup sram 3 12-bit, 0.5 s a/d converters ? up to 24 channels ? up to 6 msps in triple interleaved mode 2 12-bit d/a converters general-purpose dma ? 16-stream dma controller with centralized fifos and burst support up to 17 timers ? up to twelve 16-bit and two 32-bit timers, up to 120 mhz, each with up to 4 ic/oc/pwm or pulse counter and quadrature (incremental) encoder input debug mode ? serial wire debug (swd) & jtag interfaces ? cortex-m3 embedded trace macrocell? up to 140 i/o ports with interrupt capability: ? up to 136 fast i/os up to 60 mhz ? up to 138 5 v-tolerant i/os up to 15 communication interfaces ? up to 3 i 2 c interfaces (smbus/pmbus) ? up to 4 usarts and 2 uarts (7.5 mbit/s, iso 7816 interface, lin, irda, modem control) ? up to 3 spis (30 mbit/s), 2 with muxed i 2 s to achieve audio class accuracy via audio pll or external pll ? 2 can interfaces (2.0b active) ? sdio interface advanced connectivity ? usb 2.0 full-speed device/host/otg controller with on-chip phy ? usb 2.0 high-speed/full-speed device/host/otg controller with dedicated dma, on-chip full-speed phy and ulpi ? 10/100 ethernet mac with dedicated dma: supports ieee 1588v2 hardware, mii/rmii 8- to 14-bit parallel ca mera interface: up to 48 mbyte/s crc calculation unit, 96-bit unique id analog true random number generator table 1. device summary reference part number STM32F205XX stm32f205rb, stm32f205rc, stm32f205re, stm32f205rf, stm32f205rg, stm32f205vb, stm32f205vc, stm32f205ve, stm32f205vf stm32f205vg, stm32f205zc, stm32f205ze, stm32f205zf, stm32f205zg stm32f207xx stm32f207ic, stm32f207ie, stm32f207if, stm32f207ig, stm32f 207zc, stm32f207ze, stm32f207zf, stm32f207zg, stm32f207vc, stm32f207ve, stm32f207vf, stm32f207vg lqfp64 (10 10 mm) lqfp100 (14 14 mm) lqfp144 (20 20 mm) lqfp176 (24 24 mm) fbga ufbga176 (10 10 mm) wlcsp64+2 (0.400 mm pitch) fbga www.st.com
contents STM32F205XX, stm32f207xx 2/170 doc id 15818 rev 8 contents 1 introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 2 description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 2.1 full compatibility throughout the family . . . . . . . . . . . . . . . . . . . . . . . . . . 14 2.2 device overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 2.2.1 arm ? cortex?-m3 core with embedded flash and sram . . . . . . . . . 18 2.2.2 adaptive real-time memory accelerator (art accelerator?) . . . . . . . . 18 2.2.3 memory protection unit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 2.2.4 embedded flash memory . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 2.2.5 crc (cyclic redundancy check) calculation unit . . . . . . . . . . . . . . . . . . 19 2.2.6 embedded sram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 2.2.7 multi-ahb bus matrix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 2.2.8 dma controller (dma) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 2.2.9 flexible static memory controller (fsmc) . . . . . . . . . . . . . . . . . . . . . . . 20 2.2.10 nested vectored interrupt controller (nvic) . . . . . . . . . . . . . . . . . . . . . . 21 2.2.11 external interrupt/event controller (exti) . . . . . . . . . . . . . . . . . . . . . . . 21 2.2.12 clocks and startup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 2.2.13 boot modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 2.2.14 power supply schemes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 2.2.15 power supply supervisor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 2.2.16 voltage regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 2.2.17 real-time clock (rtc), backup sram and backup registers . . . . . . . . 25 2.2.18 low-power modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 2.2.19 v bat operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 2.2.20 timers and watchdogs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 2.2.21 inter-integrated circuit interface (i2c) . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 2.2.22 universal synchronous/asynchronous receiver transmitters (uarts/usarts) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 2.2.23 serial peripheral interface (spi) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 2.2.24 inter-integrated sound (i 2 s) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 2.2.25 sdio . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 2.2.26 ethernet mac interface with dedicated dma and ieee 1588 support . 31 2.2.27 controller area network (can) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 2.2.28 universal serial bus on-the-go full-speed (otg_fs) . . . . . . . . . . . . . . . 32 STM32F205XX, stm32f207xx contents doc id 15818 rev 8 3/170 2.2.29 universal serial bus on-the-go high-speed (otg_hs) . . . . . . . . . . . . . 32 2.2.30 audio pll (plli2s) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 2.2.31 digital camera interface (dcmi) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 2.2.32 true random number generator (rng) . . . . . . . . . . . . . . . . . . . . . . . . . 33 2.2.33 gpios (general-purpose inputs/outputs) . . . . . . . . . . . . . . . . . . . . . . . . 34 2.2.34 adcs (analog-to-digital converters) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 2.2.35 dac (digital-to-analog converter) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 2.2.36 temperature sensor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 2.2.37 serial wire jtag debug port (swj-dp) . . . . . . . . . . . . . . . . . . . . . . . . . 35 2.2.38 embedded trace macrocell? . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 3 pinouts and pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 4 memory mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 5 electrical characteristi cs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 5.1 parameter conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 5.1.1 minimum and maximum values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 5.1.2 typical values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 5.1.3 typical curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 5.1.4 loading capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 5.1.5 pin input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 5.1.6 power supply scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 5.1.7 current consumption measurement . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 5.2 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 5.3 operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62 5.3.1 general operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62 5.3.2 vcap1/vcap2 external capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65 5.3.3 operating conditions at power-up / power-down (regulator on) . . . . . . 66 5.3.4 operating conditions at power-up / power-down (regulator off) . . . . . 66 5.3.5 embedded reset and power control block characteristics . . . . . . . . . . . 67 5.3.6 supply current characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 68 5.3.7 wakeup time from low-power mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79 5.3.8 external clock source characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 80 5.3.9 internal clock source characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 5.3.10 pll characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 5.3.11 pll spread spectrum clock generation (sscg) characteristics . . . . . . 88 contents STM32F205XX, stm32f207xx 4/170 doc id 15818 rev 8 5.3.12 memory characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 5.3.13 emc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 5.3.14 absolute maximum ratings (electrical sensitivity) . . . . . . . . . . . . . . . . . 93 5.3.15 i/o current injection characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . 94 5.3.16 i/o port characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 95 5.3.17 nrst pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 99 5.3.18 tim timer characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 5.3.19 communications interfaces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 101 5.3.20 12-bit adc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 114 5.3.21 dac electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 119 5.3.22 temperature sensor characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 121 5.3.23 v bat monitoring characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 121 5.3.24 embedded reference voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122 5.3.25 fsmc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122 5.3.26 camera interface (dcmi) timing specifications . . . . . . . . . . . . . . . . . . 140 5.3.27 sd/sdio mmc card host interface (sdio) characteristics . . . . . . . . . 140 5.3.28 rtc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 141 6 package characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 142 6.1 package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 142 6.2 thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 149 7 part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 150 appendix a application block diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151 a.1 main applications versus package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151 a.2 application example with regulator off . . . . . . . . . . . . . . . . . . . . . . . . . 152 a.3 usb otg full speed (fs) interface solutions . . . . . . . . . . . . . . . . . . . . . 153 a.4 usb otg high speed (hs) interface solutions . . . . . . . . . . . . . . . . . . . . 155 a.5 complete audio player solutions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 156 a.6 ethernet interface solutions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 159 8 revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 161 STM32F205XX, stm32f207xx list of tables doc id 15818 rev 8 5/170 list of tables table 1. device summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 table 2. STM32F205XX features and peripheral counts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 table 3. stm32f207xx features and peripheral counts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 table 4. timer feature comparison . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 table 5. usart feature comparison . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 table 6. stm32f20x pin and ball definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 table 7. alternate function mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 table 8. voltage characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 table 9. current characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62 table 10. thermal characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62 table 11. general operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62 table 12. limitations depending on the operating power supply range . . . . . . . . . . . . . . . . . . . . . . . 63 table 13. vcap1/vcap2 operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65 table 14. operating conditions at power-up / power-down (regulator on) . . . . . . . . . . . . . . . . . . . . 66 table 15. operating conditions at power-up / power-down (regulator off). . . . . . . . . . . . . . . . . . . . 66 table 16. embedded reset and power control block characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . 67 table 17. typical and maximum current consumption in run mode, code with data processing running from flash memory (art accelerator disabled) . . . . . . . . . . . . . . . . . . . . . . . . . . 69 table 18. typical and maximum current consumption in run mode, code with data processing running from flash memory (art accelerator enabled) or ram . . . . . . . . . . . . . . . . . . . 70 table 19. typical and maximum current consumption in sleep mode . . . . . . . . . . . . . . . . . . . . . . . . 73 table 20. typical and maximum current consumptions in stop mode . . . . . . . . . . . . . . . . . . . . . . . . 75 table 21. typical and maximum current consumptions in standby mode . . . . . . . . . . . . . . . . . . . . . 76 table 22. typical and maximum current consumptions in v bat mode. . . . . . . . . . . . . . . . . . . . . . . . 76 table 23. peripheral current consumption . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 77 table 24. low-power mode wakeup timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79 table 25. high-speed external user clock characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80 table 26. low-speed external user clock characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80 table 27. hse 4-26 mhz oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 2 table 28. lse oscillator characteristics (f lse = 32.768 khz) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 table 29. hsi oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 table 30. lsi oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 table 31. main pll characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 table 32. plli2s (audio pll) characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 table 33. sscg parameters constraint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88 table 34. flash memory characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 table 35. flash memory programming . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 90 table 36. flash memory programming with v pp . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 table 37. flash memory endurance and data retention . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 table 38. ems characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 92 table 39. emi characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93 table 40. esd absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93 table 41. electrical sensitivities . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 94 table 42. i/o current injection susceptibility . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 94 table 43. i/o static characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 95 table 44. output voltage characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 table 45. i/o ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 97 table 46. nrst pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 99 list of tables STM32F205XX, stm32f207xx 6/170 doc id 15818 rev 8 table 47. characteristics of timx connected to the apb1 domain . . . . . . . . . . . . . . . . . . . . . . . . . 100 table 48. characteristics of timx connected to the apb2 domain . . . . . . . . . . . . . . . . . . . . . . . . . 101 table 49. i 2 c characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 102 table 50. scl frequency (f pclk1 = 30 mhz.,v dd = 3.3 v) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 103 table 51. spi characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 104 table 52. i 2 s characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 107 table 53. usb otg fs startup time . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 109 table 54. usb otg fs dc electrical characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 109 table 55. usb otg fs electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 110 table 56. usb hs dc electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 0 table 57. clock timing parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 110 table 58. ulpi timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 111 table 59. ethernet dc electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 111 table 60. dynamics characteristics: ethernet mac signals for smi. . . . . . . . . . . . . . . . . . . . . . . . . 112 table 61. dynamics characteristics: ethernet mac signals for rmii . . . . . . . . . . . . . . . . . . . . . . . . 112 table 62. dynamics characteristics: ethernet mac signals for mii . . . . . . . . . . . . . . . . . . . . . . . . . 113 table 63. adc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 114 table 64. adc accuracy . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 116 table 65. dac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 119 table 66. ts characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 121 table 67. v bat monitoring characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 121 table 68. embedded internal reference voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122 table 69. asynchronous non-multiplexed sram/psram/nor read timings . . . . . . . . . . . . . . . . . 123 table 70. asynchronous non-multiplexed sram/psram/nor write timings . . . . . . . . . . . . . . . . . 124 table 71. asynchronous multiplexed psram/nor read timings. . . . . . . . . . . . . . . . . . . . . . . . . . . 125 table 72. asynchronous multiplexed psram/nor write timings . . . . . . . . . . . . . . . . . . . . . . . . . . 126 table 73. synchronous multiplexed nor/psram read timings . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 table 74. synchronous multiplexed psram write timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 129 table 75. synchronous non-multiplexed nor/psram read timings . . . . . . . . . . . . . . . . . . . . . . . . 130 table 76. synchronous non-multiplexed psram write timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . 131 table 77. switching characteristics for pc card/cf read and write cycles in attribute/common space . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 136 table 78. switching characteristics for pc card/cf read and write cycles in i/o space . . . . . . . . . 137 table 79. switching characteristics for nand flash read cycles . . . . . . . . . . . . . . . . . . . . . . . . . . . 139 table 80. switching characteristics for nand flash write cycles. . . . . . . . . . . . . . . . . . . . . . . . . . . 140 table 81. dcmi characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 140 table 82. sd / mmc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 141 table 83. rtc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 141 table 84. lqfp64 ? 10 x 10 mm 64 pin low-profile quad flat package mechanical data . . . . . . . . . 143 table 85. wlcsp64+2 - 0.400 mm pitch wafer level chip size package mechanical data . . . . . . . 144 table 86. lqpf100 ? 14 x 14 mm 100-pin low-profile quad flat package mechanical data. . . . . . . 145 table 87. lqfp144 20 x 20 mm, 144-pin low-profile quad flat package mechanical data. . . . . . . . 146 table 88. lqfp176 - low profile quad flat package 24 24 1.4 mm package mechanical data . 147 table 89. ufbga176+25 - ultra thin fine pitch ball grid array 10 10 0.6 mm mechanical data . 148 table 90. package thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 149 table 91. ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 150 table 92. main applications versus package for stm32f2xxx microcontrollers . . . . . . . . . . . . . . . 151 table 93. document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 161 STM32F205XX, stm32f207xx list of figures doc id 15818 rev 8 7/170 list of figures figure 1. compatible board design between stm32f10xx and stm32f2xx for lqfp64 package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 4 figure 2. compatible board design between stm32f10xx and stm32f2xx for lqfp100 package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 figure 3. compatible board design between stm32f10xx and stm32f2xx for lqfp144 package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 figure 4. compatible board design between stm32f10xx and stm32f2xx for lqfp176 package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 figure 5. stm32f20x block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 figure 6. multi-ahb matrix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 figure 7. startup in regulator off: slow v dd slope - power-down reset risen after v cap_1 /v cap_2 stabilization . . . . . . . . . . . . . . . . . . . . . . . . 24 figure 8. startup in regulator off: fast v dd slope - power-down reset risen before v cap_1 /v cap_2 stabilization . . . . . . . . . . . . . . . . . . . . . . 25 figure 9. stm32f20x lqfp64 pinout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 figure 10. stm32f20x wlcsp64+2 ballout. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 figure 11. stm32f20x lqfp100 pinout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 figure 12. stm32f20x lqfp144 pinout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 figure 13. stm32f20x lqfp176 pinout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 figure 14. stm32f20x ufbga176 ballout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 0 figure 15. memory map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 figure 16. pin loading conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 figure 17. pin input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 figure 18. power supply scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 figure 19. current consumption measurement scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 figure 20. number of wait states versus f cpu and v dd range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65 figure 21. external capacitor c ext . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65 figure 22. typical current consumption vs temperature, run mode, code with data processing running from ram, and peripherals on . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 figure 23. typical current consumption vs temperature, run mode, code with data processing running from ram, and peripherals off . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 figure 24. typical current consumption vs temperature, run mode, code with data processing running from flash, art accelerator off, peripherals on . . . . . . . . . . . . . . . 72 figure 25. typical current consumption vs temperature, run mode, code with data processing running from flash, art accelerator off, peripherals off . . . . . . . . . . . . . . 72 figure 26. typical current consumption vs temperature in sleep mode, peripherals on . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74 figure 27. typical current consumption vs temperature in sleep mode, peripherals off . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74 figure 28. typical current consumption vs temperature in stop mode . . . . . . . . . . . . . . . . . . . . . . . . 75 figure 29. high-speed external clock source ac timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 figure 30. low-speed external clock source ac timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 figure 31. typical application with an 8 mhz crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 figure 32. typical application with a 32.768 khz crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 figure 33. acc hsi versus temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 figure 34. acc lsi versus temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 figure 35. pll output clock waveforms in center spread mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 figure 36. pll output clock waveforms in down spread mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 list of figures STM32F205XX, stm32f207xx 8/170 doc id 15818 rev 8 figure 37. i/o ac characteristics definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 98 figure 38. recommended nrst pin protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 99 figure 39. i 2 c bus ac waveforms and measurement circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 103 figure 40. spi timing diagram - slave mode and cpha = 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 105 figure 41. spi timing diagram - slave mode and cpha = 1 (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 105 figure 42. spi timing diagram - master mode (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 106 figure 43. i 2 s slave timing diagram (philips protocol) (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 108 figure 44. i 2 s master timing diag ram (philips protocol) (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 108 figure 45. usb otg fs timings: definition of data signal rise and fall time . . . . . . . . . . . . . . . . . . . 110 figure 46. ulpi timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 111 figure 47. ethernet smi timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 112 figure 48. ethernet rmii timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 112 figure 49. ethernet mii timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113 figure 50. adc accuracy characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 116 figure 51. typical connection diagram using the adc . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 117 figure 52. power supply and reference decoupling (v ref+ not connected to v dda ). . . . . . . . . . . . . 118 figure 53. power supply and reference decoupling (v ref+ connected to v dda ). . . . . . . . . . . . . . . . 118 figure 54. 12-bit buffered /non-buffered dac . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 121 figure 55. asynchronous non-multiplexed sram/psram/nor read waveforms . . . . . . . . . . . . . . 123 figure 56. asynchronous non-multiplexed sram/psram/nor write waveforms . . . . . . . . . . . . . . 124 figure 57. asynchronous multiplexed psram/nor read waveforms. . . . . . . . . . . . . . . . . . . . . . . . 125 figure 58. asynchronous multiplexed psram/nor write waveforms . . . . . . . . . . . . . . . . . . . . . . . 126 figure 59. synchronous multiplexed nor/psram read timings . . . . . . . . . . . . . . . . . . . . . . . . . . . 127 figure 60. synchronous multiplexed psram write timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 129 figure 61. synchronous non-multiplexed nor/psram read timings . . . . . . . . . . . . . . . . . . . . . . . . 130 figure 62. synchronous non-multiplexed psram write timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . 131 figure 63. pc card/compactflash controller waveforms for common memory read access . . . . . . 132 figure 64. pc card/compactflash controller waveforms for common memory write access . . . . . . 133 figure 65. pc card/compactflash controlle r waveforms for attribute memory read access. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 134 figure 66. pc card/compactflash controlle r waveforms for attribute memory write access. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 135 figure 67. pc card/compactflash controller waveforms for i/o space read access . . . . . . . . . . . . 135 figure 68. pc card/compactflash controller waveforms for i/o space write access . . . . . . . . . . . . 136 figure 69. nand controller waveforms for read access . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 138 figure 70. nand controller waveforms for write access . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 138 figure 71. nand controller waveforms for common memory read access . . . . . . . . . . . . . . . . . . . . 139 figure 72. nand controller waveforms for common memory write access. . . . . . . . . . . . . . . . . . . . 139 figure 73. sdio high-speed mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 140 figure 74. sd default mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 141 figure 75. lqfp64 ? 10 x 10 mm 64 pin low-profile quad flat package outline . . . . . . . . . . . . . . . . 143 figure 76. recommended footprint (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 143 figure 77. wlcsp64+2 - 0.400 mm pitch wafer level chip size package outline . . . . . . . . . . . . . . . 144 figure 78. lqfp100, 14 x 14 mm 100-pin low-profile quad flat package outline . . . . . . . . . . . . . . . 145 figure 79. recommended footprint (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 145 figure 80. lqfp144, 20 x 20 mm, 144-pin low-profile quad flat package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 146 figure 81. recommended footprint (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 146 figure 82. lqfp176 - low profile quad flat package 24 24 1.4 mm, package outline . . . . . . . . 147 figure 83. ufbga176+25 - ultra thin fine pitch ball grid array 10 10 0.6 mm, package outline . 148 figure 84. regulator off/internal reset on . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 152 figure 85. regulator off/ internal reset off . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 152 STM32F205XX, stm32f207xx list of figures doc id 15818 rev 8 9/170 figure 86. usb otg fs (full speed) device-only connection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 153 figure 87. usb otg fs (full speed) host-only connection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 153 figure 88. otg fs (full speed) connection dual-role with internal phy . . . . . . . . . . . . . . . . . . . . . . 154 figure 89. otg hs (high speed) device connection, host and dual-role in high-speed mode with external phy. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 155 figure 90. complete audio player solution 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 156 figure 91. complete audio player solution 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 156 figure 92. audio player solution using pll, plli2s, usb and 1 crystal . . . . . . . . . . . . . . . . . . . . . . 157 figure 93. audio pll (plli2s) providing accurate i2s clock . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 157 figure 94. master clock (mck) used to drive the external audio dac. . . . . . . . . . . . . . . . . . . . . . . . 158 figure 95. master clock (mck) not used to drive the external audio dac. . . . . . . . . . . . . . . . . . . . . 158 figure 96. mii mode using a 25 mhz crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 159 figure 97. rmii with a 50 mhz oscillator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 159 figure 98. rmii with a 25 mhz crystal and phy with pll . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 160 introduction STM32F205XX, stm32f207xx 10/170 doc id 15818 rev 8 1 introduction this datasheet provides the description of the STM32F205XX, and stm32f207xx lines of microcontrollers. for more details on the whole stmicroelectronics stm32? family, please refer to section 2.1: full compatibility throughout the family . the STM32F205XX, and stm32f207xx datasheet should be read in conjunction with the stm32f20x/stm32f21x re ference manual. they will be refe rred to as stm32f20x devices throughout the document. for information on programming, erasing and protection of the internal flash memory, please refer to the stm32f20x/stm32f21x flash programming manual (pm0059). the reference and flash programming manuals are both available from the stmicroelectronics website www.st.com . for information on the cortex?-m3 core please refer to the cortex?-m3 technical reference manual, available from the www.arm.com website at the following address: http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0337e/. STM32F205XX, stm32f207xx description doc id 15818 rev 8 11/170 2 description the stm32f20x family is based on the high-performance arm ? cortex?-m3 32-bit risc core operating at a frequency of up to 120 mhz. the family incorporates high-speed embedded memories (flash memory up to 1 mbyte, up to 128 kbytes of system sram), up to 4 kbytes of backup sram, and an extensive range of enhanced i/os and peripherals connected to two apb buses, two ahb buse s and a 32-bit multi-ahb bus matrix. the devices also feature an adaptive real-time memory accelerator (art accelerator?) which allows to achieve a performance equivalent to 0 wait state program execution from flash memory at a cpu frequency up to 120 mhz. this performance has been validated using the coremark benchmark. all devices offer three 12-bit adcs, two dacs, a low-power rtc, twelve general-purpose 16-bit timers including two pwm timers for motor control, two general-purpose 32-bit timers. a true number random generator (rng). they also feature standard and advanced communication interfaces. new advanced peripherals include an sdio, an enhanced flexible static memory control (fsmc) interface (for devices offered in packages of 100 pins and more), and a camera interface for cmos sensors. the devices also feature standard peripherals. up to three i 2 cs three spis, two i 2 ss. to achieve audio class accuracy, the i 2 s peripherals can be clocked via a dedicated internal audio pll or via an external pll to allow synchronization. 4 usarts and 2 uarts a usb otg full-speed with high-s peed capability (with the ulpi) a second usb otg (full-speed) is available on stm32f207xx devices only, tw o c a n s an sdio interface ethernet and camera interface available on stm32f207xx devices only. note: the STM32F205XX and stm32f207xx devices operate in the ?40 to +105 c temperature range from a 1.8 v to 3.6 v power supply. the supply voltage can drop to 1.65 v when the device operates in a reduced temperature range. a comprehensive set of power-saving modes allow the design of low-power applications. STM32F205XX and stm32f207xx devices are offered in four packages ranging from 64 pins to 176 pins. the set of included periphe rals changes with the device chosen.these features make the STM32F205XX and stm32f207xx microcontroller family suitable for a wide range of applications: motor drive and application control medical equipment industrial applications: plc, inverters, circuit breakers printers, and scanners alarm systems, video intercom, and hvac home audio appliances figure 5 shows the general block diagram of the device family. description STM32F205XX, stm32f207xx 12/170 doc id 15818 rev 8 table 2. STM32F205XX features and peripheral counts peripherals stm32f205rx stm32f205vx stm32f205zx flash memory in kbytes 128 256 512 768 1024 128 256 512 768 1024 256 512 768 1024 sram in kbytes system (sram1+sram2) 64 (48+16) 96 (80+16) 128 (112+16) 64 (48+16) 96 (80+16) 128 (112+16) 96 (80+16) 128 (112+16) backup 4 4 4 fsmc memory controller no ye s ethernet no timers general-purpose 10 advanced-control 2 basic 2 random number generator ye s comm. interfaces spi/(i 2 s) 3 (2) i 2 c 3 usart uart 4 2 usb otg fs no usb otg hs 1 can 2 camera interface no gpios 51 82 114 sdio ye s 12-bit adc number of channels 3 16 16 24 12-bit dac number of channels ye s 2 maximum cpu frequency 120 mhz operating voltage 1.8 v to 3.6 v (1) operating temperatures ambient temperatures: ?40 to +85 c /?40 to +105 c junction temperature: ?40 to + 125 c package lqfp64 lqfp64 wlcsp64+2 lqfp64 lqfp64 wlcsp64+2 lqfp100 lqfp144 1. v dd minimum value of 1.65 v is obtained when t he device operates in a r educed temperature range. STM32F205XX, stm32f207xx description doc id 15818 rev 8 13/170 table 3. stm32f207xx features and peripheral counts peripherals stm32f207vx stm32f207zx stm32f207ix flash memory in kbytes 256 512 768 1024 256 512 768 1024 256 512 768 1024 sram in kbytes system (sram1+sram2) 128 (112+16) backup 4 fsmc memory controller ye s ethernet ye s timers general-purpose 10 advanced-control 2 basic 2 random number generator ye s comm. interfaces spi/(i 2 s) 3 (2) i 2 c 3 usart uart 4 2 usb otg fs 1 usb otg hs 1 can 2 camera interface ye s gpios 82 114 140 sdio ye s 12-bit adc number of channels 3 16 24 24 12-bit dac number of channels ye s 2 maximum cpu frequency 120 mhz operating voltage 1.8 v to 3.6 v (1) operating temperatures ambient temperatures: ?40 to +85 c/?40 to +105 c junction temperature: ?40 to + 125 c package lqfp100 lqfp144 lqfp176/ ufbga176 ufbga176 lqfp176 1. v dd minimum value of 1.65 v is obtained when t he device operates in a r educed temperature range. description STM32F205XX, stm32f207xx 14/170 doc id 15818 rev 8 2.1 full compatibility throughout the family the STM32F205XX and stm32f207xx constitute the stm32f20x family whose members are fully pin-to-pin, software and feature compatible, allowing the user to try different memory densities and peripherals for a greater degree of freedom during the development cycle. the STM32F205XX and stm32f 207xx devices maintain a close compatibility with the whole stm32f10xxx family. all functional pins are pin-to-pin compatible. the STM32F205XX and stm32f207xx, however, are not drop-in replacements for the stm32f10xxx devices: the two families do not have the same power scheme, and so their power pins are different. nonetheless, transition from the stm32f10xxx to the stm32f20x family remains simple as only a few pins are impacted. figure 3 , figure 4 , and figure 1 provide compatible board designs between the stm32f20x and the stm32f10xxx family. figure 1. compatible board design between stm32f10xx and stm32f2xx for lqfp64 package 3 1 116 17 3 2 33 4 8 64 49 47 v ss v ss v ss v ss 0 re s i s tor or s oldering b ridge pre s ent for the s tm 3 2f10xx config u r a tion, not pre s ent in the s tm 3 2f2xx config u r a tion a i15962 b STM32F205XX, stm32f207xx description doc id 15818 rev 8 15/170 figure 2. compatible board design between stm32f10xx and stm32f2xx for lqfp100 package figure 3. compatible board design between stm32f10xx and stm32f2xx for lqfp144 package 1. rfu = reserved for future use. a i c 6 3 3 6 3 3 6 $ $ 6 3 3 6 3 3 6 3 3 r e s i s t o r o r s o l d e r i n g b r i d g e p r e s e n t f o r t h e 3 4 - & |