Part Number Hot Search : 
4MTCX 1641P 5452C S3062 GRM033 BAT54 SIT8021 GRM033
Product Description
Full Text Search
 

To Download 5962-8965401XA Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  rev. f a ad9012 information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective companies. one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781/329-4700 www.analog.com fax: 781/326-8703 ?2003 analog devices, inc. all rights reserved. high speed 8-bit ttl a/d converter functional block diagram 256 255 128 127 2 1 d e c o d i n g l o g i c l a t c h r r r r/2 r/2 r r overflow inh analog in  v ref ref mid  v ref encode gnd hysteresis  v s d 2 d 3 d 4 d 5 d 6 d 7 d 8 (msb) overflow ad9012 d 1 (lsb)  v s features 100 msps encode rate very low input capacitance?6 pf low power? w ttl compatible outputs mil-std-883 compliant versions available applications radar guidance digital oscilloscopes/ate equipment laser/radar warning receivers digital radio electronic warfare (ecm, eccm, esm) communication/signal intelligence general description the ad9012 is an 8-bit, ultrahigh speed, analog-to-digital converter. the ad9012 is fabricated in an advanced bipolar process that allows operation at sampling rates up to 100 megasamples/second. functionally, the ad9012 is comprised of 256 parallel comparator stages whose outputs are decoded to drive the ttl compatible output latches. the exceptionally wide large-signal analog input bandwidth of 160 mhz is due to an innovative comparator design and very close attention to device layout considerations. the wide input bandwidth of the ad9012 allows very accurate acquisition of high speed pulse inputs without an external track-and-hold. the com parator output decoding scheme minimizes false codes, which is critical to high speed linearity. the ad9012 is available in two grades: one with 0.5 lsb lin earity and one with 0.75 lsb linearity. both versions are offered in an industrial grade, ?5 c to +85 c, packaged in a 28-lead dip and a 28-lead jlcc. the military temperature range devices, ?5 c to +125 c, are available in ceramic dip and lcc packages and are compliant to mil-std-883 class b. the ad9012 is available in versions compliant with mil-std- 883. refer to the analog devices military products databook or cur rent ad9012/883b data sheet for detailed specifications.
rev. f e2e ad9012especifications test ad9012aq/aj ad9012bq/bj ad9012sq/se ad9012tq/te parameter temp level min typ max min typ max min typ max min typ max unit resolution 8 8 8 8 bits dc accuracy differential linearity 25 ci 0.6 0.75 0.4 0.5 0.6 0.75 0.4 0.5 lsb full vi 1.0 0.75 1.0 0.75 lsb integral linearity 25 ci 0.6 1.0 0.4 0.5 0.6 1.0 0.4 0.5 lsb full vi 1.2 1.2 1.2 1.2 lsb no missing codes full vi guaranteed guaranteed guaranteed guaranteed initial offset error top of reference ladder 25 ci 7 15 7 15 715 715 mv full vi 18 18 18 18 mv bottom of reference ladder 25 ci 6 10 6 10 610 610 mv full vi 13 13 13 13 mv offset drift coefficient full v 25 25 25 25 v/ c analog input input bias current 1 25 ci 60 200 60 200 60 200 60 200 a full vi 200 200 200 200 a input resistance 25 ci 25 200 25 200 25 200 25 200 k  input capacitance 25 c iii 16 18 16 18 16 18 16 18 pf large signal bandwidth 2 25 cv 160 160 160 160 mhz analog input slew rate 3 25 cv 440 440 440 440 v/ s reference input reference ladder resistance 25 cvi 4080 110 40 80 110 40 80 110 40 80 110  ladder temperature coefficient v 0.25 0.25 0.25 0.25  / c reference input bandwidth 25 cv 10 10 10 10 mhz dynamic performance conversion rate 25 ci 75 100 75 100 75 100 75 100 msps aperture delay 25 cv 3.8 3.8 3.8 3.8 ns aperture uncertainty (jitter) 25 cv 15 15 15 15 ps output delay (t pd ) 4, 5 25 ci 4 4.9 11 4 4.9 11 4 4.9 11 4 4.9 11 ns transient response 6 25 cv 8 8 8 8 ns overvoltage recovery time 7 25 cv 8 8 8 8 ns output rise time 4 25 ci 6.6 8.0 6.6 8.0 6.6 8.0 6.6 8.0 ns output fall time 4 25 ci 3.3 4.3 3.3 4.3 3.3 4.3 3.3 4.3 ns output time skew 4, 8 25 cv 3.0 3.0 3.0 3.0 ns encode input logic 1 voltage 4 full vi 2.0 2.0 2.0 2.0 v logic 0 voltage 4 full vi 0.8 0.8 0.8 0.8 v logic 1 current full vi 250 250 250 250 a logic 0 current full vi 400 400 400 400 a input capacitance 25 cv 2.5 2.5 2.5 2.5 pf encode pulsewidth (low) 9 25 ci 2.5 2.5 2.5 2.5 ns encode pulsewidth (high) 9 25 ci 2.5 2.5 2.5 2.5 ns overflow inhibit input 0 v input current full vi 200 250 200 250 200 250 200 250 a ac linearity 10 effective bits 11 25 cv 7.5 7.5 7.5 7.5 bits in-band harmonics dc to 1.23 mhz 25 ci 48 55 48 55 48 55 48 55 dbc dc to 9.3 mhz 25 cv 50 50 50 50 dbc dc to 19.3 mhz 25 cv 44 44 44 44 dbc signal-to-noise ratio 12 25 ci 46 47.6 46 47.6 46 47.6 46 47.6 dbc noise power ratio 13 25 cv 37 37 37 37 dbc digital output logic 1 voltage full vi 2.4 2.4 2.4 2.4 v logic 0 voltage full vi 0.4 0.4 0.4 0.4 v power supply 14 positive supply current (+5.0 v) 25 ci 33 45 33 45 33 45 33 45 ma full vi 48 48 48 48 ma supply current (e5.2 v) 25 ci 152 179 152 179 152 179 152 179 ma full vi 191 191 191 191 ma nominal power dissipation 25 cv 955 955 955 955 mw reference ladder dissipation 25 cv 44 44 44 44 mw power supply rejection ratio 15 25 ci 0.85 2.5 0.85 2.5 0.8 2.5 0.8 2.5 mv/v electrical characteristics (+v s = +5.0 v; ev s = e5.2 v; differential reference voltage = 2.0 v; unless otherwise noted.)
rev. f ad9012 ? caution esd (electrostatic discharge) sensitive device. electrostatic charges as high as 4000 v readily accumulate on the human body and test equipment and can discharge without detection. although the ad9012 features proprietary esd protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. therefore, proper esd precautions are recommended to avoid performance degradation or loss of functionality. notes 1 measured with analog input = 0 v. 2 measured by fft analysis where fundamental is ? dbc. 3 input slew rate derived from rise time (10% to 90%) of full-scale step input. 4 outputs terminated with two equivalent ?s00 type loads. (see load circuit.) 5 measured from encode into data out for lsb only. 6 for full-scale step input, 8-bit accuracy is attained in specified time. 7 r ecovers to 8-bit accuracy in specified time, after 150% full-scale input overvoltage. 8 output time skew includes high-to-low and low-to-high transitions as well a s bit-to-bit time skew differences. 9 encode signal rise/fall times should be less than 30 ns for normal operation. 10 measured at 75 msps e ncode rate. harmonic data based on worst-case harmonics. 11 analog input frequency = 1.23 mhz. 12 rms signal to rms noise, including harmonics with 1.23 mhz. analog input signal. 13 npr measured @ 0.5 mhz. noise source is 250 mw (rms) from 0.5 mhz to 8 mhz. 14 supplies should remain stable within 5% for normal operation. 15 measured at ?.2 v 5% and +5.0 v 5%. specifications subject to change without notice. absolute maximum ratings 1 positive supply voltage (+v s ) . . . . . . . . . . . . . . . . . . . . . . 6 v analog to digital supply voltage differential (? s ) . . . 0.5 v negative supply voltage (? s ) . . . . . . . . . . . . . . . . . . . . 6 v analog input voltage . . . . . . . . . . . . . . . . . . . . ? s to +0.5 v encode input voltage . . . . . . . . . . . . . . . . . ?.5 v to +5 v overflow inh input voltage . . . . . . . . . . . ?.2 v to 0 v reference input voltage (+v ref , ? ref ) 2 . . ?.5 v to +0.1 v differential reference voltage . . . . . . . . . . . . . . . . . . . . 2.1 v reference midpoint current . . . . . . . . . . . . . . . . . . . . 4 ma digital output current . . . . . . . . . . . . . . . . . . . . . . . . 30 ma operating temperature range ad9012aq/bq/aj/bj . . . . . . . . . . . . . . . ?5 c to +85 c ad9012se/sq/te/tq . . . . . . . . . . . . . . ?5 c to +125 c storage temperature range . . . . . . . . . . . . ?5 c to +150 c junction temperature 3 . . . . . . . . . . . . . . . . . . . . . . . . 150 c lead soldering temperature (10 sec) . . . . . . . . . . . . . 300 c notes 1 absolute maximum ratings are limiting values, to be applied individually, and beyond which the serviceability of the circuit may be impaired. functional operability under any of these conditions is not necessarily implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2 +v ref ? ref under all circumstances. 3 maximum junction temperature (t j max) should not exceed 150 c for ceramic and plastic packages: t j = pd ( ja ) + t a pd ( jc ) + tc where: pd = power dissipation ja = thermal impedance from junction to ambient ( c/w) jc = thermal impedance from junction to case ( c/w) t a = ambient temperature ( c) t c = case temperature ( c) typical thermal impedances are: ceramic dip ja = 42 c/w; jc = 10 c/w ceramic lcc ja = 50 c/w; jc = 15 c/w jlcc ja = 59 c/w; jc = 15 c/w recommended operating conditions input voltage (v) parameter min nominal max ? s ?.46 ?.20 ?.94 +v s +4.75 +5.00 +5.25 +v ref ? ref 0.0 +0.1 ? ref ?.1 ?.0 +v ref analog input ? ref +v ref v s ttl output 15pf 1k  figure 1. load circuit explanation of test levels test level i 100% production tested. ii 100% production tested at 25 c, and sample tested at specified temperatures. ac testing done on sample basis. iii sample tested only. iv parameter is guaranteed by design and characterization testing. v parameter is a typical value only. vi all devices are 100% production tested at 25 c. 100% production tested at temperature extremes for extended t emperature devices; guaranteed by design and characterization testing for industrial devices. ordering guide temperature package device linearity ranges options * ad9012aq 0.75 lsb ?5 c to +85 c q-28 ad9012bq 0.50 lsb ?5 c to +85 c q-28 ad9012aj 0.75 lsb ?5 c to +85 c j-28a ad9012bj 0.50 lsb ?5 c to +85 c j-28a ad9012sq 0.75 lsb ?5 c to +125 c q-28 ad9012se 0.75 lsb ?5 c to +125 c e-28a ad9012tq 0.50 lsb ?5 c to +125 c q-28 ad9012te 0.50 lsb ?5 c to +125 c e-28a * e = leadless ceramic chip carrier; j = ceramic leaded chip carrier; q = cerdip.
rev. f ad9012 e4e pin function descriptions pin no. mnemonic description 1 1d igital +v s one of three positive digital supply pins (nominally 5.0 v) 1 2 overflow inh overflow inh bit controls the data output coding for overvoltage inputs (ain  + v ref ). 3 hysteresis the hysteresis control voltage varies the comparator hysteresis from 0 mv to 10 mv, for a change from e5.2 v to e2.2 v at the hysteresis control pin. 1 4+v ref the most positive reference voltage for the internal resistor ladder 1 5 analog input one of two analog input pins. both analog input pins should be connected together. 1 6 analog ground one of two analog ground pins. both analog ground pins should be connected together. 1 7 encode ttl level encode command input. encode is rising edge sensitive. 1 8d igital +v s one of three positive digital supply pins (nominally +5.0 v) 1 9 analog ground one of two analog ground pins. both analog ground pins should be connected together. 10 analog input one of two analog input pins. both analog inputs should be connected together. 11 ev ref the most negative reference voltage for the internal resistor ladder 12 ref mid the midpoint tap on the internal resistor ladder 13 digital +v s one of three positive digital supply pins (nominally +5.0 v) 14 digital ev s one of two negative digital supply pins (nominally e5.2 v). both digital supply pins should be connected together. 15 d 1 (lsb) digital data output. d 1 (lsb) is the least significant bit of the digital output word. 16e19 d 2 ed 5 digital data output 20 digital ground one of two digital ground pins. both digital grounds pins should be connected together. 21, 22 analog ev s one of two negative analog supply pins (nominally e5.2 v). both analog supply pins should be connected together. 23 digital ground one of two digital ground pins. both digital ground pins should be connected together. 24, 25 d 6 , d 7 digital data output 26 d 8 (msb) digital data output d 8 (msb) is the most significant bit of the digital output word. 27 overflow overflow data output. logic high indicates an input overvoltage (v in > + v ref ) if overflow inh is enabled (overflow enabled, floating). see overflow inh. 28 digital ev s one of two negative digital supply pins (nominally e5.2 v). both digital supply pins should be connected together. pin configurations top view (not to scale) 28 27 26 25 24 23 22 21 20 19 18 17 16 15 1 2 3 4 5 6 7 8 9 10 11 12 13 14 ad9012 digital +v s ref mid ev ref analog input analog ground digital +v s digital +v s overflow inh hysteresis +v ref encode analog ground analog input d 1 (lsb) d 2 d 3 d 4 d 5 digital ground analog ev s digital ev s overflow d 8 (msb) d 7 analog ev s digital ground d 6 digital ev s top view (not to scale) 28 27 1 2 3 426 25 21 22 23 24 19 20 5 6 7 8 9 10 11 12 13 14 15 16 17 18 d 7 d 6 digital ground analog ev s analog ev s d 5 analog input analog ground encode digital +v s analog input ev ref +v ref hysteresis overflow inh digital +v s digital ev s overflow d 8 (msb) ref mid digital +v s digital ev s d 1 (lsb) d 2 d 3 d 4 ad9012 digital ground analog ground t u p n i g o l a n a ) g n i t a o l f ( d e l b a n e w o l f r e v o d f o 1 d 2 d 3 d 4 d 5 d 6 d 7 d 8 w o l f r e v o) d n g ( d e t i b i h n i f od 1 d 2 d 3 d 4 d 5 d 6 d 7 d 8 v n i v + f e r 0 0 0 0 0 0 0 0 11 1 1 1 1 1 1 1 0 v n i v + < f e r x x x x x x x x 0x x x x x x x x 0
rev. f ? ad9012 aperture delay analog input encode output data n n + 1 n + 2 n ?1 n + 1 n t pd figure 2. timing diagram  v ref r r/2 r/2 r  v ref  5.2v 256 comparator cells ref mid analog input encode  5.0v digital outputs  5.0v figure 3. input output circuits die layout and mechanical information die dimensions . . . . . 111 mils 123 mils 15 mils ( 2) mils pad dimensions . . . . . . . . . . . . . . . . . . . . . . . . 4 mils 4 mils metallization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . gold backing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . none substrate potential . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ? s passivation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . nitride die attach . . . . . . . . . . . . . . . . . . . . gold eutectic (ceramic) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . epoxy (plastic) bond wire . . . . . . . . 1 mil to 1.3 mil gold; gold ball bonding all resistors  5% all capacitors  20% all supply voltages  5% d 1 ( lsb) d 2 d 3 d 4 d 5 d 6 d 7 overflow ain encode ? ref v h +v ref ad1 ad2 ?.0v digital ground analog ground 0.1  f ?.2v +5.0v ? s +v s 0.1  f 100  510  d 8 ( msb) one jumper per board option #1 (static) ad1 = ?.0v; ad2 = +2.4v option #2 (dynamic) see waveforms ad9012 0v ?v +2.4v +0.4v 640  s 5  s ad1 ad2 1k  1k  1k  1k  1k  1k  1k  1k  1k  d 1 ( lsb) load resistors figure 4. burn-in diagram
rev. f ad9012 e6e application information the ad9012 is compatible with all standard ttl logic fami lies. however, to operate at the highest encode rates, the sup- porting logic around the ad9012 will need to be equally fast. two possible choices are the as and the als families. which- e ver of the ttl logic families is used, special care must be exercised to keep digital switching noise away from the analog circuits around the ad9012. the two most critical items are the digital supply lines and the digital ground return. the input capacitance of the ad9012 is an exceptionally low 16 pf. this allows the use of a wide range of input amplifiers, both hybrid and monolithic. to take full advantage of the 160 mhz input bandwidth of the ad9012, a hybrid amplifier such as the ad9610 will be required. for those applica tions that do not require the full input bandwidth of the ad9012, some of the more traditional monolithic amplifiers, such as th e ad846, should work very well. overall performance with monolithic amplifiers can be improved by inserting a 40  resis tor in series with the amplifier output. the output data is buffered through the ttl compatible out- put latches. in addition to the latch propagation delay (t pd ), all data is delayed by one clock cycle before becoming available at the outputs. both the analog-to-digital conversion cycle and the d ata transfer to the output latches are triggered on the rising edge of the ttl compatible encode signal (see figure 2). the ad9012 also incorporates a hysteresis control pin that provides from 0 mv to 10 mv of additional hysteresis in the comparator input stages. adjustments in the hysteresis control voltage may help to improve noise immunity and overall performance in harsh environments. the overflow inh pin of the ad9012 determines how the converter handles overrange inputs (ain  + v ref ). in the enabled state (floating at e5.2 v), the overflow inh output will be at logic high and all other outputs will be at logic low for overrange inputs (return-to-zero operation). in the inhibited state (tied to ground), the overflow inh output will be at logic low for overrange inputs, and all other digital outputs will be at logic high (nonreturn-to-zero opera tion). the ad9012 provides outstanding error rate performance. this is due to tight control of comparator offset matching and a fault tolerant decoding stage. additional improvements in error rate are possible through the addition of hysteresis (see hysteresis control pin). this level of performance is extremely impo rtant in f ault sensitive applications, such as digital radio (qam). dramatic improvements in comparator design and construction give the ad9012 excellent dynamic characteristics, namely snr (signal-to-noise ratio). the 160 mhz input bandwidth and low error rate performance give the ad9012 an snr of 47 db with a 1.23 mhz input. high snr performance is particularly im por- tant in broadcast video applications where signals may pass through the converter several times before the processing is complete. pulse signature analysis, commonly performed in advanced radar receivers, is another area that is especially de pendent on high quality dynamic performance. layout suggestions designs using the ad9012, such as all high speed devices, must follow a few basic layout rules to ensure optimum performance. essentially, these guidelines are meant to avoid many of the problems associated with high speed designs. the first require- ment is for a substantial ground plane around and under the ad9012. separate ground plane areas for the digital and analog c omponents may be useful, but the separate grounds should be connected together at the ad9012 to avoid the effects of ground loop currents. the second area that requires an extra degree of attention in volves the three reference inputs, +v ref , ref mid , and ev ref . the +v ref input and the ev ref input should both be driven from a low impedance source (note that the +v ref input is typically tied to analog ground). a low drift amplifier should provide satisfactory results, even over an extended temperature range. adjustments at the ref mid input may be useful in im prov- ing the integral linearity by correcting any reference ladder skews. the reference inputs should be adequately decoupled to ground through 0.1 f chip capacitors to limit the effects of system noise on conversion accuracy. the power supply pins must also be decoupled to ground to improve noise immunity; 0.1 f and 0.01 f chip capacitors should be very effective. the analog input signal is brought into the ad9012 through two separate input pins. it is very important that the two input pins be driven symmetrically with equal length electrical connections. otherwise, aperture delay errors may degrade con verter performance at high frequencies. 100  2n3906 overflow d 8 (msb) d 7 d 6 d 5 d 4 d 3 d 2 d 1 (lsb) e5.2v +5.0v 0.01  f 0.1  f 0.01  f encode a in a in ev ref +v ref 0.1  f 10  0.1  f ad741 ad9611 40  ad9012 equal distance 50  ttl encode input analog input (0 to +2v) 1k  4k  e15v 1.5k  50  0.1  f nyquist filter figure 5. typical application
rev. f ad9012 e7e 10  overflow d 8 (msb) d 7 d 6 d 5 d 4 d 3 d 2 d 1 (lsb) e5.2v +5.0v 0.01  f 0.1  f 0.01  f encode a in a in ev ref +v ref 0.1  f 100  ad741 hos200 ad9012 equal distance ttl encode input 240  e5.2v 50  500  0.1  f latch 74as843 clk 10124 10124 25 pin d connector 1k  1k  74as04 overflow inh 560  1k  e5.2v 0.1  f hysteresis ref mid 0.1  f 240  2n3906 160  0.01  f 0.1  f 82  1n747 100  2n3906 ad642 analog input (2v p-p max) 50  100  430  430  linearity output (error waveform) ad642 reconstructed output 37.5  50  note: 10124, ecl outputs, should be terminated to e2v with 100  registers. ad9768 figure 6. evaluation circuit analog input frequency e mhz 65 1 dbc 60 55 50 45 40 35 30 100 third harmonic second harmonic snr * 10 * with harmonics input = 0.1db below full scale encode rate = 75msps 70 figure 7. dynamic performance
rev. f e8e c00547e0e5/03(f) ad9012 outline dimensions revision history location page 5/03?data sheet changed from rev. e to rev. f. changes to outline dimensions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 28-lead ceramic dual in-line package [cerdip] (q-28) dimensions shown in inches and (millimeters) 28 114 15 0.610 (15.49) 0.500 (12.70) pin 1 0.005 (0.13) min 0.100 (2.54) max 15 0 0.620 (15.75) 0.590 (14.99) 0.018 (0.46) 0.008 (0.20) seating plane 0.225(5.72) max 1.490 (37.85) max 0.150 (3.81) min 0.200 (5.08) 0.125 (3.18) 0.015 (0.38) min 0.026 (0.66) 0.014 (0.36) 0.100 (2.54) bsc 0.070 (1.78) 0.030 (0.76) controlling dimensions are in inches; millimeter dimensions (in parentheses) are rounded-off inch equivalents for reference only and are not appropriate for use in design 28-lead ceramic leaded chip carrier e j-formed lead [jlcc] (j-28a) dimensions shown in inches and (millimeters) 0.450 (11.43) 0.410 (10.41) 0.022 (0.56) 0.012 (0.30) 0.125 (3.18) max 0.035 (0.89) 0.025 (0.64) pin 1 4 5 26 25 19 18 12 11 top view 0.460 (11.68) 0.440 (11.18) sq sq 0.050 (1.27) 0.310 (7.87) 0.290 (7.37) pin 1 index 0.055 (1.40) 4 5 26 25 19 18 12 11 bottom view 0.040 (1.02) ref x 45 3 places 0.500 (12.70) 0.480 (12.19) 0.020 (0.51) ref x 45 controlling dimensions are in inches; millimeters dimensions (in parentheses) are rounded-off inch equivalents for reference only and are not appropriate for use in design 28-terminal ceramic leadless chip carrier [lcc] (e-28a) dimensions shown in inches and (millimeters) 1 28 5 11 18 bottom view 19 25 26 4 12 0.15 (3.81) ref 0.075 (1.91) ref 0.028 (0.71) 0.022 (0.56) 0.300 (7.62) ref 0.055 (1.40) 0.045 (1.14) 0.075 (1.91) ref 0.020 (0.51) min 0.05 (1.27) 0.095 (2.41) 0.075 (1.90) 0.458 (11.63) 0.442 (11.23) sq 0.458 (11.63) max sq 0.100 (2.54) 0.064 (1.63) 0.088 (2.24) 0.054 (1.37) controlling dimensions are in inches; millimeter dimensions (in parentheses) are rounded-off inch equivalents for reference only and are not appropriate for use in design


▲Up To Search▲   

 
Price & Availability of 5962-8965401XA

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X