Part Number Hot Search : 
NJM074M NJM2119 TCZX2V0 FDH900 1ZSFXX 0882P AP1608 8HC90
Product Description
Full Text Search
 

To Download AD7249 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  rev. 0 information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of analog devices. a lc 2 mos dual 12-bit serial dacport AD7249 one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 617/329-4700 fax: 617/326-8703 general description the AD7249 dacport? contains a pair of 12-bit, voltage- output, digital-to-analog converters with output amplifiers and zener voltage reference on a monolithic cmos chip. no exter- nal trims are required to achieve full specified performance. the output amplifiers are capable of developing +10 v across a 2 k w load. the output voltage ranges with single supply opera- tion are 0 v to +5 v or 0 v to +10 v, while an additional bi polar 5 v output range is available with dual supplies. the ranges are selected using the internal gain resistor. interfacing to the AD7249 is serial, minimizing pin count and allowing a small package size. standard control signals allow in- terfacing to most dsp processors and microcontrollers. the data stream consists of 16 bits, db15 to db13 are dont care bits, the 13th bit (db12) is used as the channel select bit and the remaining 12 bits (db11 to db0) contain the data to update the dac. the 16-bit data word is clocked into the input register on each falling sclk edge. the data format is natural binary in both unipolar ranges, while either offset binary or twos complement format may be selected in the bipolar range. a clr function is provided which sets the output to 0 v in both unipolar ranges and in the twos comple- ment bipolar range, while with offset binary data format, the output is set to Crefin. this function is useful as a power-on reset as it allows the outputs to be set to a known voltage level. dacport is a registered trademark of analog devices, inc. the AD7249 features a serial interface which allows easy con- nection to both microcomputers and 16-bit digital signal proces- sors with serial ports. the serial data may be applied at rates up to 2 mhz allowing a dac update rate of 125 khz. the AD7249 is fabricated on linear compatible cmos (lc 2 mos), an advanced, mixed technology process. it is pack- aged in 16-pin dip and 16-pin soic packages. product highlights 1. two complete 12-bit dacports the AD7249 contains two complete voltage output, 12-bit dacs in both 16-lead dip and soic packages. 2. single or dual supply operation 3. minimum 3-wire interface to most dsp processors 4. dac update rate125 khz functional block diagram refin v dd dgnd refout agnd 12-bit dac b v outb r ofsb 12-bit dac a v outa r ofsa v ss bin/comp clr ldac sdin sync sclk AD7249 2r 2r a1 2r 2r a2 input shift register features two 12-bit cmos dac channels with on-chip voltage reference output amplifiers three selectable output ranges per channel C5 v to +5 v, 0 v to +5 v, 0 v to +10 v serial interface 125 khz dac update rate small size: 16-pin dip or soic low power dissipation applications process control industrial automation digital signal processing systems input/output ports
rev. 0 C2C AD7249Cspecifications (v dd = +12 v to +15 v, 1 v ss = o v or C12 v to C15 v, 1 agnd = dgnd = o v, refin = +5 v, r l = 2 k v , c l = 100 pf to agnd. all specifications t min to t max unless otherwise noted.) parameter a version 2 b version 2 s version 2 units test conditions/comments static performance resolution 12 12 12 bits relative accuracy 3 1 1/2 1 lsb max differential nonlinearity 3 0.9 0.9 0.9 lsb max guaranteed monotonic unipolar offset error 3 5 5 6 lsb max v ss = 0 v or C12 v to C15 v 1 ; dac latch contents all 0s bipolar zero error 3 6 5 7 lsb max v ss = C12 v to C15 v 1 dac latch contents all 0s full-scale error 3, 4 6 6 7 lsb max full-scale temperature coefficient 5 5 5 ppm of fsr/ c typ reference output refout 4.95/5.05 4.95/5.05 4.95/5.05 v min/v max reference temperature coefficient 25 25 30 ppm/ c typ reference load change ( d v refout vs. i l ) C1 C1 C1 mv max reference load current (i l ) change (0 m aC100 m a) reference input reference input range, refin 4.95/5.05 4.95/5.05 4.95/5.05 v min/v max 5 v 1% input current 5 5 5 m a max digital inputs input high voltage, v inh 2.4 2.4 2.4 v min input low voltage, v inl 0.8 0.8 0.8 v max input current i in 1 1 1 m a max v in = 0 v to v dd input capacitance 5 8 8 8 pf max analog outputs output range resistor, r ofsa & r ofsb 15/30 15/30 15/30 k w min/ max output voltage ranges 6 +5, +10 +5, +10 +5, +10 v single supply; v ss = 0 v output voltage ranges 6 +5, +10, 5 +5, +10, 5 +5, +10, 5 v dual supply; v ss = C12 v or C15 v dc output impedance 0.5 0.5 0.5 w typ ac characteristics 5 voltage output settling-time settling time to within 1/2 lsb of final value positive full-scale change 10 10 10 m s max typically 3 m s negative full-scale change 10 10 10 m s max typically 5 m s. v ss = C12 v to C15 v 10 10 10 m s typ v ss = 0 v digital-to-analog glitch impulse 3 30 30 30 nv secs typ dac latch contents toggled between all 0s and all 1s digital feedthrough 3 10 10 10 nv secs typ digital crosstalk 3 10 10 10 nv secs typ power requirements v dd range +10.8/+16.5 +11.4/+15.75 +11.4/+15.75 v min/v max for specified performance unless otherwise stated v ss range (dual supplies) C10.8/C16.5 C11.4/C15.75 C11.4/C15.75 v min/v max for specified performance unless otherwise stated i dd 15 15 15 ma max output unloaded; typically 11 ma i ss (dual supplies) 5 5 5 ma max output unloaded; typically 3 ma notes 1 power supply tolerance, a version: 10%; b, s versions: 5%. 2 temperature ranges are as follows: a, b versions: C40 c to +85 c; s version: C55 c to +125 c. 3 see terminology. 4 measured with respect to refin and includes unipolar/bipolar offset error. 5 guaranteed by design not production tested. 6 0 v to 10 v output range available only with v dd 3 14.25 v. specifications subject to change without notice.
AD7249 rev. 0 C3C timing characteristics 1, 2 limit at +25 8 c limit at t min to t max parameter (all versions) (all versions) units conditions/comments t 1 4 400 500 ns min sclk cycle time t 2 50 50 ns min sync to sclk falling edge setup time t 3 120 150 ns min sync to sclk hold time t 4 10 10 ns min data setup time t 5 170 225 ns min data hold time t 6 0 0 ns min sync high to ldac low t 7 50 50 ns min ldac pulse width t 8 0 0 ns min ldac high to sync low t 9 75 75 ns min clr pulse width t 10 75 100 ns min sync high time notes 1 timing specifications guaranteed by design not production tested. all input signals are specified with tr = tf = 5 ns (10% to 90% of 5 v) and timed from a voltage level of 1.6 v. 2 see figure 8. 3 power supply tolerance, a version: 10%; b, s versions: 5%. 4 sclk mark/space ratio range is 45/55 to 55/45. (v dd = +12 v to +15 v, 3 v ss = 0 v or C12 v to C15 v, 3 agnd = dgnd = 0 v, r l = 2 k v , c l = 100 pf. all specifications t min to t max unless otherwise noted.) absolute maximum ratings 1 (t a = +25 c unless otherwise noted) v dd to agnd, dgnd . . . . . . . . . . . . . . . . . C0.3 v to +17 v v ss to agnd, dgnd . . . . . . . . . . . . . . . . . +0.3 v to C17 v agnd to dgnd . . . . . . . . . . . . . . . . C0.3 v to v dd + 0.3 v v outa, b 2 to agnd . . . . . . . . . . . . v ss C 0.3 v to v dd + 0.3 v refout to agnd . . . . . . . . . . . . . . . . . . . . . . . 0 v to v dd refin to agnd . . . . . . . . . . . . . . . . C0.3 v to v dd + 0.3 v digital inputs to dgnd . . . . . . . . . . . C0.3 v to v dd + 0.3 v operating temperature range industrial (a, b versions) . . . . . . . . . . . . . . C40 c to +85 c extended (s version) . . . . . . . . . . . . . . . . C55 c to +125 c junction temperature . . . . . . . . . . . . . . . . . . . . . . . . +150 c storage temperature range . . . . . . . . . . . . C65 c to +150 c power dissipation plastic dip . . . . . . . . . . . . . . . . . . 600 mw q ja thermal impedance . . . . . . . . . . . . . . . . . . . +117 c/w lead temperature (soldering, 10 secs) . . . . . . . . . +300 c power dissipation, cerdip . . . . . . . . . . . . . . . . . . . . . 600 mw q ja thermal impedance . . . . . . . . . . . . . . . . . . . . . 76 c/w lead temperature (soldering, 10 secs) . . . . . . . . . +300 c power dissipation, soic . . . . . . . . . . . . . . . . . . . . . . 600 mw q ja thermal impedance . . . . . . . . . . . . . . . . . . . . . 75 c/w lead temperature (soldering) vapor phase (60 secs) . . . . . . . . . . . . . . . . . . . . . +215 c infrared (15 secs) . . . . . . . . . . . . . . . . . . . . . . . . +220 c notes 1 stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. only one absolute maximum rating may be applied at any time. 2 the outputs may be shorted to voltages in this range provided the power dissipation of the package is not exceeded. warning! esd sensitive device caution esd (electrostatic discharge) sensitive device. electrostatic charges as high as 4000 v readily accumulate on the human body and test equipment and can discharge without detection. although the AD7249 features proprietary esd protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. therefore, proper esd precautions are recommended to avoid performance degradation or loss of functionality.
rev. 0 C4C AD7249 pin function description (dip & soic pin numbers) pin mnemonic description 1 1 refout voltage reference output. the internal 5 v analog reference is provided at this pin. to operate the part using its internal reference, refout should be connected to refin. 1 2 refin voltage reference input. it is internally buffered before being applied to both dacs. the nominal reference voltage for specified operation of the AD7249 is 5 v. 1 3r ofsb output offset resistor for the amplifier of dac b. it is connected to v outb for the +5 v range, to agnd for the +10 v range and to refin for the C5 v to +5 v range. 1 4v outb analog output voltage of dac b. this is the buffer amplifier output voltage. three different output voltage ranges can be chosen: 0 v to +5 v, 0 v to +10 v and C5 v to +5 v. 1 5 agnd analog ground. ground reference for all analog circuitry. 1 6 clr clear, logic input. taking this input low clears both dacs. it sets v outa and v outb to 0 v in both unipolar ranges and the twos complement bipolar range and to Crefin in the offset binary bipolar range. 1 7 bin /comp logic input. this input selects the data format to be either binary or twos complement. in both uni- polar ranges natural binary format is selected by connecting this input to a logic 0. in the bipolar configuration offset binary format is selected with a logic 0 while a logic 1 selects twos complement. 1 8 dgnd digital ground. ground reference for all digital circuitry. 1 9 sdin serial data in, logic input. the 16-bit serial data word is applied to this input. 10 ldac load dac, logic input. updates both dac outputs. the dac outputs are updated on the falling edge of this signal or alternatively if this line is permanently low, an automatic update mode is se- lected whereby both dacs are updated on the 16th falling sclk pulse. 11 sclk serial clock, logic input. data is clocked into the input register on each falling sclk edge. 12 sync data synchronization pulse, logic input. taking this input low initializes the internal logic in readi- ness for a new data word. 13 v dd positive power supply. 14 v outa analog output voltage of dac a. this is the buffer amplifier output voltage. three different output voltage ranges can be chosen: 0 v to +5 v, 0 v to +10 v and C5 v to +5 v. 15 v ss negative power supply (used for the output amplifier only) may be connected to 0 v for single sup- ply operation or C12 v to C15 v for dual supplies. 16 r ofsa output offset resistor for the amplifier of dac a. it is connected to v outa for the +5 v range, to agnd for the +10 v range and to refin for the C5 v to +5 v range. pin configurations (dip and soic) 1 2 16 top view (not to scale) AD7249 15 314 413 512 611 710 89 r ofsa v ss v outa v dd sync sclk ldac sdin refout refin r ofsb v outb agnd clr bin/comp dgnd ordering guide temperature relative package model range accuracy option AD7249an C40 c to +85 c 1 lsb n-16 AD7249bn C40 c to +85 c 1/2 lsb n-16 AD7249ar C40 c to +85 c 1 lsb r-16 AD7249br C40 c to +85 c 1/2 lsb r-16 AD7249sq 1 C55 c to +125 c 1 lsb q-16 note 1 available to /883b processing only. contact your local sales office for military data sheet.
AD7249 rev. 0 C5C terminology bipolar zero error bipolar zero error is the voltage measured at v out when the dac is configured for bipolar output and loaded with all 0s (twos complement coding) or with 1000 0000 0000 (offset binary coding). it is due to a combination of offset errors in the dac, amplifier and mismatch between the internal gain resistors around the amplifier. full-scale error full-scale error is a measure of the output error when the am- plifier output is at full scale (for the bipolar output range full scale is either positive or negative full scale). it is measured with respect to the reference input voltage and includes the offset errors. digital-to-analog glitch impulse this is the voltage spike that appears at v out when the digital code in the dac latch changes, before the output settles to its final value. the energy in the glitch is specified in nv secs, and is measu red for an all codes change from 0000 0 000 0000 to 1111 1111 1111. digital feedthrough this is a measure of the voltage spike that appears on v out as a result of feedthrough from the digital inputs on the AD7249. it is measured with ldac held high. relative accuracy (linearity) relative accuracy, or endpoint linearity, is a measure of the maximum deviation of the dac transfer function from a straight line passing through the endpoints of the transfer function. it is measured after allowing for zero and full-scale errors and is ex- pressed in lsbs or as a percentage of full-scale reading. single supply linearity and gain error the output amplifier on the AD7249 can have true negative off- sets even when the part is operated from a single +15 v supply. however, because the negative supply rail (v ss ) is 0 v, the out- put cannot actually go negative. instead, when the output offset voltage is negative, the output voltage sits at 0 v, resulting in the transfer function shown in figure 1. ov negative offset output voltage dac code figure 1. effect of negative offset (single supply) this knee is an offset effect, not a linearity error, and the transfer function would have followed the dotted line if the out- put voltage could have gone negative. normally, linearity is measured between zero (all 0s input code) and full scale (all 1s input code) after offset and full scale have been adjusted out or allowed for, but this is not possible in single supply operation if the offset is negative, due to the knee in the transfer function. instead, linearity of the AD7249 in the unipolar mode is measured between full scale and the lowest code which is guaranteed to produce a positive output voltage. this code is calculated from the maximum specification for negative offset. for the a and b versions, the linearity is mea- sured between codes 3 and 4095. for the s grade, linearity is measured between code 5 and code 4095. differential nonlinearity differential nonlinearity is the difference between the measured change and the ideal 1 lsb change between any two adjacent codes. a specified differential nonlinearity of 1 lsb or less over the operating temperature range ensures monotonicity. unipolar offset error unipolar offset error is the measured output voltage from v out with all zeros loaded into the dac latch, when the dac is con- figured for unipolar output. it is due to a combination of the offset errors in the dac and output amplifier. circuit information d/a section the AD7249 contains two 12-bit voltage-mode d/a converters consisting of highly stable thin film resistors and high-speed nmos single-pole, double-throw switches. the simplified cir- cuit diagram for the dac section is shown in figure 2. the output voltage from the converter has the same polarity as the reference voltage, refin, allowing single supply operation. v out 2r 2r 2r 2r 2r 2r rrrrr 2r 2r r ofs refin * agnd * buffered refin voltage shown for all 1's on dac figure 2. d/a simplified circuit diagram
rev. 0 C6C AD7249 internal reference the AD7249 has an on-chip temperature compensated buried zener reference which is factory trimmed to 5 v 50 mv. the reference voltage is provided at the refout pin. this refer- ence can be used to provide the reference voltage for the d/a converter by connecting the refout pin to the refin pin. the reference voltage can also be used as a reference for other components and is capable of providing up to 500 m a to an external load. the maximum recommended capacitance on refout for normal operation is 50 pf. if the reference output is required to drive a capacitive load greater than 50 pf, then a 200 w resistor should be placed in series with the capacitive load. figure 3 shows the suggested ref out decoupling scheme, a 200 w resistor and the parallel combination of a 10 m f tantalum and a 0.1 m f ceramic capacitor. this decoupling scheme reduces the noise spectral density of the reference. 1 200 w 10 m f 0.1 m f ext load refout figure 3. reference decoupling scheme external reference in some applications, the user may require a system reference or some other external reference to drive the AD7249. references such as the ad586 provide an ideal external reference source (see figure 10). the refin voltage is internally buffered by a unity gain amplifier before being applied to the d/a converter. the d/a converter is scaled for a 5 v reference and the device is tested with 5 v applied to refin. other reference voltages may be used with degraded performance. figure 4 shows the degra- dation in linearity vs. refin. 1.0 0.0 9 0.3 0.1 3 0.2 2 0.6 0.4 0.5 0.7 0.8 0.9 8 7 6 5 4 refin ?volts linearity error ?lsbs v dd = +15v v ss = ?5v t a = 25? inl dnl figure 4. linearity vs. refin voltage op amp section the output of the voltage-mode d/a converter is buffered by a noninverting cmos amplifier. the r ofs input allows three output voltage ranges to be selected. the buffer amplifier is ca- pable of developing +10 v across a 2 k w load to agnd. the output amplifier can be operated from a single +15 v sup- ply by tying v ss = 0 v. the amplifier can also be operated from dual supplies to allow an additional bipolar output range of C5 v to +5 v. dual sup- plies are necessary for the bipolar output range but can also be used for the unipolar ranges to give faster settling time to volt- ages near 0 v, to allow full sink capability of 2.5 ma over the entire output range and to eliminate the effects of negative off- sets on the transfer characteristic (outlined previously). a plot of the output sink capability of the amplifier is shown in figure 5. 3 0 010 2 1 28 6 4 output voltage volts i sink ?ma v ss = 0v v ss = ?5v figure 5. amplifier sink current 500 0 50 100k 200 50 2k 100 20 1k 500 200 100 5k 10k 20k 50k frequency ?hz *reference decoupling components are a 200 w resistor in series with a parallel combination of 10? and 0.1? to gnd. nv/ hz v dd = +15v v ss = 0v t a = +25? reference (no decoupling) reference (decoupled*) output with all 0s on dac figure 6. noise spectral density vs. frequency
AD7249 rev. 0 C7C digital interface the AD7249 contains an input serial to parallel shift register and a dac latch for both dac a and dac b. a simplified diagram of the input loading circuitry is shown in figure 7. serial data on the sdin input is loaded to the input register under control of sync and sclk. the sync input provides the frame synchronization signal which tells the AD7249 that valid serial data on the sdin input will be available for the next 16 falling edges of sclk. an internal counter/decoder circuit provides a low gating signal so that only 16 data bits are clocked into the input shift register. after 16 sclk pulses the internal gating signal goes inactive (high) thus locking out any further clock pulses. therefore either a continuous clock or a burst clock source may be used to clock in the data. the sync input is taken high after the complete 16-bit word is loaded in. dac selection is accomplished using the thirteenth bit (db12) of the serial data input stream. a zero in db12 will select dac a while a one in this position selects dac b. although 16 bits of data are clocked into the input register, only 12 bits get transferred into the dac latch. the relevant dac latch is de- termined by the value of the thirteenth bit and the first three bits in the 16-bit stream are dont cares. therefore, the data for- mat is three dont cares followed by the dac selection bit and the 12-bit data word with the lsb as the last bit in the serial stream. there are two ways in which a dac latches and hence the ana- log outputs may be updated. the status of the ldac input is examined after sync is taken low. depending on its status, one of two update modes are selected. if ldac = 0, then the automatic update mode is selected. in this mode the dac latch and analog output are updated auto- matically when the last bit in the serial data stream is clocked in. the update thus takes place on the sixteenth falling sclk edge. if ldac = 1, then the automatic update is disabled and both dac latches are updated by taking ldac low any time after the 16-bit data transfer is complete. the update now occurs on the falling edge of ldac . note that the ldac input must be taken back high again before the next data transfer is initiated. when a complete word is held in the shift register it may then be loaded into the dac latch under control of ldac . clear function ( clr ) the clear function clears the contents of the input shift register and loads both dac latches with all 0s. it is activated by taking clr low. in all ranges except the offset binary bipolar range (C5 v to +5 v) the output voltage is reset to 0 v. in the offset binary bipolar range the output is set to Crefin. the clear function is especially useful at power-up as it enables the output to be reset to a known state. sclk sdin sync ldac clr select auto-update circuitry reset /16 counter/ decoder gating signal dac latch b (12-bits) dac latch a (12-bits) shift register a shift register b decoder clk a sdata clk b figure 7. simplified loading structure
rev. 0 C8C AD7249 t 1 t 2 t 3 t 4 t 5 t 6 t 7 t 8 t 9 t 10 sclk sdin sync clr ldac db15 db14 db13 db12 db11 db0 db15 db14 db13 db12 db11 db0 don't care don't care don't care don't care don't care don't care dac select = 0 msb lsb dac select = 1 msb lsb dac a dac b figure 8. timing diagram transfer function the internal scaling resistors provided on the AD7249 allow sev- eral output voltage ranges. the part can produce unipolar out- put ranges of 0 v to +5 v or 0 v to +10 v and a bipolar output range of 5 v. connections for the various ranges are outlined below. since each dac has its own r ofs input the two dacs can be set up for different output ranges. unipolar (0 v to +10 v) configuration the first of the configurations provides an output voltage range of 0 v to +10 v. this is achieved by connecting the output off- set resistor r ofsa , r ofsb (pin 3, 16) to agnd. natural binary data format is selected by connecting bin /comp (pin 7) to dgnd. in this configuration, the AD7249 can be operated us- ing either single or dual supplies. note that the v dd supply is refin refout v outb r ofsb v outa r ofsa 0 to 10v 0 to 10v dgnd agnd v ss bin/comp 0v or v ss 12-bit dac b AD7249* 2r 2r a1 2r 2r a2 v dd v dd 12-bit dac b *additional pins omitted for clarity. figure 9. unipolar (0 v to +10 v) configuration restricted to +15 v 10% for this range in order to maintain sufficient amplifier headroom. dual supplies may be used to im- prove settling time and give increased current sink capability for the amplifier. figure 9 shows the connection diagram for unipo- lar operation of the AD7249. table i shows the digital code vs. analog output for this configuration. unipolar (0 v to +5 v) configuration the 0 v to +5 v output voltage range is achieved by tying r ofsa to v outa or r ofsb to v outb . once again, the AD7249 can be operated using either single or dual supplies. the table for output voltage versus digital code is as in table i, with 2refin replaced by refin. note, for this range, 1 lsb = refin (2 C12 ) = (refin/4096). table i. unipolar code table (0 v to +10 v range) input data word msb lsb analog output, v out xxxy 1111 1111 1111 +2refin (4095/4096) xxxy 1000 0000 0001 +2refin (2049/4096) xxxy 1000 0000 0000 +2refin (2048/4096) = +refin xxxy 0111 1111 1111 +2refin (2047/4096) xxxy 0000 0000 0001 +2refin (1/4096) xxxy 0000 0000 0000 0 v x = dont care. y = dac select bit, 0 = dac a, 1= dac b. note: 1 lsb = 2refin/4096.
AD7249 rev. 0 C9C bipolar ( 6 5 v) configuration the bipolar configuration for the AD7249, which gives an out- put range of C5 v to +5 v, is achieved by connecting r ofsa , r ofsb to v refin . the AD7249 must be operated from dual sup- plies to achieve this output voltage range. either offset binary or twos complement coding may be selected. figure 10 shows the connection diagram for bipolar operation. an ad586 provides the reference voltage for the dac but this could be provided by the on-chip reference by connecting refout to refin. refin dgnd agnd 12-bit dac b v outb r ofsb 12-bit dac a v outa r ofsa v ss bin/comp AD7249* 2r 2r a1 2r 2r a2 v dd v dd ? to +5v ? to +5v v ss v dd a1 a2 ad586 v out +v in *additional pins omitted for clarity. figure 10. bipolar configuration with external reference bipolar operation (twos complement data format) the AD7249 is configured for twos complement data format by connecting bin /comp (pin 7) high. the analog output vs. digital code is shown in table ii. table ii. twos complement bipolar code table input data word msb lsb analog output, v out xxxy 0111 1111 1111 +refin (2047/2048) xxxy 0000 0000 0001 +refin (1/2048) xxxy 0000 0000 0000 0 v xxxy 1111 1111 1111 Crefin (1/2048) xxxy 1000 0000 0001 Crefin (2047/2048) xxxy 1000 0000 0000 Crefin (2048/2048) = Crefin x = dont care. y = dac select bit, 0 = dac a, 1 = dac b. note: 1 lsb = refin/2048. bipolar operation (offset binary data format) the AD7249 is configured for offset binary data format by con- necting bin /comp (pin 7) low. the analog output vs. digital code may be obtained by inverting the msb in table ii. applying the AD7249 good printed circuit board layout is as important as the overall circuit design itself in achieving high speed converter perfor- mance. the AD7249 works on an lsb size of 2.44 mv for the unipolar 0 v to 10 v range and the bipolar 5 v range, when using the unipolar 0 v to 5 v range the lsb size is 1.22 mv. therefore the designer must be conscious of minimizing noise in both the converter itself and in the surrounding circuitry. switching mode power supplies are not recommended as switch- ing spikes can feedthrough to the on-chip amplifier. other causes of concern are ground loops and feedthrough from microproces- sors. these are factors which influence any high performance converter, and proper printed circuit board layout which mini- mizes these effects is essential to obtain high performance. layout hints ensure that the layout has the digital and analog tracks sepa- rated as much as possible. take care not to run any digital track alongside an analog signal track. establish a single point analog ground separate from the logic system ground. place this star ground as close as possible to the AD7249. connect all analog grounds to this star point and also connect the AD7249 dgnd pin to this point. do not connect any other digital grounds to this analog ground point. low impedance analog and digital power supply common returns are essential for low noise opera- tion of high performance converters. to accomplish this track widths should be kept a wide as possible and also the use of ground planes minimizes impedance paths and also guards the analog circuitry from digital noise. noise keep the signal leads on the v outa and v outb signals and the signal return leads to agnd as short as possible to minimize noise coupling. in applications where this is not possible use a shielded cable between the dac outputs and their destination. reduce the ground circuit impedance as much as possible since any potential difference in grounds between the dac and its destination device appears as an error voltage in series with the dac output. power supply decoupling to achieve optimum performance when using the AD7249, the v dd and v ss lines should be decoupled to agnd using 0.1 m f capacitors. in noisy environments it is recommended that 10 m f capacitors be connected in parallel with the 0.1 m f capacitors.
rev. 0 C10C AD7249 microprocessor interfacing microprocessor interfacing to the AD7249 is via a serial bus which uses standard protocol compatible with dsp processors and microcontrollers. the communications channel requires a three-wire interface consisting of a clock signal, a data signal and a synchronization signal. the AD7249 requires a 16-bit data word with data valid on the falling edge of sclk. for all the interfaces, the dac update may be done automatically when all the data is clocked in or it may be done under control of ldac . figures 11 to 15 show the AD7249 configured for interfacing to a number of popular dsp processors and microcontrollers. AD7249Cadsp-2101/adsp-2102 interface figure 11 shows a serial interface between the AD7249 and the adsp-2101/ adsp-2102 dsp processor. the adsp-2101/ adsp-2102 contains two serial ports and either port may be used in the interface. the data transfer is initiated by tfs go- ing low. data from the adsp-2101/adsp-2102 is clocked into the AD7249 on the falling edge of sclk. db12 of the 16-bit serial data stream selects the dac to be updated. both dacs can be updated by holding ldac high while performing two write cycles to the dac. tfs must be taken high after each 16 bit write cycle. ldac is brought low at the end of the sec- ond cycle and both dac outputs are updated together. in the interface shown the dac is updated using an external timer dt sdin sync sdin sclk ldac AD7249* timer tfs dt sclk adsp-2101/ adsp-2102* *additional pins omitted for clarity. figure 11. AD7249Cadsp-2101/adsp-2102 interface which generates an ldac pulse. this could also be done using a control or decoded address line from the processor. alterna- tively, if the ldac input is hardwired low the output update takes place automatically on the 16th falling edge of sclk. AD7249Cdsp56000 interface a serial interface between the AD7249 and the dsp56000 is shown in figure 12. the dsp56000 is configured for normal mode asynchronous operation with gated clock. it is also set up for a 16-bit word with sck and sc2 as outputs and the fsl control bit set to a 0. sck is internally generated on the dsp56000 and applied to the AD7249 sclk input. data from the dsp56000 is valid on the falling edge of sck. the sc2 output provides the framing pulse for valid data. this line must be inverted before being applied to the sync input of the AD7249. dt sdin sync sdin sclk ldac AD7249* timer sc2 std sck dsp56000 *additional pins omitted for clarity. figure 12. AD7249Cdsp5600 interface in this interface an external ldac pulse generated from an ex- ternal timer is used to update the outputs of the dacs. this update can also be produced using a bit programmable control line from the dsp56000. AD7249Ctms32020 interface figure 13 shows a serial interface between the AD7249 and the tms32020 dsp processor. in this interface, the clkx and fsx signals for the tms32020 should be generated using external clock/timer circuitry. the fsx pin of the tms32020 must be configured as an input. data from the tms32020 is valid on the falling edge of clkx. the clock/timer circuitry generates the ldac signal for the AD7249 to synchronize the update of the output with the serial transmission. alternatively, the automatic update mode may be selected by connecting ldac to dgnd. dt sdin sync sdin sclk ldac AD7249* dx clkx fsx tms32020 *additional pins omitted for clarity. clock/ timer figure 13. AD7249Ctms32020 interface
AD7249 rev. 0 C11C AD7249C68hc11 interface figure 14 shows a serial interface between the AD7249 and the 68hc11 microcontroller. sck of the 68hc11 drives sclk of the AD7249 while the mosi output drives the serial data line of the AD7249. the sync signal is derived from a port line (pc0 shown). for correct operation of this interface, the 68hc11 should be configured such that its cpol bit is a 0 and its cpha bit is a 1. when data is to be transmitted to the part, pc0 is taken low. when the 68hc11 is configured like this, data on mosi is valid on the falling edge of sck. the 68hc11 transmits its se- rial data in 8-bit bytes with only eight falling clock edges occur- ring in the transmit cycle. to load data to the AD7249, pc0 is left low after the first eight bits are transferred and a second byte of data is then transferred serially to the AD7249. when the second serial transfer is complete, the pc0 line is taken high. figure 14 shows the ldac input of the AD7249 being driven from another bit programmable port line (pc1). as a result , both dacs can be updated simultaneously by taking ldac low after both dacs latches have updated. dt sdin sync sdin sclk ldac AD7249* pc0 pc1 68hc11* *additional pins omitted for clarity. mosi sck figure 14. AD7249C68hc11 interface AD7249C87c51 interface a serial interface between the AD7249 and the 87c51 micro- controller is shown in figure 15. txd of the 87c51 drives sclk of the AD7249 while rxd drives the serial data line of the part. the sync signal is derived from the port line p3.3 and the ldac line is driven port line p3.2. the 87c51 provides the lsb of its sbuf register as the first bit in the serial data stream. therefore, the user will have to en- sure that the data in the sbuf register is arranged correctly so that the dont care bits are the first to be transmitted to the AD7249 and the last bit to be sent is the lsb of the word to be loaded to the AD7249. when data is to be transmitted to the part, p3.3 is taken low. data on rxd is valid on the falling edge of txd. the 87c51 transmits its serial data in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. to load data to the AD7249, p3.3 is left low after the first eight bits are transferred, and a second byte of data is then transferred serially to the AD7249 with db12 used to select the appropriate dac register. when the second serial transfer is complete, the p3.3 line is taken high and then taken low again to start the loading sequence to the second dac (see timing diagram figure 8). figure 15 shows the ldac input of the AD7249 driven from the bit programmable port line p3.2. as a result, both dac outputs can be updated simultaneously by taking the ldac line low following the completion of the write cycle to the sec- ond dac. alternatively ldac could be hardwired low and the analog output will be updated on the sixteenth falling edge of txd after the sync signal for the dac has gone low. dt sdin sync sdin sclk ldac AD7249* p3.3 p3.2 87c51* *additional pins omitted for clarity. rxd txd figure 15. AD7249C87c51 interface applications opto-isolated interface in many process control type applications it is necessary to pro- vide an isolation barrier between the controller and the unit being controlled. opto-isolators can provide voltage isolation in excess of 3 k w . the serial loading structure of the AD7249 makes it ideal for opto-isolated interfaces as the number of interface lines is kept to a minimum. figure 16 shows a 2-channel isolated interface using the AD7249. the sequence of events to program the output channels is as follows. 1. take the sync line low. 2. transmit the 16-bit word for dac a (db 12 of the 16 bit data word selects the dac, db12 = 0 to select dac a) and bring the sync line high after the 16 bits have been trans- mitted. 3. bring sync line low again and transmit 16 bits for dac b, bring sync back high at end of transmission. 4. pulse the ldac line low. this updates both output chan- nels simultaneously on the falling edge of ldac .
rev. 0 C12C AD7249 printed in u.s.a. c1785C18C4/93 outline dimensions dimensions shown in inches and (mm). quad opto-coupler *additional pins omitted for clarity sdin v outa v outb sclk AD7249* controller data out clock out sync out control out v dd sync ldac v outa v outb v dd v dd v dd figure 16. opto-isolated interface wide body soic (r-16) pin 1 0.299 (7.60) 0.291 (7.40) 0.419 (10.65) 0.404 (10.26) 1 16 9 8 0.018 (0.46) 0.014 (0.36) 0.050 (1.27) bsc 0.107 (2.72) 0.089 (2.26) 0.413 (10.50) 0.348 (10.10) 0.010 (0.25) 0.004 (0.10) 0.015 (0.38) 0.007 (1.18) 0.045 (1.15) 0.020 (0.50) 0.364 (9.246) 0.344 (8.738) plastic dip (n-16) 0.325 (8.25) 0.300 (7.62) 0.015 (0.381) 0.008 (0.204) 0.195 (4.95) 0.115 (2.93) pin 1 0.280 (7.11) 0.240 (6.10) 9 16 1 8 0.210 (5.33) 0.200 (5.05) 0.125 (3.18) 0.022 (0.558) 0.014 (0.356) 0.100 (2.54) bsc seating plane 0.060 (1.52) 0.015 (0.38) 0.150 (3.81) 0.070 (1.77) 0.045 (1.15) 0.840 (21.33) 0.745 (18.93) cerdip (q-16) 15 0 0.300 (7.62) ref 0.012 (0.305) 0.008 (0.203) pin 1 18 9 16 0.271 (6.89) 0.240 (6.09) 0.780 (19.81) 0.02 (0.5) 0.016 (0.406) 0.06 (1.52) 0.05 (1.27) 0.125 (3.17) min 0.11 (2.79) 0.099 (2.28) seating plane 0.163 (4.14) 0.133 (3.378) 0.21 (5.33) 0.15 (3.81)


▲Up To Search▲   

 
Price & Availability of AD7249

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X