Part Number Hot Search : 
010LF BUV50 TS1102 BUW133A BADXCF A35BD BR301 P100M1
Product Description
Full Text Search
 

To Download K3N6C1000E-GCTCYC Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 K3N6C1000E-YC
32M-Bit (4Mx8 /2Mx16) CMOS MASK ROM
FEATURES
* Switchable organization 4,194,304x8(byte mode) 2,097,152x16(word mode) * Fast access time 100ns(Max.) : CL=50pF 120ns(Max.) : CL=100pF * Supply voltage : single +5V * Current consumption Operating : 50mA(Max.) Standby : 50A(Max.) * Fully static operation * All inputs and outputs TTL compatible * Three state outputs * Package K3N6C1000E-YC : 48-TSOP1-1218
CMOS MASK ROM
GENERAL DESCRIPTION
The K3N6C1000E-YC is a fully static mask programmable ROM fabricated using silicon gate CMOS process technology, and is organized either as 4,194,304 x 8 bit(byte mode) or as 2,097,152 x 16 bit(word mode) depending on BHE voltage level.(See mode selection table) This device operates with a 5V single power supply, and all inputs and outputs are TTL compatible. Because of its asynchronous operation, it requires no external clock assuring extremely easy operation. It is suitable for use in program memory of microprocessor, and data memory, character generator. The K3N6C1000E-YC is packaged in a 48-TSOP1.
FUNCTIONAL BLOCK DIAGRAM
Pin Name A20 . . . . . . . . A0 A-1 ... CE OE BHE CONTROL LOGIC Q0/Q8 Q7/Q15 X BUFFERS AND DECODER MEMORY CELL MATRIX (2,097,152x16/ 4,194,304x8) A0 - A20 Q0 - Q14 Q15 /A-1 BHE Y BUFFERS AND DECODER DATA OUT BUFFERS CE SENSE AMP. OE VCC Vss Vss/DNU Pin Function Address Inputs Data Outputs Output 15(Word mode)/ LSB Address(Byte mode) Word/Byte selection Chip Enable Output Enable Power Ground Ground or Do not use
K3N6C1000E-YC
PIN CONFIGURATION
CMOS MASK ROM
BHE A16 A15 A14 A13 A12 A11 A10 A9 A8 A19 VSS/DNU A20 A18 A17 A7 A6 A5 A4 A3 A2 A1 A0 CE
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
TSOP1
48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25
VSS VSS Q15/A-1 Q7 Q14 Q6 Q13 Q5 Q12 Q4 VCC VCC VSS/DNU Q11 Q3 Q10 Q2 Q9 Q1 Q8 Q0 OE VSS VSS
K3N6C1000E-YC
ABSOLUTE MAXIMUM RATINGS
Item Voltage on Any Pin Relative to VSS Temperature Under Bias Storage Temperature Symbol VIN TBIAS TSTG Rating -0.3 to +7.0 -10 to +85 -55 to +150 Unit V C C
NOTE : Permanent device damage may occur if "ABSOLUTE MAXIMUM RATINGS" are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
RECOMMENDED OPERATING CONDITIONS(Voltage reference to VSS, TA=0 to 70C)
Item Supply Voltage Supply Voltage Symbol VCC VSS Min 4.5 0 Typ 5.0 0 Max 5.5 0 Unit V V
DC CHARACTERISTICS
Parameter Operating Current Standby Current(TTL) Standby Current(CMOS) Input Leakage Current Output Leakage Current Input High Voltage, All Inputs Input Low Voltage, All Inputs Output High Voltage Level Output Low Voltage Level Symbol ICC ISB1 ISB2 ILI ILO VIH VIL VOH VOL IOH=-400A IOL=2.1mA Test Conditions Cycle=5MHz, all outputs open, CE=OE=VIL, VIN=0.6V to 2.4V (AC Test Condition) CE=VIH, all outputs open CE=VCC, all outputs open VIN=0 to VCC VOUT=0 to VCC 2.2 -0.3 2.4 Min Max 50 1 50 10 10 VCC+0.3 0.8 0.4 Unit mA mA A A A V V V V
NOTE : Minimum DC Voltage(VIL) is -0.3V an input pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input pins(VIH) is VCC+0.3V which, during transitions, may overshoot to VCC+2.0V for periods <20ns.
K3N6C1000E-YC
MODE SELECTION
CE H L L OE X H L BHE X X H L Q15/A-1 X X Output Input Mode Standby Operating Operating Operating
CMOS MASK ROM
Data High-Z High-Z Q0~Q15 : Dout Q0~Q7 : Dout Q8~Q14 : Hi-Z Power Standby Active Active Active
CAPACITANCE(TA=25C, f=1.0MHz)
Item Output Capacitance Input Capacitance Symbol COUT CIN Test Conditions VOUT=0V VIN=0V Min Max 12 12 Unit pF pF
NOTE : Capacitance is periodically sampled and not 100% tested.
AC CHARACTERISTICS(TA=0C to +70C,VCC=5.0V10%, unless otherwise noted.)
TEST CONDITIONS
Item Input Pulse Levels Input Rise and Fall Times Input and Output timing Levels Output Loads Value 0.6V to 2.4V 10ns 0.8V and 2.0V 1 TTL Gate and CL=50pF or 100pF
READ CYCLE
Item Read Cycle Time Chip Enable Access Time Address Access Time Output Enable Access Time Output or Chip Disable to Output High-Z Output Hold from Address Change Symbol tRC tACE tAA tOE tDF tOH 0 K3N6C1000E-YC10 (CL=50pF) Min 100 100 100 50 20 0 Max K3N6C1000E-YC12 (CL=100pF) Min 120 120 120 60 20 Max ns ns ns ns ns ns Unit
K3N6C1000E-YC
TIMING DIAGRAM
READ
ADD A0~A20 A-1(*1) tACE CE tOE OE tOH DOUT D0~D7 D8~D15(*2) VALID DATA tAA
CMOS MASK ROM
ADD1 tRC
ADD2 tDF(*3)
VALID DATA
NOTES : *1.Byte Mode only. A-1 is Least Significant Bit Address.(BHE = VIL) *2. Word Mode only.(BHE = VIH) *3. tDF is defined as the time at which the outputs achieve the open circuit condition and is not referenced to VOH or VOL level.


▲Up To Search▲   

 
Price & Availability of K3N6C1000E-GCTCYC

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X