![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
Integrated Circuit Systems, Inc. ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR FEATURES * 1 LVCMOS/LVTTL output, 7 output impedence * Crystal oscillator interface designed for 25MHz, 18pF parallel resonant crystal * Output frequency: 125MHz * VCO range: 560MHz to 680MHz * RMS phase jitter @ 125MHz, using a 25MHz crystal (1.875MHz - 20MHz): 0.34ps (typical) * RMS phase noise at 125MHz (typical) Phase noise: Offset Noise Power 100Hz ............... -96.9 dBc/Hz 1KHz .............. -122.2 dBc/Hz 10KHz .............. -131.1 dBc/Hz 100KHz .............. -129.5 dBc/Hz * 3.3V operating supply * 0C to 70C ambient operating temperature * Industrial temperature information available upon request GENERAL DESCRIPTION The ICS840021 is a Gigabit Ethernet Clock Generator and a member of the HiPerClocksTM HiPerClockSTM family of high performance devices from ICS. The ICS840021 uses a 25MHz crystal to synthesize 125MHz. The ICS840021 has excellent phase jitter performance, over the 1.875MHz - 20MHz integration range. The ICS840021 is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space. ICS www..com BLOCK DIAGRAM OE 25MHz XTAL_IN PIN ASSIGNMENT VDDA OE XTAL_OUT XTAL_IN 1 2 3 4 8 7 6 5 VDD Q0 GND nc OSC XTAL_OUT Phase Detector VCO /5 Q0 ICS840021 /25 (fixed) 8-Lead TSSOP 4.40mm x 3.0mm x 0.925mm package body G Package Top View 840021AG www.icst.com/products/hiperclocks.html 1 REV. A NOVEMBER 30, 2004 Integrated Circuit Systems, Inc. ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR Type Power Input Input Pullup Description Analog supply pin. Output enable pin. When HIGH, Q0 output is enabled. When LOW, forces Q0 to HiZ state. LVCMOS/LVTTL interface levels. Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. No connect. Power supply ground. Single-ended clock output. LVCMOS/LVTTL interface levels. 7 output impedence. Core supply pin. TABLE 1. PIN DESCRIPTIONS Number 1 2 3, 4 5 www..com Name VDDA OE XTAL_OUT, XTAL_IN nc GND Q0 VDD Unused Power Output Power 6 7 8 NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS Symbol CIN CPD RPULLUP ROUT Parameter Input Capacitance Power Dissipation Capacitance Input Pullup Resistor Output Impedance 5 VDD, VDDA = 3.465V Test Conditions Minimum Typical 4 24 51 7 12 Maximum Units pF pF K TABLE 3. CONTROL FUNCTION TABLE Control Inputs OE 0 1 Output Q0 Hi-Z Active 840021AG www.icst.com/products/hiperclocks.html 2 REV. A NOVEMBER 30, 2004 Integrated Circuit Systems, Inc. ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR 4.6V -0.5V to VDD + 0.5 V -0.5V to VDD + 0.5V 101.7C/W (0 mps) -65C to 150C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. ABSOLUTE MAXIMUM RATINGS Supply Voltage, VDD Inputs, VI Outputs, VO Package Thermal Impedance, JA Storage Temperature, TSTG www..com TABLE 4A. POWER SUPPLY DC CHARACTERISTICS, VDD = VDDA = 3.3V5%, TA = 0C TO 70C Symbol VDD VDDA IDD IDDA Parameter Core Supply Voltage Analog Supply Voltage Power Supply Current Analog Supply Current Test Conditions Minimum 3.135 3.135 Typical 3.3 3.3 Maximum 3.465 3.465 75 15 Units V V mA mA TABLE 4B. LVCMOS/LVTTL DC CHARACTERISTICS, VDD = VDDA = 3.3V5%, TA = 0C TO 70C Symbol VIH VIL IIH IIL VOH Parameter Input High Voltage Input Low Voltage Input High Current Input Low Current OE OE VDD = VIN = 3.465V VDD = 3.465V, VIN = 0V -150 2.6 0.5 Test Conditions Minimum 2 -0.3 Typical Maximum VDD + 0.3 0.8 5 Units V V A A V V Output High Voltage; NOTE 1 VOL Output Low Voltage; NOTE 1 NOTE 1: Outputs terminated with 50 to VDD/2. See Parameter Measurement Information Section, "3.3V Output Load Test Circuit". TABLE 5. CRYSTAL CHARACTERISTICS Parameter Mode of Oscillation Frequency Equivalent Series Resistance (ESR) Shunt Capacitance Test Conditions Minimum Typical Fundamental 25 50 7 MHz pF Maximum Units TABLE 6. AC CHARACTERISTICS, VDD = VDDA = 3.3V5%, TA = 0C TO 70C Symbol fOUT Parameter Output Frequency RMS Phase Jitter (Random); NOTE 1 Output Rise/Fall Time Test Conditions Minimum Typical 125 Intergration Range: 1.875MHz to 20MHz 20% to 80% 250 48 0.34 550 52 Maximum Units MHz ps ps % tjit(O) tR / tF odc Output Duty Cycle NOTE 1: Please refer to the Phase Noise Plot. 840021AG www.icst.com/products/hiperclocks.html 3 REV. A NOVEMBER 30, 2004 Integrated Circuit Systems, Inc. ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR TYPICAL PHASE NOISE AT 125MHZ 0 -10 -20 www..com -30 -40 -50 -60 -70 10 Gb Ethernet Filter 125MHz RMS Phase Jitter (Random) 1.875MHz to 20MHz = 0.34ps (typical) NOISE POWER dBc Hz -80 -90 -100 -110 Raw Phase Noise Data -120 -130 -140 -150 -160 -170 -180 -190 100k 1k Phase Noise Result by adding a 10 Gb Ethernet Filter to raw data 10k 100k 1M 10M 100M OFFSET FREQUENCY (HZ) 840021AG www.icst.com/products/hiperclocks.html 4 REV. A NOVEMBER 30, 2004 Integrated Circuit Systems, Inc. ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR PARAMETER MEASUREMENT INFORMATION 1.65V 5% Phase Noise Plot V DD www..com LVCMOS GND Qx Noise Power SCOPE Phase Noise Mask f1 Offset Frequency f2 -1.65V 5% RMS Jitter = Area Under the Masked Phase Noise Plot 3.3V OUTPUT LOAD AC TEST CIRCUIT RMS PHASE JITTER V DD Q0 Pulse Width t 2 80% 20% tR 80% 20% tF PERIOD Clock Outputs odc = t PW t PERIOD OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD OUTPUT RISE/FALL TIME 840021AG www.icst.com/products/hiperclocks.html 5 REV. A NOVEMBER 30, 2004 Integrated Circuit Systems, Inc. ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR APPLICATION INFORMATION POWER SUPPLY FILTERING TECHNIQUES www..com As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS840021 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. VDD and VDDA should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a 10 resistor along with a 10F and a .01F bypass capacitor should be connected to each VDDA pin. 3.3V VDD .01F 10 V DDA .01F 10F FIGURE 1. POWER SUPPLY FILTERING CRYSTAL INPUT INTERFACE The ICS840021 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in Figure 2 below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts. XTAL_OUT C1 33p X1 18pF Parallel Crystal XTAL_IN C2 27p Figure 2. CRYSTAL INPUt INTERFACE 840021AG www.icst.com/products/hiperclocks.html 6 REV. A NOVEMBER 30, 2004 Integrated Circuit Systems, Inc. ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR output frequency. The C1 = 27pF and C2 = 33pF are recommended for frequency accuracy. For different board layout, the C1 and C2 values may be slightly adjusted for optimizing frequency accuracy. APPLICATION SCHEMATIC Figure 3A shows a schematic example of the ICS840021. An example of LVCMOS termination is shown in this schematic. Additional LVCMOS termination approaches are shown in the LVCMOS Termination Application Note. In this example, an 18pF parallel resonant 25MHz crystal is used for generating 125MHz www..comVDD R2 10 C3 VDDA C4 0.1u 10uF U1 OE 1 2 3 4 VDDA OE XTAL_OUT XTAL_IN VDD Q0 GND NC 8 7 6 5 VDD Q R3 43 Zo = 50 Ohm C2 33pF X1 ICS840021 C5 0.1u LVCMOS C1 27pF VDD=3.3V FIGURE 3A. ICS840021 SCHEMATIC EXAMPLE PC BOARD LAYOUT EXAMPLE Figure 3B shows an example of ICS840021 P.C. board layout. The crystal X1 footprint shown in this example allows installation of either surface mount HC49S or through-hole HC49 package. The footprints of other components in this example are listed in the Table 7. There should be at least one decoupling capacitor per power pin. The decoupling capacitors should be located as close as possible to the power pins. The layout assumes that the board has clean analog power ground plane. TABLE 7. FOOTPRINT TABLE Reference C1, C2 C3 C4, C5 Size 0402 0805 0603 R2, R3 0603 NOTE: Table 6, lists component sizes shown in this layout example. FIGURE 3B. ICS840021 PC BOARD LAYOUT EXAMPLE 840021AG www.icst.com/products/hiperclocks.html 7 REV. A NOVEMBER 30, 2004 Integrated Circuit Systems, Inc. ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR RELIABILITY INFORMATION TABLE 8. JAVS. AIR FLOW TABLE FOR 8 LEAD TSSOP www..com JA by Velocity (Meters per Second) 0 1 90.5C/W 2.5 89.8C/W Multi-Layer PCB, JEDEC Standard Test Boards 101.7C/W TRANSISTOR COUNT The transistor count for ICS840021 is: 1961 840021AG www.icst.com/products/hiperclocks.html 8 REV. A NOVEMBER 30, 2004 Integrated Circuit Systems, Inc. ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR 8 LEAD TSSOP PACKAGE OUTLINE - G SUFFIX FOR www..com TABLE 9. PACKAGE DIMENSIONS SYMBOL N A A1 A2 b c D E E1 e L aaa 0.45 0 -4.30 0.65 BASIC 0.75 8 0.10 -0.05 0.80 0.19 0.09 2.90 6.40 BASIC 4.50 Millimeters Minimum 8 1.20 0.15 1.05 0.30 0.20 3.10 Maximum Reference Document: JEDEC Publication 95, MO-153 840021AG www.icst.com/products/hiperclocks.html 9 REV. A NOVEMBER 30, 2004 Integrated Circuit Systems, Inc. ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR Marking 021AG 021AG Package 8 lead TSSOP 8 lead TSSOP on Tape and Reel Count 100 per tube 2500 Temperature 0C to 70C 0C to 70C TABLE 10. ORDERING INFORMATION Part/Order Number ICS840021AG ICS840021AGT www..com The aforementioned trademarks, HiPerClockSTM and FemtoClocksTM are a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. 840021AG www.icst.com/products/hiperclocks.html 10 REV. A NOVEMBER 30, 2004 Integrated Circuit Systems, Inc. ICS840021 FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL CLOCK GENERATOR REVISION HISTORY SHEET Rev A A Table T10 T8 Page 10 3 8 Description of Change Ordering Information Table - correct count from 154 to 100. Absolute Maximum Ratings - corrected Package Thermal Impedance air flow. Corrected air flow in table. Date 10/14/04 11/30/04 www..com 840021AG www.icst.com/products/hiperclocks.html 11 REV. A NOVEMBER 30, 2004 |
Price & Availability of ICS840021
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |