Part Number Hot Search : 
FSS238 P1500 W26010A V18F1 78041 00230 FR303 SMA40
Product Description
Full Text Search
 

To Download LC871H92A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Ordering number : ENA1188
LC871HC4A LC871H92A
Overview
CMOS IC 128K/96K-byte ROM and 12288-byte RAM integrated
8-bit 1-chip Microcontroller with USB-host controller
The LC871HC4A/92A is an 8-bit microcomputer that, centered around a CPU running at a minimum bus cycle time of 83.3ns, integrates on a single chip a number of hardware features such as 128K/96K-byte ROM, 12288-byte RAM, a sophisticated 16-bit timer/counter (may be divided into 8-bit timers), a 16-bit timer (may be divided into 8-bit timers or PWMs), four 8-bit timers with a prescaler, a base timer serving as a time-of-day clock, 3 channels of synchronous SIO interface with automatic data transfer capabilities, an asynchronous/synchronous SIO interface, a UART interface (full duplex), a full-speed USB interface (host control function), an 8-bit 12-channel AD converter, 2 channels of 12-bit PWM, a system clock frequency divider, an infrared remote control receiver circuit, and a 40-source 10-vector interrupt feature.
Features
ROM * 131072 x 8 bits (LC871HC4A) * 98304 x 8 bits (LC871H92A) RAM * 12288 x 9 bits Bus Cycle Time * 83.3ns (When CF=12MHz) Note: The bus cycle time here refers to the ROM read speed. Minimum Instruction Cycle Time (tCYC) * 250ns (When CF=12MHz)
Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use. Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
Ver.1.01
52108HKIM 20080402-S00004 No.A1188-1/27
LC871HC4A/92A
Ports * I/O ports Ports whose I/O direction can be designated in 1-bit units 28 (P10 to P17, P20 to P27, P30 to P34, P70 to P73, PWM0, PWM1, XT2) Ports whose I/O direction can be designated in 4-bit units 8 (P00 to P07) * USB ports 2 (UHD+, UHD-) * Dedicated oscillator ports 2 (CF1, CF2) * Input-only port (also used for oscillation) 1 (XT1) * Reset pins 1 (RES) * Power supply pins 6 (VSS1 to 3, VDD1 to 3) Timers * Timer 0: 16-bit timer/counter with 2 capture registers. Mode 0: 8-bit timer with an 8-bit programmable prescaler (with two 8-bit capture registers) x 2 channels Mode 1: 8-bit timer with an 8-bit programmable prescaler (with two 8-bit capture registers) + 8-bit counter (with two 8-bit capture registers) Mode 2: 16-bit timer with an 8-bit programmable prescaler (with two 16-bit capture registers) Mode 3: 16-bit counter (with two 16-bit capture registers) * Timer 1: 16-bit timer/counter that supports PWM/toggle outputs Mode 0: 8-bit timer with an 8-bit prescaler (with toggle outputs) + 8-bit timer/ counter with an 8-bit prescaler (with toggle outputs) Mode 1: 8-bit PWM with an 8-bit prescaler x 2 channels Mode 2: 16-bit timer/counter with an 8-bit prescaler (with toggle outputs) (toggle outputs also possible from lower-order 8 bits) Mode 3: 16-bit timer with an 8-bit prescaler (with toggle outputs) (lower-order 8 bits may be used as a PWM output) * Timer 4: 8-bit timer with a 6-bit prescaler * Timer 5: 8-bit timer with a 6-bit prescaler * Timer 6: 8-bit timer with a 6-bit prescaler (with toggle outputs) * Timer 7: 8-bit timer with a 6-bit prescaler (with toggle outputs) * Base timer 1) The clock is selectable from the subclock (32.768kHz crystal oscillation), system clock, and timer 0 prescaler output. 2) Interrupts programmable in 5 different time schemes SIO * SIO0: Synchronous serial interface 1) LSB first/MSB first mode selectable 2) Transfer clock cycle: 4/3 to 512/3 tCYC 3) Automatic continuous data transmission (1 to 256 bits, specifiable in 1-bit units) (Suspension and resumption of data transmission possible in 1 byte units) * SIO1: 8-bit asynchronous/synchronous serial interface Mode 0: Synchronous 8-bit serial I/O (2- or 3-wire configuration, 2 to 512 tCYC transfer clocks) Mode 1: Asynchronous serial I/O (half-duplex, 8 data bits, 1 stop bit, 8 to 2048 tCYC baudrates) Mode 2: Bus mode 1 (start bit, 8 data bits, 2 to 512 tCYC transfer clocks) Mode 3: Bus mode 2 (start detect, 8 data bits, stop detect) * SIO4: Synchronous serial interface 1) LSB first/MSB first mode selectable 2) Transfer clock cycle: 4/3 to 1020/3 tCYC 3) Automatic continuous data transmission (1 to 4096 bytes, specifiable in 1 byte units) (Suspension and resumption of data transmission possible in 1 byte units or in word units) 4) Auto-start-on-falling-edge function 5) Clock polarity selectable 6) CRC16 calculator circuit built in
Continued on next page.
No.A1188-2/27
LC871HC4A/92A
Continued from preceding page.
* SIO9: Synchronous serial interface 1) LSB first/MSB first mode selectable 2) Transfer clock cycle: 4/3 to 1020/3 tCYC 3) Automatic continuous data transmission (1 to 4096 bytes, specifiable in 1 byte units) (Suspension and resumption of data transmission possible in 1 byte units or word units) 4) Auto-start-on-falling-edge function 5) Clock polarity selectable 6) CRC16 calculator circuit built in Full Duplex UART 1) Data length: 7/8/9 bits selectable 2) Stop bits: 1 bit (2 bits in continuous transmission mode) 3) Baud rate: 16/3 to 8192/3 tCYC AD Converter: 8 bits x 12 channels PWM: Multifrequency 12-bit PWM x 2 channels Infrared Remote Control Receiver Circuit 1) Noise rejection function (noise filter time constant: Approx. 120s when the 32.768kHz crystal oscillator is selected as the base clock) 2) Supports data encoding systems such as PPM (Pulse Position Modulation) and Manchester encoding. 3) X'tal HOLD mode reset function USB Interface (host control function) 1) Compliant with full-speed (12M bps) specifications 2) Supports 4 transfer types (control transfer, bulk transfer, interrupt transfer, and isochronous transfer). Audio Interface 1) Sampling frequency (fs): 32kHz, 44.1kHz, 48kHz 2) Master clock frequency (internal PLL): 12.288MHz, 16.9344MHz, 18.432MHz 3) Bit clock selectable: 48fs/64fs 4) Data bit length: 16/18/20/24 bits 5) LSB first/MSB firsts selectable 6) Left-justification/right-justification selectable Watchdog Timer * Watchdog timer using external RC circuitry * Interrupt and reset signals selectable Clock Output Function 1) Can output a clock with a clock rate of 1/1, 1/2, 1/4, 1/8, 1/16, 1/32, or 1/64 of the source oscillator clock selected as the system clock. 2) Can output the source oscillation clock for the subclock.
No.A1188-3/27
LC871HC4A/92A
Interrupts * 40 sources, 10 vector addresses 1) Provides three levels (low (L), high (H), and highest (X)) of multiplex interrupt control. Any interrupt requests of the level equal to or lower than the current interrupt are not accepted. 2) When interrupt requests to two or more vector addresses occur at the same time, the interrupt of the highest level takes precedence over the other interrupts. For interrupts of the same level, the interrupt into the smallest vector address takes precedence.
No. 1 2 3 4 5 6 7 8 9 10 Vector Address 00003H 0000BH 00013H 0001BH 00023H 0002BH 00033H 0003BH 00043H 0004BH Level X or L X or L H or L H or L H or L H or L H or L H or L H or L H or L INT0 INT1 INT2/T0L/INT4/UHC bus active/remote control signal receive INT3/INT5/base timer T0H/INT6/UHC device connected/UHC disconnected/UHC resume T1L/T1H/INT7/SIO9/AIF start SIO0/UART1 receive SIO1/SIO4/UART1 transmit/end of AIF ADC/T6/T7/UHC-ACK/UHC-NAK/UHC error/UHC STALL Port 0/PWM0/PWM1/T4/T5/UHC-SOF/DMCOPY Interrupt Source
* Priority levels X > H > L * Of interrupts of the same level, the one with the smallest vector address takes precedence. Subroutine Stack Levels: 6144 levels maximum (The stack is allocated in RAM.) High-speed Multiplication/Division Instructions * 16 bits x 8 bits (5 tCYC execution time) * 24 bits x 16 bits (12 tCYC execution time) * 16 bits / 8 bits (8 tCYC execution time) * 24 bits / 16 bits (12 tCYC execution time) Oscillation and PLL Circuits * RC oscillation circuit (internal): * CF oscillation circuit: * Crystal oscillation circuit: * PLL circuit (internal):
For system clock For system clock For system clock, time-of-day clock For USB interface (see Fig.5)), audio interface (see Fig. 6)
Standby Function * HALT mode: Halts instruction execution while allowing the peripheral circuits to continue operation. 1) Oscillation is not halted automatically. 2) There are three ways of resetting the HALT mode. (1) Setting the reset pin to the lower level. (2) Reset generated by watchdog timer (3) Interrupt generation * HOLD mode: Suspends instruction execution and the operation of the peripheral circuits. 1) The PLL base clock generator, CF, RC and crystal oscillators automatically stop operation. 2) There are five ways of resetting the HOLD mode. (1) Setting the reset pin to the lower level. (2) Reset generated by watchdog timer (3) Setting at least one of the INT0, INT1, INT2, INT4, and INT5 pins to the specified level (4) Having an interrupt source established at port 0 (5) Having an bus active interrupt source established in the USB host controll circuit
Continued on next page.
No.A1188-4/27
LC871HC4A/92A
Continued from preceding page.
* X'tal HOLD mode: Suspends instruction execution and the operation of the peripheral circuits except the base timer. 1) The PLL base clock generator, CF and RC oscillator automatically stop operation. 2) The state of crystal oscillation established when the X'tal HOLD mode is entered is retained. 3) There are seven ways of resetting the X'tal HOLD mode. (1) Setting the reset pin to the low level (2) Reset generated by watchdog timer (3) Setting at least one of the INT0, INT1, INT2, INT4, and INT5 pins to the specified level (4) Having an interrupt source established at port 0 (5) Having an interrupt source established in the base timer circuit (6) Having an bus active interrupt source established in the USB host controll circuit (7) Having an interrupt source established in the infrared remote controller receiver circuit Package Form * SQFP48(7x7): Lead-free type Development Tools * On-chip debugger: TCB87- type-B + LC87F1HC4A
Package Dimensions
unit : mm (typ) 3163B
9.0 7.0 36 37 25 24
48 1 0.5 (0.75) 12 0.18
13
7.0 9.0
1.7max
0.1
(1.5)
SANYO : SQFP48(7X7)
0.5
0.15
No.A1188-5/27
LC871HC4A/92A
Pin Assignment
P27/INT5/SCK9 P26/INT5/SI9/WR9 P25/INT5/SO9/RD9 P24/INT5/INT7/SCK4 P23/INT4/SI4/WR P22/INT4/SO4/RD P21/INT4 P20/INT4/INT6 P07/AN7/T7O/LRCK P06/AN6/T6O/BCLK P05/AN5/CKO/SDAT P04/AN4 UHDUHD+ VDD3 VSS3 P34/UFILT P33/AFILT P32 P31/URX1 P30/UTX1 P70/INT0/T0LCP/AN8 P71/INT1/T0HCP/AN9 P72/INT2/T0IN 37 38 39 40 41 42 43 44 45 46 47 48 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13
LC871HC4A LC871HC92A
P03/AN3 P02/AN2 P01/AN1 P00/AN0 VSS2 VDD2 PWM0/MCLKO PWM1/MCLKI P17/T1PWMH/BUZ P16/T1PWML P15/SCK1 P14/SI1/SB1
P73/INT3/T0IN/RMIN RES XT1/AN10 XT2/AN11 VSS1 CF1 CF2 VDD1 P10/SO0 P11/SI0/SB0 P12/SCK0 P13/SO1
1 2 3 4 5 6 7 8 9 10 11 12
Top view
SANYO : SQFP48(7x7) "Lead-free Type"
SQFP48 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
NAME P73/INT3/T0IN/RMIN RES XT1/AN10 XT2/AN11 VSS1 CF1 CF2 VDD1 P10/SO0 P11/SI0/SB0 P12/SCK0 P13/SO1 P14/SI1/SB1 P15/SCK1 P16/T1PWML P17/T1PWMH/BUZ PWM1/MCLKI PWM0/MCLKO VDD2 VSS2 P00/AN0 P01/AN1 P02/AN2 P03/AN3
SQFP48 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
NAME P04/AN4 P05/AN5/CKO/SDAT P06/AN6/T6O/BCLK P07/AN7/T7O/LRCK P20/INT4/INT6 P21/INT4 P22/INT4/SO4/RD P23/INT4/SI4/WR P24/INT5/INT7/SCK4 P25/INT5/SO9/RD9 P26/INT5/SI9/WR9 P27/INT5/SCK9 UHDUHD+ VDD3 VSS3 P34/UFILT P33/AFILT P32 P31/URX1 P30/UTX1 P70/INT0/T0LCP/AN8 P71/INT1/T0HCP/AN9 P72/INT2/T0IN
No.A1188-6/27
LC871HC4A/92A
System Block Diagram
Interrupt control
IR
PLA
Standby control CF RC X'tal
ROM
USB PLL Clock generator PC
SIO0 SIO1 SIO4
Bus interface Port 0 Port 1 Port 2
ACC B register C register
SIO9 Timer 0 Timer 1 Timer 4 Timer 5 Timer 6 Timer 7 Base timer PWM0 PWM1 USB host
ALU Port 3 Port 7 INT0 to INT7 Noise filter UART1 Audio interface ADC
Infrared remote control receiver circuit
PSW RAR RAM Stack pointer Watchdog timer
Onchip debugger (LC87F1HC4A)
No.A1188-7/27
LC871HC4A/92A
Pin Description
Pin Name VSS1,VSS2, VSS3 VDD1, VDD2 VDD3 Port 0 P00 to P07 I/O I/O - power supply + power supply USB reference voltage * 8-bit I/O ports * I/O specifiable in 4-bit units * Pull-up resistors can be turned on and off in 4-bit units. * HOLD reset input * Port 0 interrupt input * Pin functions AD converter input ports: AN0 to AN7(P00 to P07) P05: System clock output/audio interface SDAT input/output P06: Timer 6 toggle output/audio interface BCLK input/output P07: Timer 7 toggle output/audio interface LRCK input/output Port 1 P10 to P17 I/O * 8-bit I/O ports * I/O specifiable in 1-bit units * Pull-up resistors can be turned on and off in 1-bit units. * Pin functions P10: SIO0 data output P11: SIO0 data input/bus input/output P12: SIO0 clock input/output P13: SIO1 data output Port 2 P20 to P27 I/O * 8-bit I/O ports * I/O specifiable in 1-bit units * Pull-up resistors can be turned on and off in 1-bit units. * Pin functions P20 to P23: INT4 input/HOLD reset input/timer 1 event input/timer 0L capture input/ timer 0H capture input P24 to P27: INT5 input/HOLD reset input/timer 1 event input/timer 0L capture input/ timer 0H capture input P20: INT6 input/timer 0L capture 1 input P22: SIO4 data input/output/parallel interface RD output P23: SIO4 data input/output/parallel interface WR output P24: SIO4 clock input/output/INT7 input/timer 0H capture 1 input P25: SIO9 data input/output/parallel interface RD9 output P26: SIO9 data input/output/parallel interface WR9 output P27: SIO9 clock input/output Interrupt acknowledge types Rising INT4 INT5 INT6 INT7 Port 3 P30 to P34 I/O * 5-bit I/O ports * I/O specifiable in 1-bit units * Pull-up resistors can be turned on and off in 1-bit units. * Pin functions P30: UART1 transmit P31: UART1 receive P33: Audio interface PLL filter pin (see Fig. 6.) P34: USB interface PLL filter pin (see Fig. 5.) enable enable enable enable Falling enable enable enable enable Rising & Falling enable enable enable enable H level disable disable disable disable L level disable disable disable disable Yes P14: SIO1 data input/bus input/output P15: SIO1 clock input/output P16: Timer 1 PWML output P17: Timer 1 PWMH output/beeper output Yes Yes Description No No Yes Yes Option
Continued on next page.
No.A1188-8/27
LC871HC4A/92A
Continued from preceding page.
Pin Name Port 7 P70 to P73 I/O I/O * 4-bit I/O port * I/O specifiable in 1-bit units * Pull-up resistors can be turned on and off in 1-bit units. * Pin functions P70: INT0 input/HOLD reset input/timer 0L capture input/watchdog timer output P71: INT1 input/HOLD reset input/timer 0H capture input P72: INT2 input/HOLD reset input/timer 0 event input/timer 0L capture input/ high speed clock counter input P73: INT3 input (input with noise filter)/timer 0 event input/timer 0H capture input/ IR remote controller receiver input AD converter input ports: AN8(P70), AN9(P71) Interrupt acknowledge types Rising INT0 INT1 INT2 INT3 enable enable enable enable Falling enable enable enable enable Rising & Falling disable disable enable enable H level enable enable disable disable L level enable enable disable disable Description Option No
PWM0 PWM1
I/O
PWM0, PWM1 output port General-purpose input port * Pin functions PWM0: Audio interface master clock output PWM1: Audio interface master clock input
No
UHDUHD+ RES XT1
I/O I/O Input Input
USB data I/O pin UHD-/general-purpose I/O port USB data I/O pin UHD+/general-purpose I/O port Reset pin * 32.768kHz crystal oscillator input * Pin functions General-purpose input port AD converter input ports: AN10 Must be connected to VDD1 when not to be used. * 32.768kHz crystal oscillator output * Pin functions General-purpose I/O AD converter input port: AN11 Must be set for oscillation and kept open if not to be used.
No No No No
XT2
I/O
No
CF1 CF2
Input Output
Ceramic/crystal resonator input Ceramic/crystal resonator output
No No
No.A1188-9/27
LC871HC4A/92A
Port Output Types
The table below lists the types of port outputs and the presence/absence of a pull-up resistor. Data can be read into any input port even if it is in the output mode.
Port Name P00 to P07 Option selected in units of each bit Option type 1 2 P10 to P17 P20 to P27 P30 to P34 P70 P71 to P73 PWM0, PWM1 UHD+, UHDXT1 XT2 each bit 1 2 No No No No No No CMOS Nch-open drain CMOS Nch-open drain Nch-open drain CMOS CMOS CMOS Input only 32.768kHz crystal resonator output (N channel open drain when in general-purpose output mode) Output type Pull-up resistor Programmable (Note 1) No Programmable Programmable Programmable Programmable No No No No
Note 1: Programmable pull-up resistors for port 0 are controlled in 4 bit units (P00 to 03, P04 to 07).
User Option List
Option Name Port output form Option Type P00 to P07 Mask Version *1 Flash Version Option Selected in Units of each bit CMOS Nch-open drain P10 to P17 each bit CMOS Nch-open drain P20 to P27 each bit CMOS Nch-open drain P30 to P34 each bit CMOS Nch-open drain Program start address USB Regulator USB Regulator x *2 00000h 1FE00h USE NONUSE USB Regulator (at HOLD mode) USB Regulator (at HALT mode) USE NONUSE USE NONUSE Specified item
*1: Mask option selection - No change possible after the mask is completed. *2: Program start address of the mask version is 00000h.
No.A1188-10/27
LC871HC4A/92A
Power Pin Treatment
Connect the IC as shown below to minimize the noise input to the VDD1 pin. and extend the backup period. Be sure to electrically short the VSS1, VSS2, and VSS3 pins. Example 1: When the microcontroller is in the backup state in the HOLD mode, the power to sustain the high level of output ports is supplied by their backup capacitors.
LSI Power supply For backup VDD1 VDD2 VDD3
VSS1 VSS2 VSS3
Example 2: The high level output at ports is not sustained and unstable in the HOLD backup mode.
LSI VDD1 VDD2 VDD3
For backup Power supply
VSS1 VSS2 VSS3
No.A1188-11/27
LC871HC4A/92A
USB Reference Power Option
When a voltage 4.5 to 5.5V is supplied to VDD1 and the internal USB reference voltage circuit is activated, the reference voltage for USB port output is generated. The active/inactive state of the reference voltage circuit can be switched by option select. The procedure for marking the option selection is described below.
(1) Option settings USB regulator USB regulator at HOLD mode USB regulator at HALT mode Reference voltage circuit state Normal mode HOLD mode HALT mode USE USE USE active active active (2) USE NONUSE NONUSE active inactive inactive (3) USE NONUSE USE active inactive active (4) NONUSE NONUSE NONUSE inactive inactive inactive
* When the USB reference voltage circuit is made inactive, the level of the reference voltage for USB port output is equal to VDD1. * Selection (2) or (3) can be used to set the reference voltage circuit inactive in HOLD or HALT mode. * When the reference voltage circuit is activated, the current drain increases by approximately 100A compared with when the reference voltage circuit is inactive. Example 1: VDD1=VDD2=3.3V * Inactivating the reference voltage circuit (selection (4)). * Connecting VDD3 to VDD1 and VDD2.
LSI Power Supply 3.3V For backup VDD1 VDD2 5pF VDD3 UFILT 0 VSS1 VSS2 VSS3 2.2F 15k UHD+ 33 UHDTo USB connector
Example 2: VDD1=VDD2=5.0V * Activating the reference voltage circuit (selection (1)). * Isolating VDD3 from VDD1 and VDD2, and connecting capacitor between VDD3 and VSS.
LSI For backup Power Supply 5V VDD1 VDD2 5pF 2.2F 0.1F VDD3 UFILT 0 VSS1 VSS2 VSS3 2.2F 15k UHD+ 33 UHDTo USB connector
No.A1188-12/27
LC871HC4A/92A
Absolute Maximum Ratings at Ta = 25C, VSS1 = VSS2 = VSS3 = 0V
Parameter Maximum supply voltage Input voltage Input/output voltage Peak output current IOPH(2) IOPH(3) PWM0, PWM1 Port 3 P71 to P73 Average High level output current output current (Note 1-1) IOMH(2) IOMH(3) PWM0, PWM1 Port 3 P71 to P73 Total output current IOAH(2) IOAH(3) IOAH(4) IOAH(5) Peak output current IOPL(2) IOPL(3) Average Low level output current output current (Note 1-1) IOML(2) IOML(3) Total output current IOAL(2) IOAL(3) IOAL(4) IOAL(5) Allowable power Dissipation Operating ambient Temperature Storage ambient temperature Tstg Topr -40 -55 Pd max Port 1 PWM0, PWM1 Ports 0, 1, 2 PWM0, PWM1 Ports 3, 7 XT2 UHD+, UHDSQFP48(7x7) IOAL(1) IOML(1) IOPL(1) Port 1 PWM0, PWM1 Ports 0, 1, 2 PWM0, PWM1 Port 3 P71 to P73 UHD+, UHDP02 to P07 Ports 1, 2 PWM0, PWM1 P00, P01 Ports 3, 7 XT2 P02 to P07 Ports 1, 2 PWM0, PWM1 P00, P01 Ports 3, 7 XT2 Ports 0, 2 Total current of all applicable pins Total current of all applicable pins Total current of all applicable pins Total current of all applicable pins Total current of all applicable pins Ta=-40 to +85C Per 1 applicable pin Per 1 applicable pin 20 7.5 45 45 80 15 25 140 +85 C +125 mW Per 1 applicable pin 15 Per 1 applicable pin Per 1 applicable pin 30 10 IOAH(1) Ports 0, 2 IOMH(1) Ports 0, 1, 2 IOPH(1) VI(1) VIO(1) XT1, CF1 Ports 0, 1, 2, 3, 7 PWM0, PWM1 XT2 Ports 0, 1, 2 * When CMOS output type is selected * Per 1 applicable pin Per 1 applicable pin * When CMOS output type is selected * Per 1 applicable pin * When CMOS output type is selected * Per 1 applicable pin Per 1 applicable pin * When CMOS output type is selected * Per 1 applicable pin Total current of all applicable pins Total current of all applicable pins Total current of all applicable pins Total current of all applicable pins Total current of all applicable pins Per 1 applicable pin 20 -25 -25 -45 -10 -25 mA -3 -15 -7.5 -5 -20 -10 -0.3 VDD+0.3 Symbol VDD max Pin/Remarks VDD1, VDD2, VDD3 Conditions VDD1= VDD2= VDD3 Specification VDD[V] min -0.3 -0.3 typ max +6.5 VDD+0.3 V unit
Note 1-1: The average output current is an average of current values measured over 100ms intervals.
No.A1188-13/27
LC871HC4A/92A
Allowable Operating Conditions at Ta = -40C to +85C, VSS1 = VSS2 = VSS3 = 0V
Parameter Operating supply voltage Memory sustaining supply voltage High level input voltage VIH(1) Ports 0, 1, 2, 3 P71 to P73 P70 port input/ interrupt side PWM0, PWM1 VIH(2) VIH(3) Low level input voltage VIL(2) VIL(3) VIL(4) VIL(5) VIL(6) Instruction cycle time (Note 2-1) External system clock frequency FEXCF(1) CF1 * CF2 pin open * System clock frequency division ratio=1/1 * External system clock duty =505% * CF2 pin open * System clock frequency division ratio=1/1 * External system clock duty =505% Oscillation frequency range (Note 2-2) FmRC FsX'tal XT1, XT2 FmCF(2) CF1, CF2 FmCF(1) CF1, CF2 When 12MHz ceramic oscillation See Fig. 1. When 6MHz ceramic oscillation See Fig. 1. Internal RC oscillation 32.768kHz crystal oscillation See Fig. 2. 3.0 to 5.5 2.7 to 5.5 2.7 to 5.5 2.7 to 5.5 0.3 12 6 1.0 32.768 2.0 kHz MHz 2.7 to 5.5 0.1 6 MHz 3.0 to 5.5 0.1 12 tCYC Port 70 watchdog timer side XT1, XT2, CF1, RES VIL(1) Port 70 watchdog timer side XT1, XT2, CF1, RES Ports 1, 2, 3 P71 to P73 P70 port input/ interrupt side Port 0 PWM0, PWM1 2.7 to 5.5 2.7 to 5.5 4.0 to 5.5 2.7 to 4.0 4.0 to 5.5 2.7 to 4.0 2.7 to 5.5 2.7 to 5.5 3.0 to 5.5 2.7 to 5.5 0.9VDD 0.75VDD VSS VSS VSS VSS VSS VSS 0.245 0.490 VDD VDD 0.1VDD +0.4 0.2VDD 0.15VDD +0.4 0.2VDD 0.8VDD -1.0 0.25VDD 200 200 s V 2.7 to 5.5 0.3VDD +0.7 VDD VHD VDD1=VDD2=VDD3 Symbol VDD(1) Pin/Remarks VDD1=VDD2=VDD3 Conditions 0.245s tCYC 200s 0.490s tCYC 200s RAM and register contents sustained in HOLD mode. 2.0 5.5 Specification VDD[V] min 3.0 2.7 typ max 5.5 5.5 unit
Note 2-1: Relationship between tCYC and oscillation frequency is 3/FmCF at a division ratio of 1/1 and 6/FmCF at a division ratio of 1/2. Note 2-2: See Tables 1 and 2 for the oscillation constants.
No.A1188-14/27
LC871HC4A/92A
Electrical Characteristics at Ta = -40C to +85C, VSS1 = VSS2 = VSS3 = 0V
Parameter High level input current Symbol IIH(1) Pin/Remarks Ports 0, 1, 2, 3 Port 7 RES PWM0, PWM1 UHD+, UHDIIH(2) IIH(3) Low level input current IIL(1) XT1, XT2 CF1 Ports 0, 1, 2, 3 Port 7 RES PWM0, PWM1 UHD+, UHDIIL(2) IIL(3) High level output voltage VOH(1) VOH(2) VOH(3) VOH(4) VOH(5) VOH(6) Low level output voltage VOL(1) VOL(2) VOL(3) VOL(4) VOL(5) VOL(6) VOL(7) VOL(8) Pull-up resistance Rpu(1) Rpu(2) Hysteresis voltage Pin capacitance VHYS CP Ports 0, 1, 2, 3 Port 7 RES Ports 1, 2, 3, 7 All pins For pins other than that under test: VIN=VSS f=1MHz Ta=25C 2.7 to 5.5 10 pF Ports 0, 1, 2 PWM0, PWM1 XT2 Ports 3, 7 PWM0, WM1 P05 to P07 (Note 3-1) P00, P01 XT1, XT2 CF1 Ports 0, 1, 2, 3 P71 to P73 Conditions Output disabled Pull-up resistor off VIN=VDD (Including output Tr's off leakage current) Input port configuration VIN=VDD VIN=VDD Output disabled Pull-up resistor off VIN=VSS (Including output Tr's off leakage current) Input port configuration VIN=VSS VIN=VSS IOH=-1mA IOH=-0.4mA IOH=-0.2mA IOH=-10mA IOH=-1.6mA IOH=-1mA IOL=30mA IOL=5mA IOL=2.5mA IOL=10mA IOL=1.6mA IOL=1mA IOL=1.6mA IOL=1mA VOH=0.9VDD 2.7 to 5.5 2.7 to 5.5 4.5 to 5.5 3.0 to 5.5 2.7 to 5.5 4.5 to 5.5 3.0 to 5.5 2.7 to 5.5 4.5 to 5.5 3.0 to 5.5 2.7 to 5.5 4.5 to 5.5 3.0 to 5.5 2.7 to 5.5 3.0 to 5.5 2.7 to 5.5 4.5 to 5.5 2.7 to 5.5 2.7 to 5.5 15 18 35 50 0.1VDD -1 -15 VDD-1 VDD-0.4 VDD-0.4 VDD-1.5 VDD-0.4 VDD-0.4 1.5 0.4 0.4 1.5 0.4 0.4 0.4 0.4 80 150 k V V 2.7 to 5.5 -1 2.7 to 5.5 2.7 to 5.5 1 15 A 2.7 to 5.5 1 Specification VDD[V] min typ max unit
Note 3-1: When the CKO system clock output function (P05) or audio interface output function (P05 to P07)is used.
No.A1188-15/27
LC871HC4A/92A
Serial I/O Characteristics at Ta = -40C to +85C, VSS1 = VSS2 = VSS3 = 0V
1. SIO0 Serial I/O Characteristics (Note 4-1-1)
Parameter Frequency Low level pulse width High level pulse width tSCKHA(1a) * Continuous data transfer mode * USB, AIF, SIO4, SIO9, and DMCOPY not used at the same time. Input clock * See Fig. 8. * (Note 4-1-2) tSCKHA(1b) * Continuous data transfer mode * USB used at the same time. * AIF, SIO4, SIO9, and DMCOPY not used at the same time. * See Fig. 8. * (Note 4-1-2) tSCKHA(1c) * Continuous data transfer mode * USB, AIF, SIO4, SIO9, and DMCOPY used at the same time. * See Fig. 8. Serial clock * (Note 4-1-2) Frequency Low level pulse width High level pulse width tSCKHA(2a) * Continuous data transfer mode * USB, AIF, SIO4, SIO9, and DMCOPY not used at the same time. * When CMOS output type is Output clock selected * See Fig. 8. tSCKHA(2b) * Continuous data transfer mode * USB used at the same time. * AIF, SIO4, SIO9, and DMCOPY not used at the same time. * When CMOS output type is selected. * See Fig. 8. tSCKHA(2c) * Continuous data transfer mode * USB, AIF, SIO4, SIO9, and DMCOPY used at the same time * When CMOS output type is selected * See Fig. 8. tSCKH(2) +2tCYC tSCKH(2) + (25/3)tCYC tSCKH(2) +2tCYC tSCKH(2) + (19/3)tCYC tCYC 2.7 to 5.5 tSCKH(2) +2tCYC tSCKH(2) + (10/3)tCYC tSCKH(2) tSCK(2) tSCKL(2) SCK0(P12) * When CMOS output type is selected * See Fig. 8. 4/3 1/2 tSCK 1/2 9 7 2.7 to 5.5 tCYC 4 tSCKH(1) Symbol tSCK(1) tSCKL(1) Pin/ Remarks SCK0(P12) See Fig. 8. Conditions Specification VDD[V] min 2 1 1 typ max unit
Note 4-1-1: These specifications are theoretical values. Margins must be allowed according to the actual operating conditions. Note 4-1-2: In an application where the serial clock input is to be used in the continuous data transfer mode, the time from SI0RUN being set when serial clock is high to the falling edge of the first serial clock must be longer than tSCKHA.
Continued on next page.
No.A1188-16/27
LC871HC4A/92A
Continued from preceding page.
Parameter Data setup time Serial input Symbol tsDI(1) Pin/ Remarks SB0(P11), SI0(P11) Data hold time thDI(1) Conditions * Must be specified with respect to rising edge of SIOCLK. * See Fig. 8. 2.7 to 5.5 0.03 Output delay Input clock time tdD0(2) tdD0(1) SO0(P10), SB0(P11) * Continuous data transfer mode * (Note 4-1-3) * Synchronous 8-bit mode * (Note 4-1-3) 2.7 to 5.5 tdD0(3) Output clock (Note 4-1-3) (1/3)tCYC +0.05 0.03 Specification VDD[V] min typ max unit
(1/3)tCYC +0.05 1tCYC +0.05 s
Note 4-1-3: Must be specified with respect to falling edge of SIOCLK. Must be specified as the time to the beginning of output state change in open drain output mode. See Fig. 8. 2. SIO1 Serial I/O Characteristics (Note 4-2-1)
Parameter Frequency Input clock Low level pulse width High level pulse width Frequency Output clock Low level pulse width High level pulse width Data setup time Serial input tsDI(2) SB1(P14), SI1(P14) Data hold time thDI(2) * Must be specified with respect to rising edge of SIOCLK. * See Fig. 8. 2.7 to 5.5 0.03 Output delay time Serial output tdD0(4) SO1(P13), SB1(P14) * Must be specified with respect to falling edge of SIOCLK. * Must be specified as the time to the beginning of output state change in open drain output mode. * See Fig. 8. 2.7 to 5.5 (1/3)tCYC +0.05 s 0.03 tSCKH(4) tSCK(4) tSCKL(4) SCK1(P15) * When CMOS output type is selected * See Fig. 8. 2.7 to 5.5 tSCKH(3) Symbol tSCK(3) tSCKL(3) Pin/ Remarks SCK1(P15) See Fig. 8. Conditions Specification VDD[V] min 2 2.7 to 5.5 1 tCYC 1 2 1/2 tSCK 1/2 typ max unit
Note 4-2-1: These specifications are theoretical values. Margins must be allowed according to the actual operating conditions.
Serial clock
Serial output
No.A1188-17/27
LC871HC4A/92A
3. SIO4 Serial I/O Characteristics (Note 4-3-1)
Parameter Frequency Low level pulse width High level pulse width tSCKH(5) tSCKHA(5a) * USB, SIO0 continuous transfer mode, AIF, SIO9, and DMCOPY not used at the same time. * See Fig. 8. Input clock * (Note 4-3-2) tSCKHA(5b) * USB used at the same time * SIO0 continuous transfer mode, AIF, SIO9, and DMCOPY not used at the same time. * See Fig. 8. * (Note 4-3-2) tSCKHA(5c) * USB, SIO0 continuous transfer mode, SIO9, and DMCOPY used at the same time. * AIF not used at the same time. * See Fig. 8. * (Note 4-3-2) Serial clock Frequency Low level pulse width High level pulse width tSCKHA(6a) * USB, SIO0 continuous transfer mode, AIF, SIO9, and DMCOPY not used at the same time. * When CMOS output type is selected. Output clock * See Fig. 8. tSCKHA(6b) * USB used at the same time. * SIO0 continuous transfer mode, AIF, SIO9, and DMCOPY not used at the same time. * When CMOS output type is selected. * See Fig. 8. tSCKHA(6c) * USB, SIO0 continuous transfer mode, SIO9, and DMCOPY used at the same time. * AIF not used at the same time. * When CMOS output type is selected. * See Fig. 8. Serial input Data setup time Data hold time Output delay time Serial output tsDI(3) thDI(3) tdD0(5) SO4(P22), SI4(P23) SO4(P22), SI4(P23) * Must be specified with respect to falling edge of SIOCLK. * See Fig. 8 * Must be specified with respect to rising edge of SIOCLK. * Must be specified as the time to the beginning of output state change in open drain output mode * See Fig. 8. 2.7 to 5.5 (1/3)tCYC +0.05 2.7 to 5.5 0.03 s 0.03 tSCKH(6) + (5/3)tCYC tSCKH(6) + (34/3)tCYC 2.7 to 5.5 tSCKH(6) + (5/3)tCYC tSCKH(6) + (19/3)tCYC tCYC tSCKH(6) + (5/3)tCYC tSCKH(6) + (10/3)tCYC tSCKH(6) tSCK(6) tSCKL(6) SCK4(P24) * When CMOS output type is selected. * See Fig. 8. 4/3 1/2 tSCK 1/2 12 2.7 to 5.5 7 4 Symbol tSCK(5) tSCKL(5) Pin/ Remarks SCK4(P24) See Fig. 8. Conditions Specification VDD[V] min 2 1 1 typ max unit
tCYC
Note 4-3-1: These specifications are theoretical values. Margins must be allowed according to the actual operating conditions. Note 4-3-2: In an application where the serial clock input is to be used in the continuous data transfer mode, the time from SI4RUN being set when serial clock is high to the falling edge of the first serial clock must be longer than tSCKHA.
No.A1188-18/27
LC871HC4A/92A
4. SIO9 Serial I/O Characteristics (Note 4-4-1)
Parameter Frequency Low level pulse width High level pulse width tSCKH(7) tSCKHA(7a) * USB, SIO0 continuous transfer mode, AIF, SIO4 and DMCOPY not used at the same time. * See Fig. 8. Input clock * (Note 4-4-2) tSCKHA(7b) * USB used at the same time. * SIO0 continuous transfer mode, AIF, SIO4, and DMCOPY not used at the same time. * See Fig. 8. * (Note 4-4-2) tSCKHA(7c) * USB, SIO0 continuous transfer mode, SIO4 and DMCOPY used at the same time. * AIF not used at the same time. * See Fig. 8. Serial clock * (Note 4-4-2) Frequency Low level pulse width High level pulse width tSCKH(8) tSCKHA(8a) * USB, SIO0 continuous transfer mode, AIF SIO4 DMCOPY not used at the same time. * When CMOS output type is selected. * See Fig. 8. Output clock tSCKHA(8b) * USB used at the same time. * SIO0 continuous transfer mode, AIF, SIO4, and DMCOPY not used at the same time. * When CMOS output type is selected * See Fig. 8. tSCKHA(8c) * USB, SIO0 continuous transfer mode , SIO4, and DMCOPY used at the same time. * AIF not used at the same time. * When CMOS output type is selected. * See Fig. 8. Serial input Data setup time Data hold time Output delay time Serial output tsDI(4) thDI(4) tdDO(6) SO9(P25), SI9(P26) SO9(P25), SI9(P26) * Must be specified with respect to rising edge of SIOCLK. * See Fig. 8. 2.7 to 5.5 0.03 s 2.7 to 5.5 (1/3)tCYC +0.05 0.03 tSCKH(8) + (5/3)tCYC tSCKH(8) + (43/3)tCYC 2.7 to 5.5 tSCKH(8) + (5/3)tCYC tSCKH(8) + (19/3)tCYC tCYC tSCKH(8) + (5/3)tCYC tSCKH(8) + (10/3)tCYC tSCK(8) tSCKL(8) * When CMOS output type is selected. * See Fig. 8. 1/2 1/2 tSCK 4/3 15 2.7 to 5.5 7 tCYC 4 Symbol tSCK(7) tSCKL(7) Pin/ Remarks SCK9(P27) See Fig. 8. Conditions Specification VDD[V] min 2 1 1 typ max unit
* Must be specified with respect to falling edge of SIOCLK. * Must be specified as the time to the beginning of output state change in open drain output mode * See Fig. 8.
Note 4-4-1: These specifications are theoretical values. Margins must be allowed according to the actual operating conditions. Note 4-4-2: In an application where the serial clock input is to be used in the continuous data transfer mode, the time from SI9RUN being set when serial clock is high to the falling edge of the first serial clock must be longer than tSCKHA.
No.A1188-19/27
LC871HC4A/92A
Pulse Input Conditions at Ta = -40C to +85C, VSS1 = VSS2 = VSS3 = 0V
Parameter High/low level pulse width Symbol tP1H(1) tP1L(1) Pin/Remarks INT0(P70), INT1(P71), INT2(P72), INT4(P20 to P23), INT5(P24 to P27), INT6(P20), INT7(P24) tPIH(2) tPIL(2) tPIH(3) tPIL(3) tPIH(4) tPIL(4) tPIL(5) tPIL(6) INT3(P73) when noise filter time constant is 1/1 INT3(P73) when noise filter time constant is 1/32 INT3(P73) when noise filter time constant is 1/128 RMIN(P73) RES * Interrupt source flag can be set. * Event inputs for timer 0 are enabled. * Interrupt source flag can be set. * Event inputs for timer 0 are nabled. * Interrupt source flag can be set. * Event inputs for timer 0 are enabled. Recognized by the infrared remote control receiver circuit as a signal Resetting is enabled. 2.7 to 5.5 2.7 to 5.5 4 200 RMCK (Note 5-1) s 2.7 to 5.5 256 2.7 to 5.5 64 2.7 to 5.5 2 tCYC Conditions * Interrupt source flag can be set. * Event inputs for timer 0 or 1 are enabled. 2.7 to 5.5 1 Specification VDD[V] min typ max unit
Note 5-1: Represents the period of the reference clock (1 tCYC to 128 tCYC or the source frequency of the subclock) for the infrared remote control receiver circuit.
AD Converter Characteristics at Ta = -40C to +85C, VSS1 = VSS2 = VSS3 = 0V
Parameter Resolution Absolute accuracy Conversion time TCAD Symbol N ET Pin/Remarks AN0(P00) to AN7(P07), AN8(P70), AN9(P71), AN10(XT1), AN11(XT2) 3.0 to 5.5 AD conversion time=64xtCYC (when ADCR2=1) (Note 6-2) 4.5 to 5.5 AD conversion time=32xtCYC (when ADCR2=0) (Note 6-2) 4.5 to 5.5 (Note 6-1) Conditions Specification VDD[V] 3.0 to 5.5 3.0 to 5.5 15.68 (tCYC= 0.490s) 23.52 (tCYC= 0.735s) 18.82 (tCYC= 0. 294s) 47.04 3.0 to 5.5 Analog input voltage range Analog port input current IAINH IAINL VAIN=VDD VAIN=VSS VAIN (tCYC= 0.735s) 3.0 to 5.5 3.0 to 5.5 3.0 to 5.5 -1 VSS min typ 8 max unit bit
1.5
97.92 (tCYC= 3.06s) 97.92 (tCYC= 3.06s) 97.92 (tCYC= 1.53s) 97.92 (tCYC= 1.53s) VDD 1
LSB
s
V A
Note 6-1: The quantization error (1/2LSB) is excluded from the absolute accuracy. Note 6-2: The conversion time refers to the period from the time when an instruction for starting a conversion process is issued to the time the conversion results register(s) are loaded with a complete digital conversion value corresponding to the analog input value.
No.A1188-20/27
LC871HC4A/92A
Consumption Current Characteristics at Ta = -40C to +85C, VSS1 = VSS2 = VSS3 = 0V
Parameter Normal mode consumption current (Note 7-1) IDDOP(2) Symbol IDDOP(1) Pin/ Remarks VDD1 =VDD2 =VDD3 Conditions * FmCF=12MHz ceramic oscillation mode * FsX'tal=32.768kHz crystal oscillation mode * System clock set to 12MHz side * Internal PLL oscillation stopped * Internal RC oscillation stopped * USB circuit stopped * 1/1 frequency division ratio IDDOP(3) * FmCF=12MHz ceramic oscillation mode * FsX'tal=32.768kHz crystal oscillation mode * System clock set to 12MHz side IDDOP(4) * Internal PLL oscillation mode active * Internal RC oscillation stopped * USB circuit active * 1/1 frequency division ratio IDDOP(5) IDDOP(6) IDDOP(7) IDDOP(8) IDDOP(9) IDDOP(10) IDDOP(11) IDDOP(12) IDDOP(13) HALT mode consumption current (Note7-1) IDDHALT(2) IDDHALT(1) * FmCF=12MHz ceramic oscillation mode * FsX'tal=32.768kHz crystal oscillation mode * System clock set to 6MHz side * Internal RC oscillation stopped * 1/2 frequency division ratio * FmCF=0Hz(oscillation stopped) * FsX'tal=32.768kHz crystal oscillation mode * System clock set to internal RC oscillation. * 1/2 frequency division ratio * FmCF=0Hz(oscillation stopped) * FsX'tal=32.768kHz crystal oscillation mode * System clock set to crystal oscillation. (32.768kHz) * Internal RC oscillation stopped * 1/2 frequency division ratio * HALT mode * FmCF=12MHz ceramic oscillation mode * FsX'tal=32.768kHz crystal oscillation mode * System clock set to 12MHz side * Internal PLL oscillation stopped * Internal RC oscillation stopped * USB circuit stopped * 1/1 frequency division ratio IDDHALT(3) * HALT mode * FmCF=12MHz ceramic oscillation mode * FsX'tal=32.768kHz crystal oscillation mode * System clock set to 12MHz side IDDHALT(4) * Internal PLL oscillation mode active * Internal RC oscillation stopped * USB circuit active * 1/1 frequency division ratio IDDHALT(5) IDDHALT(6) IDDHALT(7) IDDHALT(8) IDDHALT(9) IDDHALT(10) * HALT mode * FmCF=12MHz ceramic oscillation mode * FsX'tal=32.768kHz crystal oscillation mode * System clock set to 6MHz side * Internal RC oscillation stopped * 1/2 frequency division ratio * HALT mode * FmCF=0Hz(oscillation stopped) * FsX'tal=32.768kHz crystal oscillation mode * System clock set to internal RC oscillation. * 1/2 frequency division ratio 4.5 to 5.5 3.0 to 3.6 2.7 to 3.0 4.5 to 5.5 3.0 to 3.6 2.7 to 3.0 3.0 1.6 1.3 0.41 0.20 0.17 7.3 3.8 2.9 2.0 0.95 0.70 3.0 to 3.6 4.7 12 mA 4.5 to 5.5 9.5 23 3.0 to 3.6 2.7 6.4 4.5 to 5.5 4.9 12 4.5 to 5.5 3.0 to 3.6 2.7 to 3.0 4.5 to 5.5 3.0 to 3.6 2.7 to 3.0 4.5 to 5.5 3.0 to 3.6 2.7 to 3.0 6.7 3.9 3.2 0.72 0.41 0.35 45 18 14 16 9.0 7.3 3.4 1.9 1.5 184 65 47 A 3.0 to 3.6 7.7 20 mA 4.5 to 5.5 15 35 3.0 to 3.6 5.7 14 4.5 to 5.5 9.8 24 Specification VDD[V] min typ max unit
Note 7-1: The consumption current value includes none of the currents that flow into the output Tr and internal pull-up resistors.
Continued on next page.
No.A1188-21/27
LC871HC4A/92A
Continued from preceding page.
Parameter HALT mode consumption current (Note 7-1) IDDHALT(13) IDDHALT(12) Symbol IDDHALT(11) Pin/ Remarks VDD1 =VDD2 =VDD3 * HALT mode * FmCF=0MHz (oscillation stopped) * FsX'tal=32.768kHz crystal oscillation mode * System clock set to crystal oscillation. (32.768kHz) * Internal RC oscillation stopped * 1/2 frequency division ratio HOLD mode consumption current Timer HOLD mode consumption current IDDHOLD(1) IDDHOLD(2) IDDHOLD(3) IDDHOLD(4) IDDHOLD(5) IDDHOLD(6) * Timer HOLD mode * CF1=VDD or open (External clock mode) * FsX'tal=32.768kHz crystal oscillation mode VDD1 * HOLD mode * CF1=VDD or open (External clock mode) 4.5 to 5.5 3.0 to 3.6 2.7 to 3.0 4.5 to 5.5 3.0 to 3.6 2.7 to 3.0 0.14 0.04 0.04 25 6.0 3.7 39 19 17 115 32 20 A 2.7 to 3.0 6.3 27 Conditions Specification VDD[V] 4.5 to 5.5 3.0 to 3.6 min typ 31 9.1 max 132 39 unit
Note 7-1: The consumption current value includes none of the currents that flow into the output Tr and internal pull-up resistors
USB Characteristics and Timing at Ta = -40C to +85C, VSS1 = VSS2 = VSS3 = 0V
Parameter High level output Low level output Output signal crossover voltage Differential input sensitivity Differential input common mode range High level input Low level input USB data rise time USB data fall time Symbol VOH(USB) VOL(USB) VCRS VDI VCM VIH(USB) VIL(USB) tR tF * RS=33, CL=50pF * RS=33, CL=50pF 4 4 * (UHD+)-(UHD-) Conditions * 15k5% to GND * 1.5k5% to 3.6V Specification min 2.8 0.0 1.3 0.2 0.8 2.0 0.8 20 20 2.5 typ max 3.6 0.3 2.0 unit V V V V V V V ns ns
No.A1188-22/27
LC871HC4A/92A
Characteristics of a Sample Main System Clock Oscillation Circuit
Given below are the characteristics of a sample main system clock oscillation circuit that are measured using a SANYO-designated oscillation characteristics evaluation board and external components with circuit constant values with which the oscillator vendor confirmed normal and stable oscillation. Table 1 shows the characteristics of a oscillation circuit when USB host function is not used. If USB host function is to be used, it is absolutely recommended to use an oscillator that satisfies the precision and stability according to the USB standards. Table 1 Characteristics of a Sample Main System Clock Oscillator Circuit with a Ceramic Oscillator
Nominal Frequency 6MHz 8MHz 10MHz 12MHz Vendor Name MURATA MURATA MURATA MURATA Circuit Constant Oscillator Name C1 [pF] CSTCR6M00GH5L**-R0 CSTCE8M00GH5L**-R0 CSTCE10M0GH5L**-R0 CSTCE12M0GH5L**-R0 (39) (33) (33) (33) C2 [pF] (39) (33) (33) (33) Rd1 [] 1k 470 330 330 Operating Voltage Range [V] 2.7 to 5.5 3.0 to 5.5 3.0 to 5.5 3.0 to 5.5 Oscillation Stabilization Time typ [ms] 0.1 0.1 0.1 0.1 max [ms] 0.5 0.5 0.5 0.5 C1 and C2 integrated SMD type Remarks
The oscillation stabilization time refers to the time interval that is required for the oscillation to get stabilized in the following cases (see Figure 4): * Till the oscillation gets stabilized after VDD goes above the operating voltage lower limit. * Till the oscillation gets stabilized after the instruction for starting the main clock oscillation circuit is executed * Till the oscillation gets stabilized after the HOLD mode is reset. * Till the oscillation gets stabilized after the X'tal HOLD mode is reset with CFSTOP (OCR register, bit 0) set to 0
Characteristics of a Sample Subsystem Clock Oscillator Circuit
Given below are the characteristics of a sample subsystem clock oscillation circuit that are measured using a SANYOdesignated oscillation characteristics evaluation board and external components with circuit constant values with which the oscillator vendor confirmed normal and stable oscillation. Table 2 Characteristics of a Sample Subsystem Clock Oscillator Circuit with a Crystal Oscillator
Nominal Frequency Vendor Name Circuit Constant Oscillator Name C3 [pF] 32.768kHz EPSON TOYOCOM MC-306 18 C4 [pF] 18 Rf [] OPEN Rd2 [] 560k Operating Voltage Range [V] 2.7 to 5.5 Oscillation Stabilization Time typ [s] 1.1 max [s] Applicable 3.0 CL value=12.5pF SMD type Remarks
The oscillation stabilization time refers to the time interval that is required for the oscillation to get stabilized in the following cases (see Figure 4): * Till the oscillation gets stabilized after the instruction for starting the subclock oscillation circuit is executed * Till the oscillation gets stabilized after the HOLD mode is reset with EXTOSC (OCR register, bit 6) set to 1 Note: The components that are involved in oscillation should be placed as close to the IC and to one another as possible because they are vulnerable to the influences of the circuit pattern.
CF1
CF2
XT1 Rf
XT2
Rd1
Rd2
C1
CF
C2
C3
X'tal
C4
Figure 1 CF Oscillator Circuit
Figure 2 Crystal Oscillator Circuit
No.A1188-23/27
LC871HC4A/92A
0.5VDD
Figure 3 AC Timing Measurement Point
VDD Operating VDD lower limit GND Reset time
Power supply
RES
Internal RC oscillation tmsCF
CF1, CF2 tmsX'tal
XT1, XT2
Operating mode
Unpredictable
Reset
Instruction execution
Reset Time and Oscillation Stabilization Time
HOLD reset signal
HOLD reset signal valid
Internal RC oscillation tmsCF
CF1,CF2 tmsX'tal
XT1, XT2
Operating mode
HOLD
HALT
HOLD Reset Signal and Oscillation Stabilization Time Figure 4 Oscillation Stabilization Time
No.A1188-24/27
LC871HC4A/92A
P34/UFILT
Rd 0k + Cd - 2.2F
When using the internal PLL circuit to generate the 48MHz clock for USB , it is necessary to connect a filter circuit such to the P34/UFILT pin such as that shown in the left Fig.
Figure 5 External Filter Circuit for the Internal USB-dedicated PLL Circuit
P33/AFILT
+ Cp 1F -
Rd 150 + Cd 4.7F
To generate the master clock for the audio interface using the internal PLL circuit, it is necessary to connect a filter circuit to the P33/AFILT pin that is shown in the left Fig.
Figure 6 External Filter Circuit for Audio Interface (Used with Internal PLL Circuit)
33 UHD+ 5pF 15k
It's necessary to adjust the Circuit Constant of the USB Port Peripheral Circuit for each mounting board.
33 UHD5pF 15k
Figure 7 USB Port Peripheral Circuit
No.A1188-25/27
LC871HC4A/92A
VDD
RRES
RES CRES
Note: Determine the value of CRES and RRES so that the reset signal is present for a period of 200s after the supply voltage goes beyond the lower limit of the IC's operating voltage.
Figure 8 Reset Circuit
SIOCLK:
DATAIN:
DI0
DI1
DI2
DI3
DI4
DI5
DI6
DI7
DI8
DATAOUT:
DO0
DO1
DO2
DO3
DO4
DO5
DO6
DO7 Data RAM transfer period (SIO0, 4, 9 only)
DO8
tSCK tSCKL SIOCLK: tsDI DATAIN: tdDO DATAOUT: Data RAM transfer period (SIO0, 4, 9 only) tSCKL SIOCLK: tsDI DATAIN: tdDO DATAOUT: thDI tSCKHA thDI tSCKH
Figure 9 Serial Input/Output Waveform
No.A1188-26/27
LC871HC4A/92A
tPIL
tPIH
Figure 10 Pulse Input Timing Signal Waveform
Voh Vcrs
D+
tr 90% 10% 90%
tr
10%
Vol
D-
Figure 11 USB Data Signal Timing and Voltage Level
SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein. SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law. No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd. Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use. Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above.
This catalog provides information as of April, 2008. Specifications and information herein are subject to change without notice.
PS No.A1188-27/27


▲Up To Search▲   

 
Price & Availability of LC871H92A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X