Part Number Hot Search : 
SSD1331 APC5860 GS9078A SHEET 05111 SS100 NJM2822F 74AHC
Product Description
Full Text Search
 

To Download IDT5T930607 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
FEATURES:
* * * * * * * * * * * * Guaranteed Low Skew < 25ps (max) Very low duty cycle distortion < 125ps (max) High speed propagation delay < 1.75ns (max) Additive phase jitter, RMS 0.159ps (typical) @ 125MHz Up to 1GHz operation Selectable inputs Hot insertable and over-voltage tolerant inputs 3.3V / 2.5V LVTTL, HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input interface Selectable differential inputs to six LVDS outputs Power-down mode 2.5V VDD Available in VFQFPN package
IDT5T9306
DESCRIPTION:
The IDT5T9306 2.5V differential clock buffer is a user-selectable differential input to six LVDS outputs. The fanout from a differential input to six LVDS outputs reduces loading on the preceding driver and provides an efficient clock distribution network. The IDT5T9306 can act as a translator from a differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be used to translate to LVDS outputs. The redundant input capability allows for an asynchronous change-over from a primary clock source to a secondary clock source. Selectable reference inputs are controlled by SEL. The IDT5T9306 outputs can be asynchronously enabled/disabled. When disabled, the outputs will drive to the value selected by the GL pin. Multiple power and grounds reduce noise.
APPLICATIONS:
* Clock distribution
FUNCTIONAL BLOCK DIAGRAM
GL G
OUTPUT CONTROL
Q1 Q1
PD
OUTPUT CONTROL
Q2 Q2
A1 A1
1
OUTPUT CONTROL Q3 Q3
A2 A2
0
OUTPUT CONTROL
Q4 Q4
SEL
OUTPUT CONTROL
Q5 Q5
OUTPUT CONTROL
Q6 Q6
IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II
1
IDT5T9306 REV. A OCTOBER 23, 2007
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
PIN CONFIGURATION
SEL
VDD
28 27 26 25 24 23 22 G VDD Q1 Q1 VDD A1 A1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 GND 21 20 19 18 17 16 15 PD VDD Q4 Q4 VDD A2 A2
VDD
VFQFPN
TOP VIEW
IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II
2
VDD
IDT5T9306 REV. A OCTOBER 23, 2007
GL
Q2
Q2
Q3
Q3
NC
Q6
Q6
Q5
Q5
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
ABSOLUTE MAXIMUM RATINGS(1)
Symbol VDD VI VO TSTG TJ Input Voltage Output Voltage(2) Storage Temperature Junction Temperature Description Power Supply Voltage Max -0.5 to +3.6 -0.5 to +3.6 -0.5 to VDD +0.5 -65 to +150 150 Unit V V V C C
CAPACITANCE(1) (TA = +25C, F = 1.0MHz)
Symbol CIN Parameter Input Capacitance Min Typ. Max. 3 Unit pF
--
--
NOTE: 1. This parameter is measured at characterization but not tested
NOTES: 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. 2. Not to exceed 3.6V.
RECOMMENDED OPERATING RANGE
Symbol TA VDD Description Ambient Operating Temperature Internal Power Supply Voltage Min. -40 2.3 Typ. +25 2.5 Max. +85 2.7 Unit C V
PIN DESCRIPTION
Symbol A[1:2] A[1:2] I/O I I Type Adjustable(1,4) Adjustable(1,4) Description Clock input. A[1:2] is the "true" side of the differential clock input. Complementary clock inputs. A[1:2] is the complementary side of A[1:2]. For LVTTL single-ended operation, A[1:2] should be set to the desired toggle voltage for A[1:2]: 3.3V LVTTL VREF = 1650mV 2.5V LVTTL VREF = 1250mV Gate control for differential outputs Q1 and Q1 through Q6 and Q6. When G is LOW, the differential outputs are active. When G is HIGH, the differential outputs are asynchronously driven to the level designated by GL(2). Specifies output disable level. If HIGH, "true" outputs disable HIGH and "complementary" outputs disable LOW. If LOW, "true" outputs disable LOW and "complementary" outputs disable HIGH. Clock outputs Complementary clock outputs Reference clock select. When LOW, selects A2 and A2. When HIGH, selects A1 and A1. Power-down control. Shuts off entire chip. If LOW, the device goes into low power mode. Inputs and outputs are disabled. Both "true" and "complementary" outputs will pull to VDD. Set HIGH for normal operation.(3) Power supply for the device core and inputs Power supply return for all power No connect; recommended to connect to GND
G GL Qn Q n SEL P D VDD GND NC
I I O O I I
LVTTL LVTTL LVDS LVDS LVTTL LVTTL PWR PWR
NOTES: 1. Inputs are capable of translating the following interface standards: Single-ended 3.3V and 2.5V LVTTL levels Differential HSTL and eHSTL levels Differential LVEPECL (2.5V) and LVPECL (3.3V) levels Differential LVDS levels Differential CML levels 2. Because the gate controls are asynchronous, runt pulses are possible. It is the user's responsibility to either time the gate control signals to minimize the possibility of runt pulses or be able to tolerate them in down stream circuitry. 3. It is recommended that the outputs be disabled before entering power-down mode. It is also recommended that the outputs remain disabled until the device completes powerup after asserting PD. 4. The user must take precautions with any differential input interface standard being used in order to prevent instability when there is no input signal. IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II 3 IDT5T9306 REV. A OCTOBER 23, 2007
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE FOR LVTTL(1)
Symbol Parameter Input Characteristics IIH Input HIGH Current IIL Input LOW Current VIK Clamp Diode Voltage VIN DC Input Voltage VIH DC Input HIGH VIL DC Input LOW VTHI DC Input Threshold Crossing Voltage Single-Ended Reference Voltage(3) VREF Test Conditions VDD = 2.7V VDD = 2.7V VDD = 2.3V, IIN = -18mA Min. -- -- -- - 0.3 1.7 -- -- -- -- Typ.(2) -- -- - 0.7 -- -- -- VDD /2 1.65 1.25 Max 5 5 - 1.2 +3.6 -- 0.7 -- -- -- Unit A V V V V V V
3.3V LVTTL 2.5V LVTTL
NOTES: 1. See RECOMMENDED OPERATING RANGE table. 2. Typical values are at VDD = 2.5V, +25C ambient. 3. For A[1:2] single-ended operation, A[1:2] is tied to a DC reference voltage.
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE FOR DIFFERENTIAL INPUTS(1)
Symbol Parameter Input Characteristics IIH Input HIGH Current IIL Input LOW Current VIK Clamp Diode Voltage VIN DC Input Voltage VDIF DC Differential Voltage(3) VCM DC Common Mode Input Voltage(4) Test Conditions VDD = 2.7V VDD = 2.7V VDD = 2.3V, IIN = -18mA Min. -- -- -- - 0.3 0.1 0.05 Typ.(2) -- -- - 0.7 -- -- -- Max 5 5 - 1.2 +3.6 -- VDD Unit A V V V V
NOTES: 1. See RECOMMENDED OPERATING RANGE table. 2. Typical values are at VDD = 2.5V, +25C ambient. 3. VDIF specifies the minimum input differential voltage (VTR - VCP) required for switching where VTR is the "true" input level and VCP is the "complement" input level. The DC differential voltage must be maintained to guarantee retaining the existing HIGH or LOW input. The AC differential voltage must be achieved to guarantee switching to a new state. 4. VCM specifies the maximum allowable range of (VTR + VCP) /2.
DC ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING RANGE FOR LVDS(1)
Symbol Parameter Output Characteristics VOT(+) Differential Output Voltage for the True Binary State VOT(-) Differential Output Voltage for the False Binary State VOT Change in VOT Between Complementary Output States VOS Output Common Mode Voltage (Offset Voltage) VOS Change in VOS Between Complementary Output States IOS Outputs Short Circuit Current Differential Outputs Short Circuit Current IOSD
NOTES: 1. See RECOMMENDED OPERATING RANGE table. 2. Typical values are at VDD = 2.5V, TA = +25C ambient.
Test Conditions
Min. 247 247 -- 1.125 -- -- --
Typ.(2) -- -- -- 1.2 -- 12 6
Max 454 454 50 1.375 50 24 12
Unit mV mV mV V mV mA mA
VOUT + and VOUT - = 0V VOUT + = VOUT -
IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II
4
IDT5T9306 REV. A OCTOBER 23, 2007
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
DIFFERENTIAL INPUT AC TEST CONDITIONS FOR HSTL
Symbol VDIF VX DH VTHI tR, tF Parameter Input Signal Swing(1) Differential Input Signal Crossing Point Duty Cycle Input Timing Measurement Reference Level Input Signal Edge Rate(4)
(3) (2)
Value 1 750 50 Crossing Point 2
Units V mV % V V/ns
NOTES: 1. The 1V peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions. 2. A 750mV crossing point level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VX specification under actual use conditions. 3. In all cases, input waveform timing is marked at the differential cross-point of the input signals. 4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.
DIFFERENTIAL INPUT AC TEST CONDITIONS FOR eHSTL
Symbol VDIF VX DH VTHI tR, tF Parameter Input Signal Swing(1) Differential Input Signal Crossing Point Duty Cycle Input Timing Measurement Reference Level Input Signal Edge Rate(4)
(3) (2)
Value 1 900 50 Crossing Point 2
Units V mV % V V/ns
NOTES: 1. The 1V peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions. 2. A 900mV crossing point level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VX specification under actual use conditions. 3. In all cases, input waveform timing is marked at the differential cross-point of the input signals. 4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.
DIFFERENTIAL INPUT AC TEST CONDITIONS FOR LVEPECL (2.5V) AND LVPECL (3.3V)
Symbol VDIF VX DH VTHI tR, tF Parameter Input Signal Swing
(1)
Value 732 LVEPECL LVPECL 1082 1880 50
(3)
Units mV mV % V V/ns
Differential Input Signal Crossing Point(2) Duty Cycle Input Timing Measurement Reference Level Input Signal Edge Rate(4)
Crossing Point 2
NOTES: 1. The 732mV peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions. 2. 1082mV LVEPECL (2.5V) and 1880mV LVPECL (3.3V) crossing point levels are specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VX specification under actual use conditions. 3. In all cases, input waveform timing is marked at the differential cross-point of the input signals. 4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.
IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II
5
IDT5T9306 REV. A OCTOBER 23, 2007
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
DIFFERENTIAL INPUT AC TEST CONDITIONS FOR LVDS
Symbol VDIF VX DH VTHI tR, tF Parameter Input Signal Swing(1) Differential Input Signal Crossing Point Duty Cycle Input Timing Measurement Reference Level(3) Input Signal Edge Rate(4)
(2)
Value 400 1.2 50 Crossing Point 2
Units mV V % V V/ns
NOTES: 1. The 400mV peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions. 2. A 1.2V crossing point level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VX specification under actual use conditions. 3. In all cases, input waveform timing is marked at the differential cross-point of the input signals. 4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.
AC DIFFERENTIAL INPUT SPECIFICATIONS(1)
Symbol VDIF VIX VCM VIN Parameter AC Differential Voltage(2) Differential Input Crosspoint Voltage Common Mode Input Voltage Range(3) Input Voltage Min. 0.1 0.05 0.05 - 0.3 Typ. -- -- -- Max 3.6 VDD VDD +3.6 Unit V V V V
NOTES: 1. The output will not change state until the inputs have crossed and the minimum differential voltage range defined by VDIF has been met or exceeded. 2. VDIF specifies the minimum input voltage (VTR - VCP) required for switching where VTR is the "true" input level and VCP is the "complement" input level. The AC differential voltage must be achieved to guarantee switching to a new state. 3. VCM specifies the maximum allowable range of (VTR + VCP) /2.
POWER SUPPLY CHARACTERISTICS FOR LVDS OUTPUTS(1)
Symbol IDDQ ITOT IPD Parameter Quiescent VDD Power Supply Current Total Power VDD Supply Current Total Power Down Supply Current Test Conditions VDD = Max., All Input Clocks = LOW(2) Outputs enabled VDD = 2.7V., FREFERENCE CLOCK = 1GHz PD = LOW Typ. -- Max 240 250 5 Unit mA mA mA
-- --
NOTES: 1. These power consumption characteristics are for all the valid input interfaces and cover the worst case conditions. 2. The true input is held LOW and the complementary input is held HIGH.
IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II
6
IDT5T9306 REV. A OCTOBER 23, 2007
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
AC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE(1,5)
Symbol Skew Parameters tSK(O) tSK(P) tSK(PP) Propagation Delay tPLH tPHL Parameter Same Device Output Pin-to-Pin Skew(2) Pulse Skew(3) Part-to-Part Skew(4) Propagation Delay A, A Crosspoint to Qn, Qn Crosspoint Min. -- -- Typ. Max 25 125 300 1.75 1 3.5 3.5 100 100 Unit ps ps ps ns GHz ns ns S S ps ps ps
-- -- -- -- -- -- --
-- -- --
1.25
fO Frequency Range(6) Output Gate Enable/Disable Delay tPGE tPGD Power Down Timing Output Gate Enable Crossing VTHI to Qn/Qn Crosspoint Output Gate Disable Crossing VTHI to Qn/Qn Crosspoint Driven to GL Designated Level
-- -- -- -- --
0.541 0.159 0.185
tPWRDN PD Crossing VTHI to Qn = VDD, Qn = VDD Output Gate Disable Crossing VTHI to Qn/Qn Driven to GL Designated Level tPWRUP RMS Additive Phase Jitter RMS Additive Phase Jitter @ 25MHz (12kHz - 10MHz Integration Range) tJIT RMS Additive Phase Jitter @ 125MHz (12kHz - 20MHz Integration Range) RMS Additive Phase Jitter @ 156.25MHz (12kHz - 20MHz Integration Range)
NOTES: 1. AC propagation measurements should not be taken within the first 100 cycles of startup. 2. Skew measured between crosspoints of all differential output pairs under identical input and output interfaces, transitions and load conditions on any one device. 3. Skew measured is the difference between propagation delay times tPHL and tPLH of any differential output pair under identical input and output interfaces, transitions and load conditions on any one device. 4. Skew measured is the magnitude of the difference in propagation times between any single differential output pair of two devices, given identical transitions and load conditions at identical VDD levels and temperature. 5. All parameters are tested with a 50% input duty cycle. 6. Guaranteed by design but not production tested.
IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II
7
IDT5T9306 REV. A OCTOBER 23, 2007
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
DIFFERENTIAL AC TIMING WAVEFORMS
1/fo
A[1:2] - A[1:2]
+ VDIF VDIF = 0 - VDIF tPLH tPHL + VDIF VDIF = 0 - VDIF tSK(O) + VDIF VDIF = 0 - VDIF
Qn - Qn tSK(O)
Qm - Qm
Output Propagation and Skew Waveforms
NOTES: 1. Pulse skew is calculated using the following expression: tSK(P) = | tPHL - tPLH | Note that the tPHL and tPLH shown above are not valid measurements for this calculation because they are not taken from the same pulse. 2. AC propagation measurements should not be taken within the first 100 cycles of startup.
IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II
8
IDT5T9306 REV. A OCTOBER 23, 2007
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
A[1:2] - A[1:2]
+ VDIF VDIF = 0 - VDIF VIH VTHI VIL tPLH VIH VTHI VIL tPGD tPGE + VDIF VDIF = 0 - VDIF
GL
G
Qn - Qn
Differential Gate Disable/Enable Showing Runt Pulse Generation
NOTE: 1. As shown, it is possible to generate runt pulses on gate disable and enable of the outputs. It is the user's responsibility to time the G signal to avoid this problem.
A1 - A1
+VDIF VDIF=0 -VDIF +VDIF VDIF=0 -VDIF VIH VTHI VIL VIH VTHI VIL +VDIF VDIF=0 -VDIF
A2 - A2
G
PD
Qn - Qn
Power Down Timing
NOTES: 1. It is recommended that outputs be disabled before entering power-down mode. It is also recommended that the outputs remain disabled until the device completes power-up after asserting PD. 2. The POWER DOWN TIMING diagram assumes that GL is HIGH. 3. It should be noted that during power-down mode, the outputs are both pulled to VDD. In the POWER DOWN TIMING diagram this is shown when Qn-Qn goes to VDIF = 0. IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II 9 IDT5T9306 REV. A OCTOBER 23, 2007
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
TEST CIRCUITS AND CONDITIONS
VIN
~50 Transmission Line VDD/2
A
Pulse Generator
VIN ~50 Transmission Line A
D.U.T.
-VDD/2
Scope
50 50
Test Circuit for Differential Input
DIFFERENTIAL INPUT TEST CONDITIONS
Symbol VTHI VDD = 2.5V 0.2V Crossing of A and A Unit V
IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II
10
IDT5T9306 REV. A OCTOBER 23, 2007
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
VDD
Pulse Generator
A A
Qn RL
D.U.T.
RL Qn
VOS
VOD
Test Circuit for DC Outputs and Power Down Tests
VDD/2
CL Z = 50
SCOPE
Pulse Generator
A A
Qn 50
D.U.T.
50 Qn Z = 50 CL -VDD/2
Test Circuit for Propagation, Skew, and Gate Enable/Disable Timing
LVDS OUTPUT TEST CONDITION
Symbol CL RL VDD = 2.5V 0.2V 0(1) 8(1,2) 50 Unit pF
NOTES: 1. Specifications only apply to "Normal Operations" test condition. The TIA/EIA specification load is for reference only. 2. The scope inputs are assumed to have a 2pF load to ground. TIA/EIA - 644 specifies 5pF between the output pair. With CL = 8pF, this gives the test circuit appropriate 5pF equivalent load.
IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II
11
IDT5T9306 REV. A OCTOBER 23, 2007
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
RECOMMENDED LANDING PATTERN
NL 28 pin
NOTE: All dimensions are in millimeters.
IDTTM / ICSTM LVDS CLOCK BUFFER TERABUFFERTM II
12
IDT5T9306 REV. A OCTOBER 23, 2007
IDT5T9306 2.5V LVDS 1:6 CLOCK BUFFER TERABUFFERTM II
ORDERING INFORMATION
IDT XXXXX Device Type XX Package X Process
I
-40C to +85C (Industrial)
NL
Thermally Enhanced Plastic Very Fine Pitch Quad Flat No Lead Package
5T9306
2.5V 1:6 LVDS Clock Buffer TerabufferTM II
Innovate with IDT and accelerate your future networks. Contact:
www.IDT.com
For Sales
800-345-7015 408-284-8200 Fax: 408-284-2775
For Tech Support
netcom@idt.com 480-763-2056
Corporate Headquarters
Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)
Asia Pacific and Japan
Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505
Europe
IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851
(c) 2007 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, the IDT logo, ICS and HiPerClockS are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA


▲Up To Search▲   

 
Price & Availability of IDT5T930607

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X