Part Number Hot Search : 
X9271TB 8B120ZN5 03B25 UCM36PT FM360B AM29F01 1200500 42S16
Product Description
Full Text Search
 

To Download SCES284A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 SN74GTLPH306 8-BIT LVTTL-TO-GTL+ BUS TRANSCEIVER
SCES284A - OCTOBER 1999 - REVISED DECEMBER 1999
D D D D D D D D D
Bidirectional Interface Between GTL+ Signal Levels and LVTTL Logic Levels Equivalent to '245 Function LVTTL Interfaces Are 5-V Tolerant Medium-Drive GTL+ Outputs (50 mA) LVTTL Outputs (-24 mA/24 mA) GTL+ Rise and Fall Times Designed for Optimal Data-Transfer Rate and Signal Integrity Ioff and Power-Up 3-State Support Hot Insertion Bus Hold on A-Port Data Inputs Package Options Include Plastic Small-Outline (DW), Thin Very Small-Outline (DGV), and Thin Shrink Small-Outline (PW) Packages
DGV, DW, OR PW PACKAGE (TOP VIEW)
OE VCC A1 A2 A3 A4 GND A5 A6 A7 A8 GND
1 2 3 4 5 6 7 8 9 10 11 12
24 23 22 21 20 19 18 17 16 15 14 13
DIR VREF B1 B2 B3 B4 GND B5 B6 B7 B8 GND
description
The SN74GTLPH306 is a medium-drive 8-bit bus transceiver that provides LVTTL-to-GTL+ and GTL+-to-LVTTL signal-level translation. It is equivalent to the '245 function. The device provides a high-speed interface between cards operating at LVTTL-logic levels and a backplane operating at GTL+-signal levels. High-speed (about two times faster than standard LVTTL or TTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, and output edge control (OECTM). Improved GTLP OEC circuits minimize bus settling time and have been designed and tested using several backplane models. The medium drive is suitable for driving double-terminated backplanes. GTL+ is the Texas Instruments derivative of the Gunning transceiver logic (GTL) JEDEC standard JESD 8-3. The AC specification of the SN74GTLPH306 is given only at the preferred higher noise margin GTL+, but the user has the flexibility of using this device at either GTL (VTT = 1.2 V and VREF = 0.8 V) or GTL+ (VTT = 1.5 V and VREF = 1 V) signal levels. Normally, the B port operates at GTL or GTL+ levels, while the A-port and control inputs are compatible with LVTTL logic levels and are 5-V tolerant. VREF is the reference input voltage for the B port. This device is fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. Active bus-hold circuitry holds unused or undriven LVTTL inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable (OE) input should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The SN74GTLPH306 is characterized for operation from -40C to 85C.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. OEC is a trademark of Texas Instruments Incorporated.
PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.
Copyright (c) 1999, Texas Instruments Incorporated
POST OFFICE BOX 655303
* DALLAS, TEXAS 75265
1
PRODUCT PREVIEW
SN74GTLPH306 8-BIT LVTTL-TO-GTL+ BUS TRANSCEIVER
SCES284A - OCTOBER 1999 - REVISED DECEMBER 1999
functional description
The SN74GTLPH306 is an 8-bit bus transceiver, providing standard '245 functionality, and is designed for asynchronous communication between data buses. The device transmits data from the A port to the B port or from the B port to the A port, depending on the logic level at the direction-control (DIR) input. OE can be used to disable the device so the buses are effectively isolated. Data polarity is noninverting. For A-to-B data flow, when OE is low and DIR is high, the B outputs take on the logic value of the A inputs. When OE is high, the outputs are in the high-impedance state. Data flow for B to A is similar to that for A to B, but OE is low and DIR is low.
FUNCTION TABLE INPUTS OE L L H DIR L H X OUTPUT B data to A port A data to B port Z MODE Transparent Transparent Isolation
PRODUCT PREVIEW
logic symbol
OE DIR 1 24 G3 3 EN1 [BA] 3 EN2 [AB] 1 2 A2 A3 A4 A5 A6 A7 A8 4 5 6 8 9 10 11 21 20 19 17 16 15 14 B2 B3 B4 B5 B6 B7 B8 22 B1
A1
3
This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.
2
POST OFFICE BOX 655303
* DALLAS, TEXAS 75265
SN74GTLPH306 8-BIT LVTTL-TO-GTL+ BUS TRANSCEIVER
SCES284A - OCTOBER 1999 - REVISED DECEMBER 1999
logic diagram (positive logic)
24 DIR 1 OE 3 22 B1
A1
23 VREF
To Seven Other Channels
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage range, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to 7 V Input voltage range, VI (see Note 1): A-port and control inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to 7 V B port and VREF . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to 7 V Voltage range applied to any output in the high-impedance or power-off state, VO (see Note 1): A port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to 7 V B port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to 7 V Voltage range applied to any output in the high or low state, VO (see Note 1): A port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to VCC + 0.5 V B port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to 4.6 V Current into any output in the low state, IO: A port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 mA B port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 mA Current into any A-port output in the high state, IO (see Note 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 mA Continuous current through each VCC or GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 mA Input clamp current, IIK (VI < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -50 mA Output clamp current, IOK (VO < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -50 mA Package thermal impedance, JA (see Note 3): DGV package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86C/W DW package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46C/W PW package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88C/W Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -65C to 150C
Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. This current flows only when the output is in the high state and VO > VCC. 3. The package thermal impedance is calculated in accordance with JESD 51.
POST OFFICE BOX 655303
* DALLAS, TEXAS 75265
3
PRODUCT PREVIEW
SN74GTLPH306 8-BIT LVTTL-TO-GTL+ BUS TRANSCEIVER
SCES284A - OCTOBER 1999 - REVISED DECEMBER 1999
recommended operating conditions (see Notes 4 through 6)
MIN VCC VTT VREF VI VIH VIL IIK IOH IOL Supply voltage Termination voltage Supply voltage Input voltage High-level High level input voltage Low-level Low level input voltage Input clamp current High-level output current Low-level Low level output current A port A port B port GTL GTL+ GTL GTL+ B port Except B port B port Except B port B port Except B port VREF+0.05 2 VREF-0.05 0.8 -18 -24 24 50 3.15 1.14 1.35 0.74 0.87 NOM 3.3 1.2 1.5 0.8 1 MAX 3.45 1.26 1.65 0.87 1.1 VTT VCC UNIT V V V V V V mA mA mA
PRODUCT PREVIEW
TA Operating free-air temperature -40 85 C NOTES: 4. All unused control and B-port inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. 5. Normal connection sequence is GND first and VCC = 3.3 V, I/O, control inputs, VTT and VREF (any order) last. 6. VTT and RTT can be adjusted to accommodate backplane impedances as long as they do not exceed the DC absolute IOL ratings. Similarly, VREF can be adjusted to optimize noise margins, but normally is 2/3 VTT.
4
POST OFFICE BOX 655303
* DALLAS, TEXAS 75265
SN74GTLPH306 8-BIT LVTTL-TO-GTL+ BUS TRANSCEIVER
SCES284A - OCTOBER 1999 - REVISED DECEMBER 1999
electrical characteristics over recommended operating free-air temperature range for GTL+ (unless otherwise noted)
PARAMETER VIK VOH A port VCC = 3.15 V, VCC = 3.15 V to 3.45 V, VCC = 3 15 V 3.15 VCC = 3.15 V to 3.45 V, A port VOL B port B port II IBHL IBHH IBHLO# IBHHO|| ICC ICCk Ci Ci io Control inputs A port B port Control inputs A port A port A port A port A port A or B port VCC = 3 15 V 3.15 VCC = 3 15 V 3.15 VCC = 3.45 V, VCC = 3 45 V, 3.45 V VCC = 3.15 V, VCC = 3.15 V, VCC = 3.45 V, VCC = 3.45 V, VCC = 3.45 V, IO = 0, VI (A-port or control input) = VCC or GND VI (B port) = VTT or GND TEST CONDITIONS II = -18 mA IOH = -100 A IOH = -12 mA IOH = -24 mA IOL = 100 A IOL = 12 mA IOL = 24 mA IOL = 40 mA IOL = 50 mA VI = 0 to 1.5 V VI = 0 or 5 5 V 5.5 VI = 0.8 V VI = 2 V VI = 0 to VCC VI = 0 to VCC Outputs high Outputs low Outputs disabled 7 8 8 75 -75 500 -500 18 20 20 1.5 mA pF pF mA MIN VCC-0.2 2.4 2 0.2 0.4 0.5 0.4 0.55 5 5 20 A A A A A V TYP MAX -1.2 UNIT V V
VCC = 3.45 V, One A-port or control input at VCC - 0.6 V, Other A-port or control inputs at VCC or GND VI = 3.15 V or 0 VO = 3.15 V or 0 VO = 1.5 V or 0
All typical values are at VCC = 3.3 V, TA = 25C. For I/O ports, the parameter II includes the off-state output leakage current. The bus-hold circuit can sink at least the minimum low sustaining current at VILmax. IBHL should be measured after lowering VIN to GND and then raising it to VILmax. The bus-hold circuit can source at least the minimum high sustaining current at VIHmin. IBHH should be measured after raising VIN to VCC and then lowering it to VIHmin. # An external driver must source at least IBHLO to switch this node from low to high. || An external driver must sink at least IBHHO to switch this node from high to low. kThis is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND.
hot-insertion specifications for A port over recommended operating free-air temperature range
PARAMETER Ioff IOZPU IOZPD VCC = 0, VCC = 0 to 1.5 V, VCC = 1.5 V to 0, TEST CONDITIONS VI or VO = 0 to 5.5 V VO = 0.5 V to 3 V, VO = 0.5 V to 3 V, OE = 0 OE = 0 MIN MAX 100 100 100 UNIT A A A
hot-insertion specifications for B port over recommended operating free-air temperature range
PARAMETER Ioff IOZPU IOZPD VCC = 0, VCC = 0 to 1.5 V, VCC = 1.5 V to 0, TEST CONDITIONS VI or VO = 0 to 1.5 V VO = 0.5 V to 1.5 V, VO = 0.5 V to 1.5 V, OE = 0 OE = 0 MIN MAX 100 100 100 UNIT A A A
POST OFFICE BOX 655303
* DALLAS, TEXAS 75265
5
PRODUCT PREVIEW
SN74GTLPH306 8-BIT LVTTL-TO-GTL+ BUS TRANSCEIVER
SCES284A - OCTOBER 1999 - REVISED DECEMBER 1999
switching characteristics over recommended ranges of supply voltage and operating free-air temperature, VTT = 1.5 V and VREF = 1 V for GTL+ (see Figure 1)
PARAMETER tPHL tPLH ten tdis tr tf tr tf tPHL tPLH ten tdis All typical values are at VCC = 3.3 V, TA = 25C. B OE FROM (INPUT) A TO (OUTPUT) B B Rise time, B outputs (20% to 80%) Fall time, B outputs (80% to 20%) Rise time, A outputs (10% to 90%) Fall time, A outputs (90% to 10%) A A MIN TYP MAX UNIT ns ns ns ns ns ns ns ns
OE
PRODUCT PREVIEW
6
POST OFFICE BOX 655303
* DALLAS, TEXAS 75265
SN74GTLPH306 8-BIT LVTTL-TO-GTL+ BUS TRANSCEIVER
SCES284A - OCTOBER 1999 - REVISED DECEMBER 1999
PARAMETER MEASUREMENT INFORMATION
6V From Output Under Test CL = 50 pF (see Note A) 500 S1 Open GND 500 TEST tPLH/tPHL tPLZ/tPZL tPHZ/tPZH S1 Open 6V GND 1.5 V (GTL+) 25 From Output Under Test CL = 30 pF (see Note A)
Test Point
LOAD CIRCUIT FOR A OUTPUTS 3V Input 1.5 V 1.5 V 0V tPLH tPHL VOH Output 1V VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES (A port to B port) 1.5 V Input 1V 1V 0V tPLH tPHL VOH Output 1.5 V VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES (B port to A port) 1.5 V VOL Output Waveform 2 S1 at GND (see Note B) 1V Output Control tPZL Output Waveform 1 S1 at 6 V (see Note B) tPZH
LOAD CIRCUIT FOR B OUTPUTS
1.5 V
1.5 V 0V tPLZ 3V
1.5 V
VOL + 0.3 V VOL tPHZ VOH VOH - 0.3 V 0 V
1.5 V
VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES (A port)
NOTES: A. CL includes probe and jig capacitance. B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, ZO = 50 , slew rate 1 V/ns. D. The outputs are measured one at a time with one transition per measurement.
Figure 1. Load Circuits and Voltage Waveforms
POST OFFICE BOX 655303
* DALLAS, TEXAS 75265
7
PRODUCT PREVIEW
VOL
3V
SN74GTLPH306 8-BIT LVTTL-TO-GTL+ BUS TRANSCEIVER
SCES284A - OCTOBER 1999 - REVISED DECEMBER 1999
DISTRIBUTED-LOAD BACKPLANE SWITCHING CHARACTERISTICS
This data sheet is specified for and tested to the lump load shown in Figure 1. However, the designer probably uses this GTLP device in a distributed load like that shown in Figure 2, in which actual B-port backplane switching characteristics are different. Therefore, the device is modeled as shown in Figure 3, which very closely matches the results obtained using Figure 2. Switching characteristics based on Figure 3 more closely match actual backplane design requirements.
VTT
RTT
VTT
RTT
.25"
.875"
.875"
.25"
.625" Conn. 1"
.625" Conn. 1"
Rcvr
.625" Conn. 1"
Rcvr
.625" 1.5 V Conn. 1"
Rcvr
From Output Under Test
LL = 21 nH
14 Test Point CL = 13 pF
PRODUCT PREVIEW
Drvr
Slot 1
Slot 2
Slot 15
Slot 16
Figure 2. Test Backplane Model
Figure 3. Distributed-Load Circuit for B Outputs
switching characteristics over recommended ranges of supply voltage and operating free-air temperature, VTT = 1.5 V and VREF = 1 V for GTL+ (see Figure 3)
PARAMETER tPHL tPLH ten tdis tr tf All typical values are at VCC = 3.3 V, TA = 25C. FROM (INPUT) A TO (OUTPUT) B B Rise time, B outputs (20% to 80%) Fall time, B outputs (80% to 20%) MIN TYP MAX UNIT ns ns ns ns
OE
8
POST OFFICE BOX 655303
* DALLAS, TEXAS 75265
IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.
Copyright (c) 1999, Texas Instruments Incorporated


▲Up To Search▲   

 
Price & Availability of SCES284A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X