|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
MITSUBISHI SEMICONDUCTOR PS12015-A PS12015-A FLAT-BASE TYPE FLAT-BASE TYPE INSULATED TYPE INSULATED TYPE PS12015-A INTEGRATED FUNCTIONS AND FEATURES * 3-Phase IGBT inverter bridge configured by the latest 3rd. generation IGBT and diode technologies. * Circuit for dynamic braking of motor regenerative energy. * Inverter output current capability Io (Note 1) : Type Name PS12015-A 100% load 4.8A (rms) 150% over load 7.2A (rms), 1min (Note 1) : The inverter output current is assumed to be sinusoidal and the peak current value of each of the above loading cases is defined as : Iop = Io ! 2 INTEGRATED DRIVE, PROTECTION AND SYSTEM CONTROL FUNCTIONS: * For P-Side IGBTs : Drive circuit, High-speed photo-couplers, Short circuit protection (SC), Bootstrap circuit supply scheme (Single drive power supply ) and Under-voltage protection (UV). * For N-Side IGBTs : Drive circuit, Short-circuit protection (SC), Control supply Under voltage and Over voltage protection (OV/UV), System Over temperature protection (OT), Fault output signaling circuit (Fo), and Current-Limit warning signal output (CL). * For Brake circuit IGBT : Drive circuit. * Warning and Fault signaling : FO1 : Short circuit protection for lower-leg IGBTs and Input interlocking against spurious arm shoot-through. FO2 : N-side control supply abnormality locking (OV/UV) FO3 : System over-temperature protection (OT). CL : Warning for inverter current overload condition * For system feedback control : Analogue signal feedback reproducing actual inverter output phase current (3). * Input Interface : 5V CMOS/TTL compatible, Schmitt trigger input, and Arm-Shoot-Through interlock protection. APPLICATION Acoustic noise-less 1.5kW/AC400V Class 3 Phase inverter and other motor control applications. PACKAGE OUTLINES 80.5 1 71.5 0.5 0.5 0.5 4-4 20.4 1 23 Terminals Assignment: 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 CBU+ CBU- CBV+ CBV- CBW+ CBW- GND VDL VDH CL FO1 FO2 FO3 CU CV CW UP VP WP UN VN WN Br 31 32 33 34 35 36 P B N U V W 1 2 0.3 (7.75) 6 0.3 56 0.8 2.5 83.5 0.5 5 92.5 1 78.75 0.6 76.5 1 2.45 0.3 1.2 31 (10.35) 32 33 34 10.16 0.3 50.8 0.8 35 36 4-R4 8.5 13 27 1 LABEL (Fig. 1) Jan. 2000 MITSUBISHI SEMICONDUCTOR PS12015-A FLAT-BASE TYPE INSULATED TYPE Application Specific Intelligent Power Module Protection Circuit P Input Circuit Drive Circuit Brake resistor connection, Inrush prevention circuit, etc. AC 400V class line input R S T Photo Coupler B CBW+ CBW- CBU+ CBU- CBV+ CBV- INTERNAL FUNCTIONS BLOCK DIAGRAM U V W M Z C N T S AC 400V class line output Z : Surge absorber. C : AC filter (Ceramic condenser 2.2~6.5nF) [Note : Additionally an appropriate Line-to line surge absorber circuit may become necessary depending on the application environment]. Current sensing circuit Input signal conditioning UP VP WP UN VN WN Br Drive Circuit Fo Logic Protection circuit Control supply fault sense GND VDL VDH CU CV CW CL,FO1,FO2,FO3 Fault output Analogue signal output corresponding to PWM input (5V line) Note 3) each phase current (5V line) Note 1) (5V line) Note 2) Note 1) To prevent chances of signal oscillation, a series resistor (1k) coupling at each output is recommended. Note 2) By virtue of integrating a photo-coupler inside the module, direct coupling to CPU, without any extemal opto or transformer isolation is possible. Note 3) All outputs are open collector type. Each signal line should be pulled up to plus side of the 5V power supply with approximately 5.1k resistance. Note 4) The wiring between power DC link capacitor and P/N terminals should be as short as possible to protect the ASIPM against catastrophic high surge voltage. For extra precaution, a small film snubber capacitor (0.1~0.22F, high voltage type) is recommended to be mounted close to these P and N DC power input pins. (Fig. 2) MAXIMUM RATINGS (Tj = 25C) INVERTER PART (Including Brake Part) Symbol VCC Item Supply voltage Condition Applied between P-N Ratings 900 1000 1200 1200 15 (30) 5 (10) )" means IC peak value 5 (10) Unit V V V V A A A VCC(surge) Supply voltage (surge) Applied between P-N, Surge-value VP or VN Each output IGBT collector-emitter static voltage Applied between P-U, V, W, Br or U, V, W, Br-N VP(S) or Each output IGBT collector-emitter surge voltage Applied between P-U, V, W, Br or U, V, W, Br-N VN(S) Ic(Icp) Ic(Icp) IF(IFP) Each output IGBT collector current Brake IGBT collector current Brake diode anode current TC = 25C Note : "( CONTROL PART Symbol VDH, VDB VDL VCIN VFO IFO VCL ICL ICO Supply voltage Supply voltage Input signal voltage Fault output supply voltage Fault output current Current-limit warning output voltage CL output current Analogue-current-signal output current Item Condition Applied between VDH-GND, CBU+-CBU-, CBV+-CBV-, CBW+-CBW- Applied between VDL-GND Applied between UP * VP * WP * UN * VN * WN * Br-GND Applied between FO1 * FO2 * FO3-GND Sink current of FO1 * FO2 * FO3 Applied between CL-GND Sink current of CL Sink current of CU * CV * CW Ratings 20 7 -0.5 ~ VDL+0.5 -0.5 ~ 7 15 -0.5 ~ 7 15 1 Unit V V V V mA V mA mA Jan. 2000 MITSUBISHI SEMICONDUCTOR PS12015-A FLAT-BASE TYPE INSULATED TYPE TOTAL SYSTEM Symbol Tj Tstg TC VISO -- Item Junction temperature Storage temperature Module case operating temperature Isolation voltage Mounting torque Condition (Note 2) -- (Fig. 3) 60 Hz sinusoidal AC for 1 minute, between all terminals and base plate. Mounting screw: M3.5 Ratings -20 ~ +125 -40 ~ +125 -20 ~ +100 2500 0.78 ~ 1.27 Unit C C C Vrms N*m Note 2) : The item defines the maximum junction temperature for the power elements (IGBT/Diode) of the ASIPM to ensure safe operation. However, these power elements can endure instantaneous junction temperature as high as 150C. To make use of this additional temperature allowance, a detailed study of the exact application conditions is required and, accordingly, necessary information is to be provided before use. CASE TEMPERATURE MEASUREMENT POINT (3mm from the base surface) TC (Fig. 3) THERMAL RESISTANCE Symbol Rth(jc)Q Rth(jc)F Rth(jc)QB Rth(jc)FB Rth(c-f) Junction to case Thermal Resistance Contact Thermal Resistance Item Condition Inverter IGBT (1/6) Inverter FWDi (1/6) Brake IGBT Brake FWDi Case to fin, thermal grease applied (1 Module) Ratings Min. -- -- -- -- -- Typ. -- -- -- -- -- Max. 1.9 5.3 3.0 7.3 0.040 Unit C/W C/W C/W C/W C/W ELECTRICAL CHARACTERISTICS (Tj = 25C, VDH = 15V , VDB = 15V, VDL = 5V unless otherwise noted) Symbol VCE(sat) VEC VCE(sat)Br VFBr ton tc(on) toff tc(off) trr Item Collector-emitter saturation voltage FWDi forward voltage Condition VDL = 5V, VDH = VDB = 15V Input = ON, Tj = 25C, Ic = 15A Tj = 25C, Ic = -15A, Input = OFF Min. -- -- -- -- 0.3 -- -- -- -- Ratings Typ. -- -- -- -- 1.2 0.5 2.2 0.9 0.2 Max. 3.6 3.5 3.6 3.5 2.0 1.4 4.0 1.6 -- Unit V V V V s s s s s Brake IGBT VDL = 5V, VDH = 15V Input = ON, Tj = 25C, Ic = 5A Collector-emitter saturation voltage Brake diode forward voltage Tj = 25C, IF = 5A, Input = OFF 1/2 Bridge inductive, Input = ON Switching times VCC = 600V, Ic = 15A, Tj = 125C VDL = 5V, VDH = 15V, VDB = 15V Note : ton, toff include delay time of the internal control circuit. FWD reverse recovery time VCC 800V, Input = ON (One-Shot) Short circuit endurance (Output, Arm, and Load, Short Tj = 125C start Circuit Modes) 13.5V VDH = VDB = 16.5V VCC 800V, Tj 125C, Switching SOA IDH IDL Vth(on) Vth(off) Ri VDH Circuit Current VDL Circuit Current Input on threshold voltage Input off threshold voltage Input pull-up resistor Ic < IOL(CL) operation level, Input = ON, 13.5V VDH = VDB = 16.5V VDL = 5V, VDH = 15V, VCIN = 5V VDL = 5V, VDH = 15V, VCIN = 5V * No destruction * FO output by protection operation * No destruction * No protecting operation * No FO output -- -- -- -- 0.8 1.4 3.0 150 2.5 -- 150 50 2.0 4.0 -- mA mA V V k Jan. 2000 Integrated between input terminal-VDH MITSUBISHI SEMICONDUCTOR PS12015-A FLAT-BASE TYPE INSULATED TYPE ELECTRICAL CHARACTERISTICS (Tj = 25C, VDH = 15V, VDB = 15V, VDL = 5V unless otherwise noted) Symbol fPWM txx tdead tint VCO VC+(200%) VC-(200%) |VCO| VC+ VC- Item PWM input frequency Allowable input on-pulse width Allowable input signal dead time for blocking arm shoot-through Input inter-lock sensing Analogue signal linearity with output current Condition TC 100C, Tj 125C Note 3) VDH = 15V, VDL = 5V, TC = -20C ~ +100C Relates to corresponding inputs (Except brake part) TC = -20C ~ +100C Relates to corresponding inputs (Except brake part) VDH = 15V Ic = 0A Ic = IOP(200%) Ic = -IOP(200%) VDL = 5V TC = -20 ~ 100C (Fig.4) Min. 2 2 4.0 -- 1.87 0.77 2.97 -- (Fig. 4) -- 4.0 -- -5 -- -- -- (Note 4) (Fig. 7), (Note 5) 12.90 21.70 100 -- 10.0 10.5 11.05 11.55 18.00 16.50 -- -- -- Ratings Typ. -- -- -- 65 2.27 1.17 3.37 15 -- -- 1.1 -- 3 -- 1 15.61 38.00 110 90 11.0 11.5 12.00 12.50 19.20 17.50 10 -- 1 Max. 15 500 -- 100 2.57 1.47 3.67 -- 0.7 -- -- 5 -- 1 -- 19.68 55.10 120 -- 12.0 12.5 12.75 13.25 20.15 18.65 -- 1 -- Unit kHz s s ns V V V mV V V V % s A mA A A C C V V V V V V s A mA Offset change area vs temperature VDH = 15V, VDL = 5V, TC = -20 ~ 100C Analogue signal output voltage limit Ic > IOP(200%), VDH = 15V, VDL = 5V |VCO-VC(200%)| Correspond to max. 500s data hold period only, Ic = IOP(200%) (Fig. 5) After input signal trigger point Open collector onput VDL = 5V, VDH = 15V, TC = -20 ~ 100C Tj = 25C VDL = 5V, VDH = 15V (Fig. 8) Analogue signal overall linear VC(200%) variation Analogue signal data hold rCH accuracy td(read) ICL(H) ICL(L) IOL SC OT OTr UVDB UVDBr UVDH UVDHr OVDH OVDHr tdv IFO(H) IFO(L) Analogue signal reading time Signal output current of CL operation Idle Active CL warning operation level Short circuit current trip level Over tenperature protection Trip level Reset level Trip level Reset level Trip level Reset level Trip level Reset level Filter time Fault output current Idle Active Supply circuit under and over voltage protection TC = -20C ~ +100C Tj 125C Open collector output (Note 3) : (a) Allowable minimum input on-pulse width : This item applies to P-side circuit only. (b) Allowable maximum input on-pulse width : This item applies to both P-side and N-side circuits excluding the brake circuit. (Note4) : CL output : The "current limit warning (CL) operation circuit outputs warning signal whenever the arm current exceeds this limit. The circuit is reset automatically by the next input signal and thus, it operates on a pulse-by-pulse scheme. (Note5) : The short circuit protection works instantaneously when a high short circuit current flows through an internal IGBT rising up momentarily. The protection function is, thus meant primarily to protect the ASIPM against short circuit distraction. Therefore, this function is not recommended to be used for any system load current regulation or any over load control as this might, cause a failure due to excessive temperature rise. Instead, the analogue current output feature or the over load warning feature (CL) should be appropriately used for such current regulation or over load control operation. In other words, the PWM signals to the ASIPM should be shut down, in principle, and not to be restarted before the junction temperature would recover to normal, as soon as a fault is feed back from its FO1 pin of the ASIPM indicating a short circuit situation. RECOMMENDED CONDITIONS Symbol VCC VDH, VDB VDL Item Supply voltage Control supply voltage Control supply voltage Condition Applied between P-N Applied between VDH-GND, CBU+-CBU-, CBV+-CBV-, CBW+-CBW- Applied between VDL-GND Ratings Min. -- 13.5 4.8 -1 -- 4.8 Using application circuit Using application circuit 2 4.0 Typ. 600 15.0 5.0 -- -- -- 10 -- Max. 800 16.5 5.2 +1 0.3 -- 15 -- Unit V V V V/s V V kHz s Jan. 2000 VDH, VDB, Supply voltage ripple VDL VCIN(on) Input ON voltage VCIN(off) Input OFF voltage fPWM tdead PWM Input frequency Arm shoot-through blocking time MITSUBISHI SEMICONDUCTOR PS12015-A FLAT-BASE TYPE INSULATED TYPE Fig. 4 OUTPUT CURRENT ANALOGUE SIGNALING LINEARITY 5 Fig. 5 OUTPUT CURRENT ANALOGUE SIGNALING "DATA HOLD" DEFINITION VC VC- 4 min max VC-(200%) VDH=15V VDL=5V TC=-20~100C 500s 0V 3 VC0 VCH(5s) VCH(505s)-VCH(5s) VCH(5s) VCH(505s) VC(V) 2 VC+(200%) rCH= 1 Analogue output signal data hold range VC+ 0 -400 -300 -200 -100 0 100 200 300 400 Note ; Ringing happens around the point where the signal output voltage changes state from "analogue" to "data hold" due to test circuit arrangement and instrumentational trouble. Therefore, the rate of change is measured at a 5 s delayed point. Real load current peak value.(%)(Ic=Io! 2) Fig. 6 INPUT INTERLOCK OPERATION TIMING CHART Input signal VCIN(p) of each phase upper arm Input signal VCIN(n) of each phase lower arm 0V 0V Gate signal Vo(p) of each phase upper arm (ASIPM internal) Gate signal Vo(n) of each phase upper arm (ASIPM internal) Error output FO1 0V 0V 0V Note : Input interlock protection circuit ; It is operated when the input signals for any upper-arm / lower-arm pair of a phase are simultaneously in "LOW" level. By this interlocking, both upper and lower IGBTs of this mal-triggered phase are cut off, and "FO" signal is outputted. After an "input interlock" operation the circuit is latched. The "FO" is reset by the high-to-low going edge of either an upper-leg, or a lower-leg input, whichever comes in later. Fig. 7 TIMING CHART AND SHORT CIRCUIT PROTECTION OPERATION Input signal VCIN of each phase upper arm Short circuit sensing signal VS 0V 0V SC delay time Gate signal Vo of each phase upper arm(ASIPM internal) Error output FO1 0V 0V Note : Short circuit protection operation. The protection operates with "FO" flag and reset on a pulse-by-pulse scheme. The protection by gate shutdown is given only to the IGBT that senses an overload (excluding the IGBT for the "Brake"). Jan. 2000 MITSUBISHI SEMICONDUCTOR PS12015-A FLAT-BASE TYPE INSULATED TYPE Fig. 8 INVERTER OUTPUT ANALOGUE CURRENT SENSING AND SIGNALING TIMING CHART. N-side IGBT Current off N-side FWDi Current VCIN V(hold) IC on on off 0 +ICL (VS) 0 -ICL t(hold) Ref VC 0 off VCL on Delay time td(read) Fig. 9 START-UP SEQUENCE Normally at start-up, Fo and CL output signals will be pulled-up High to VDL voltage (OFF level); however, FO1 output may fall to Low (ON) level at the instant of the first ON input pulse to an N-Side IGBT. This can happen particularly when the boot-strap capacitor is of large size. FO1 resetting sequence (together with the boot-strap charging sequence) is explained in the following graph Fig. 10 RECOMMENDED I/O INTERFACE CIRCUIT VDL(5V) 5.1k R ASIPM UP,VP,WP,UN,VN,WN,Br DC-Bus voltage Control voltage supply Boot-strap voltage N-Side input signal P-Side input signal Brake input signal FO1 output signal VPN 0 VDH, DL 0 VDB VCIN(N) 0 on PWM starts a) R CPU 10k FO1,FO2,FO3,CL CU,CV,CW 0.1nF 0.1nF GND(Logic) b) VCIN(P) on VCIN(Br) on FOI on a) Boot-strap charging scheme : Apply a train of short ON pulses at all N-IGBT input pins for adequate charging (pulse width = approx. 20s number of pulses =10 ~ 500 depending on the boot-strap capacitor size) b) FO1 resetting sequence: Apply ON signals to the following input pins : Br Un/Vn/Wn Up/Vp/Wp in that order. Jan. 2000 |
Price & Availability of PS12015-A |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |