![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
51 CYM1851 1,024K x 32 Static RAM Module Features * High-density 32-megabit SRAM module * 32-bit Standard Footprint supports densities from 16K x 32 through 1M x 32 * High-speed SRAMs -- Access time of 12 ns * Low active power -- 8.36W (max.) at 12 ns * 72 pins * Available in ZIP, SIMM, or angled SIMM format mounted on an epoxy laminate substrate. Four chip selects are used to independently enable the four bytes. Reading or writing can be executed on individual bytes or any combination of multiple bytes through proper use of selects. The CYM1851 is designed for use with standard 72-pin SIMM sockets. The pinout is downward compatible with the 64-pin JEDEC ZIP/SIMM module family (CYM1821, CYM1831, CYM1836, and CYM1841). Thus, a single motherboard design can be used to accommodate memory depth ranging from 16K words (CYM1821) to 1,024K words (CYM1851). The CYM1851 is offered in vertical and angled SIMM configurations and both are available with either tin-lead or 10 micro-inches of gold flash on the edge contacts. Presence detect pins (PD0-PD3) are used to identify module memory density in applications where modules with alternate word depths can be interchanged. Functional Description The CYM1851 is a high-performance 32-megabit static RAM module organized as 1,024K words by 32 bits. This module is constructed from eight 1,024K x 4 SRAMs in SOJ packages Logic Block Diagram PD0 PD1 PD2 PD3 GND OPEN GND OPEN Pin Configuration ZIP/SIMM Top View A0 -A19 OE WE 20 1M x 4 SRAM CS1 1M x 4 SRAM CS2 1M x 4 SRAM CS3 1M x 4 SRAM CS4 4 I/O0 - I/O3 1M x 4 SRAM 4 I/O4- I/O7 4 I/O8 - I/O11 1M x 4 SRAM 4 I/O12- I/O15 4 I/O16 - I/O19 1M x 4 SRAM NC PD3 PD0 I/O0 I/O1 I/O2 I/O3 VCC A7 A8 A9 I/O4 I/O5 I/O6 I/O7 WE A14 CS1 CS3 A16 GND I/O16 I/O17 I/O18 I/O19 A10 A11 A12 A13 I/O20 I/O21 I/O22 I/O23 GND A19 NC 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 NC PD2 GND PD1 I/O8 I/O9 I/O10 I/O11 A0 A1 A2 I/O12 I/O13 I/O14 I/O15 GND A15 CS2 CS4 A17 OE I/O24 I/O25 I/O26 I/O27 A3 A4 A5 VCC A6 I/O28 I/O29 I/O30 I/O31 A18 NC 4 I/O20- I/O23 4 I/O24 - I/O27 1M x 4 SRAM 4 I/O28- I/O31 Cypress Semiconductor Corporation Document #: 38-05274 Rev. ** * 3901 North First Street * San Jose * CA 95134 * 408-943-2600 Revised March 15, 2002 CYM1851 Selection Guide 1851-12 Maximum Access Time (ns) Maximum Operating Current (mA) Maximum Standby Current (mA) 12 1520 480 1851-15 15 1520 480 1851-20 20 1200 480 1851-25 25 1200 480 1851-35 35 960 480 Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ................................. -55C to +125C Ambient Temperature with Power Applied............................................... -10C to +85C Supply Voltage to Ground Potential ............... -0.5V to +7.0V DC Voltage Applied to Outputs in High Z State.................................................-0.5V to +VCC DC Input Voltage ............................................-0.5V to +7.0V Operating Range Range Commercial Ambient Temperature 0C to +70C VCC 5V 10% Electrical Characteristics Over the Operating Range Parameter VOH VOL VIH VIL IIX IOZ ICC ISB1 ISB2 Description Output HIGH Voltage Output LOW Voltage Input HIGH Voltage Input LOW Voltage Input Load Current Output Leakage Current VCC Operating Supply Current Automatic CS Power-Down Current[1] Automatic CS Power-Down Current[1] GND < VI < VCC GND < VO < VCC, Output Disabled VCC = Max., IOUT = 0 mA, CSN < VIL Max. VCC, CS > VIH, Min. Duty Cycle = 100% Max. VCC, CS > VCC - 0.2V, VIN > VCC - 0.2V, or VIN < 0.2V -20, -25, -35 -12, -15 -20, -25, -35 -12, -15 Test Conditions VCC = Min., IOH = -4.0 mA VCC = Min., IOL = 8.0 mA 2.2 -0.5 -16 -10 Min. 2.4 0.4 VCC + 0.3 0.8 +16 +10 1200 1520 480 80 240 Max. Unit V V V V A A mA mA mA mA mA Capacitance[2] Parameter CINA CINB COUT Description Input Capacitance (WE, OE, A0-19) Input Capacitance (CS) Output Capacitance Test Conditions TA = 25C, f = 1 MHz, VCC = 5.0V Max. 80 20 20 Unit pF pF pF Notes: 1. A pull-up resistor to VCC on the CS input is required to keep the device deselected during VCC power-up, otherwise ISB will exceed values given. 2. Tested on a sample basis. Document #: 38-05274 Rev. ** Page 2 of 9 CYM1851 AC Test Loads and Waveforms R1 481 5V OUTPUT 30 pF INCLUDING JIG AND SCOPE R2 255 5V OUTPUT 5 pF INCLUDING JIG AND SCOPE R2 255 R1 481 3.0V 90% GND < 5 ns 10% 90% 10% < 5 ns ALL INPUT PULSES (a) (b) Equivalent to: OUTPUT THEVENIN 167 EQUIVALENT 1.73V Switching Characteristics Over the Operating Range[3] 1851-12 Parameter READ CYCLE tRC tAA tOHA tACS tDOE tLZOE tHZOE tLZCS tHZCS tPD WRITE CYCLE tWC tSCS tAW tHA tSA tPWE tSD tHD tLZWE tHZWE [6] 1851-15 Min. 15 Max. Unit ns 15 3 15 8 0 7 8 3 7 8 15 15 10 10 0 1 12 8 1 3 7 0 8 ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns Description Read Cycle Time Address to Data Valid Data Hold from Address Change CS LOW to Data Valid OE LOW to Data Valid OE LOW to Low Z OE HIGH to High Z CS LOW to Low Z [4] Min. 12 Max. 12 3 12 7 0 3 12 12 9 9 0 1 10 7 1 3 0 CS HIGH to High Z[4, 5] CS HIGH to Power-Down Write Cycle Time CS LOW to Write End Address Set-Up to Write End Address Hold from Write End Address Set-Up to Write Start WE Pulse Width Data Set-Up to Write End Data Hold from Write End WE HIGH to Low Z WE LOW to High Z[5] Notes: 3. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified IOL/IOH and 30-pF load capacitance. 4. At any given temperature and voltage condition, tHZCS is less than tLZCS for any given device. These parameters are guaranteed and not 100% tested. 5. tHZCS and tHZWE are specified with CL = 5 pF as in part (b) of AC Test Loads and Waveforms. Transition is measured 500 mV from steady-state voltage. 6. The internal write time of the memory is defined by the overlap of CS LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. Document #: 38-05274 Rev. ** Page 3 of 9 CYM1851 Switching Characteristics Over the Operating Range[3](continued) 1851-20 Parameter READ CYCLE tRC tAA tOHA tACS tDOE tLZOE tHZOE tLZCS tHZCS tPD WRITE CYCLE tWC tSCS tAW tHA tSA tPWE tSD tHD tLZWE tHZWE Read Cycle Time Address to Data Valid Data Hold from Address Change CS LOW to Data Valid OE LOW to Data Valid OE LOW to Low Z OE HIGH to High Z CS LOW to Low Z [4] [4, 5] 1851-25 Min. 25 Max. 1851-35 Min. 35 Max. Unit ns 35 3 35 18 0 15 3 15 35 35 30 30 3 2 30 20 2 3 ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 15 ns Description Min. 20 Max. 20 3 20 12 0 10 3 10 20 20 17 17 3 2 15 12 2 3 0 12 25 20 20 3 2 20 15 2 3 0 3 0 3 25 25 15 12 12 25 CS HIGH to High Z [6] CS HIGH to Power-Down Write Cycle Time CS LOW to Write End Address Set-Up to Write End Address Hold from Write End Address Set-Up to Write Start WE Pulse Width Data Set-Up to Write End Data Hold from Write End WE HIGH to Low Z WE LOW to High Z [5] 12 0 Switching Waveforms Read Cycle No. 1 [7,8] tRC ADDRESS tAA tOHA DATA OUT PREVIOUS DATA VALID DATA VALID Notes: 7. WE is HIGH for read cycle. 8. Device is continuously selected, CS = VIL, and OE= VIL. Document #: 38-05274 Rev. ** Page 4 of 9 CYM1851 Switching Waveforms (continued) Read Cycle No. 2 [7,9] tRC CS tACS OE tDOE tLZOE HIGH IMPEDANCE DATA OUT tLZCS tPU V CC SUPPLY CURRENT 50% DATA VALID tPD ICC 50% ISB tHZOE tHZCS HIGH IMPEDANCE Write Cycle No. 1 (WE Controlled) [6] tWC ADDRESS tSCS CS tAW tSA WE tSD DATA IN DATA VALID tHZWE DATA OUT DATA UNDEFINED tLZWE HIGH IMPEDANCE tHD tPWE tHA Note: 9. Address valid prior to or coincident with CS transition LOW. Document #: 38-05274 Rev. ** Page 5 of 9 CYM1851 Switching Waveforms (continued) Write Cycle No. 2 (CS Controlled) [6,10] tWC ADDRESS tSA CS tAW tPWE WE tSD DATA IN DATA VALID tHZWE DATA OUT HIGH IMPEDANCE DATA UNDEFINED tHD tHA tSCS Note: 10. If CS goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state. Truth Table CS H L L L WE OE X H L H X L X H Inputs/Output High Z Data Out Data In High Z Read Write Deselect Mode Deselect/Power-Down Document #: 38-05274 Rev. ** Page 6 of 9 CYM1851 Ordering Information Speed (ns) 12 Ordering Code CYM1851PM-12C CYM1851P8-12C CYM1851PN-12C CYM1851P6-12C CYM1851PZ-12C 15 CYM1851PM-15C CYM1851P8-15C CYM1851PN-15C CYM1851P6-15C CYM1851PZ-15C 20 CYM1851PM-20C CYM1851P8-20C CYM1851PN-20C CYM1851P6-20C CYM1851PZ-20C 25 CYM1851PM-25C CYM1851P8-25C CYM1851PN-25C CYM1851P6-25C CYM1851PZ-25C 35 CYM1851PM-35C CYM1851P8-35C CYM1851PN-35C CYM1851P6-35C CYM1851PZ-35C Package Type PM04 PM04 PN04 PN04 PZ09 PM04 PM04 PN04 PN04 PZ09 PM04 PM04 PN04 PN04 PZ09 PM04 PM04 PN04 PN04 PZ09 PM04 PM04 PN04 PN04 PZ09 Package Type 72-Pin Plastic SIMM Module 72-Pin Plastic SIMM Module (gold contacts) 72-Pin Plastic Angled SIMM Module 72-Pin Plastic Angled SIMM Module (gold contacts) 72-Pin Plastic ZIP Module 72-Pin Plastic SIMM Module 72-Pin Plastic SIMM Module (gold contacts) 72-Pin Plastic Angled SIMM Module 72-Pin Plastic Angled SIMM Module (gold contacts) 72-Pin Plastic ZIP Module 72-Pin Plastic SIMM Module 72-Pin Plastic SIMM Module (gold contacts) 72-Pin Plastic Angled SIMM Module 72-Pin Plastic Angled SIMM Module (gold contacts) 72-Pin Plastic ZIP Module 72-Pin Plastic SIMM Module 72-Pin Plastic SIMM Module (gold contacts) 72-Pin Plastic Angled SIMM Module 72-Pin Plastic Angled SIMM Module (gold contacts) 72-Pin Plastic ZIP Module 72-Pin Plastic SIMM Module 72-Pin Plastic SIMM Module (gold contacts) 72-Pin Plastic Angled SIMM Module 72-Pin Plastic Angled SIMM Module (gold contacts) 72-Pin Plastic ZIP Module Commercial Commercial Commercial Commercial Operating Range Commercial Package Diagrams 72-Pin Plastic SIMM Module PM04 Document #: 38-05274 Rev. ** Page 7 of 9 CYM1851 Package Diagrams (continued) 72-Pin Plastic Angled SIMM Module PN04 72-Pin Plastic ZIP Module PZ09 Document #: 38-05274 Rev. ** Page 8 of 9 (c) Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. CYM1851 Document Title: CYM1851 1,024K x 32 Static RAM Module Document Number: 38-05274 REV. ** ECN NO. 114175 Issue Date 3/19/02 Orig. of Change DSG Description of Change Change from Spec number: 38-M-00052 to 38-05274 Document #: 38-05274 Rev. ** Page 9 of 9 |
Price & Availability of CYM1851P8-25C
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |