![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
Preliminary SPCA561A Data Sheet Integrated PC Camera Chip Sunplus Camera Solution SPCA561A Data Sheet Version 0.2.0 Is a trademark of Sunplus. SUNPLUS TECHNOLOGY CO. reserves the right to change this documentation without prior notice. Information provided by SUNPLUS TECHNOLOGY CO. is believed to be accurate and reliable. However, SUNPLUS TECHNOLOGY CO. makes no warranty for any errors which may appear in this document. Contact SUNPLUS TECHNOLOGY CO. to obtain the latest version of device specifications before placing your order. No responsibility is assumed by SUNPLUS TECHNOLOGY CO. for any infringement of patent or other rights of third parties which may result from its use. may reasonably be expected to result in significant injury to the user, without the express written approval of Sunplus. In addition, SUNPLUS products are not authorized for use as critical components in life support devices/ systems or aviation devices/systems, where a malfunction or failure of the product PAGE 1 Preliminary Data Sheet SPCA561A 1. General Description The SPCA561A provides a single chip solution to PC camera application. It includes a CIF format (352H x 288V) CMOS sensor and a backend processor for all image processing, image compression and data transaction units needed by a PC camera. The compressed data is transmitted to the PC side via the USB bus without external DRAM. In addition, the embedded USB controller is a hard-wired state machine. There is no need to use external microprocessors. 2. Features 1. 2. 3. 4. Embedded 1/5-inch CMOS image sensor with 352Hx288V sensor array structure 7.8um x 7.8um active pixel photodiode-type with R, G, B, primary color filters. Programmable sensor controls: window size, gain, frame rate and ADC reference. Provide real-time and high-quality video formats : 24 fps @ SQVGA (160x120) with 5.6 ~ 6 M bit/sec USB bandwidth 24 fps @ QCIF (176x144) with 5.6 ~ 6 M bit/sec USB bandwidth 14-16 fps @ QVGA (320x240) with 6.8 M bit/sec USB bandwidth 14-16 fps @ CIF (352x288) with 6.8 M bit/sec USB bandwidth Video processing : Bad pixels concealment White balance measurement and gain parameter control Exposure and sharpness measurement Support USB Suspend mode USB Vendor ID, Product ID, device release number, maximum power consumption and the string descriptor index and data selectable via an serial EEPROM (93C66) or internal ROM 3.3 Volt power supply. 48 pins PLCC package 5. 6. 7. 8. 9. 3. Block Diagram TG SENSOR CDSP COMPRESS MEMORY controller USB controller USB Bus The TG block receives timing signals from the CMOS sensor and generates all the synchronization signals needed inside the SPCA561A, while the CDSP block receives and processes image data from the sensor. The image data is then further compressed by the Compression block and directly transmitted to the USB bus via the USB controller. The detailed function of each block is described in the following subsections. (c) Sunplus Technology Co., Ltd. Proprietary & Confidential PAGE 3 June 14, 2001 Preliminary Version: 0.2.0 |
Price & Availability of SPCA561A
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |