Part Number Hot Search : 
W26010A SL4558 94HAC16T RGF2D UTO546 FR100 2SC4617 6N40C
Product Description
Full Text Search
 

To Download 87C754 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 INTEGRATED CIRCUITS
83C754/87C754 80C51 8-bit microcontroller family
4K/256 OTP/ROM, DAC, comparator, UART, reference
Preliminary specification Supersedes data of 1997 Dec 03 IC20 Data Handbook 1998 Apr 23
Philips Semiconductors
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
DESCRIPTION
The Philips 83C754/87C754 offers many of the advantages of the 80C51 architecture in a small package and at low cost.
PIN CONFIGURATION
RxD/T0/P3.4/D4 1 2 3 4 5 6 7 8 9 10 11 CERAMIC DUAL IN-LINE PACKAGE AND PLASTIC SHRINK SMALL OUTLINE PACKAGE 28 P3.3/D3 27 P3.2/D2 26 P3.1/D1 25 P3.0/D0 24 INT0/P1.0/A0/A8 23 CEX/P1.1/A1/A9 22 VCC 21 VPP/P1.2 20 XYDAC/A7 19 ZDAC/ASEL 18 XYSOURCE/A6 17 XYDACBIAS/PGM 16 VREG 15 DECOUPLE
The 8XC754 Microcontroller is fabricated with Philips high-density CMOS technology. Philips epitaxial substrate minimizes CMOS latch-up senitivity. The 8XC754 contains a 4k x 8 ROM (83C754) EPROM (87C754), a single module PCA, a 256 x 8 RAM, 11 I/O lines, two 16-bit counter/timers, a two-priority level interrupt structure, a full duplex serial channel, an on-chip oscillator, and an 8-bit D/A converter. The EPROM version of this device, the 87C754, is available in plastic one-time programmable (OTP) packages. Once the array has been programmed, it ifs functionally equivalent to the masked ROM 83C754. Thus, unless explicitly stated otherwise, all references made to the 87C754 apply equally to the 83C754. The 8XC754 supports two power reduction modes of operation referred to as the idle mode and the power-down mode.
TxD/T1/P3.5/D5 ECI/P3.6/D6 INT1/P3.7/D7 RST X2 X1 VSS ZIN/A2/A10 YIN/A3/A11 XIN/A4
XYZRAMP/A5 12 AVSS 13
FEATURES
packages
AVCC 14
* Available in erasable quartz lid or One-Time Programmable plastic * 80C51-based architecture * Small package sizes - 28-pin SSOP * Wide oscillator frequency range * Power control modes:
- Idle mode - Power-down mode
SU00665D
* 4k x 8 ROM (83C754)
EPROM (87C754)
* 256 x 8 RAM * Two 16-bit auto reloadable counter/timers * Single module PCA counter/timer * Full duplex serial channel * Boolean processor * CMOS and TTL compatible
PART NUMBER SELECTION
ROM P83C754EBD DB EPROM1 P87C754EBD DB OTP TEMPERATURE RANGE C AND PACKAGE 0 to +70, 28-pin Shrink Small Outline Package FREQUENCY 3.5 to 16MHz DRAWING NUMBER SOT341-1
NOTE: 1. OTP = One Time Programmable EPROM. UV = UV Erasable EPROM.
1998 Apr 23
2
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
BLOCK DIAGRAM
VCC VSS RAM ADDR REGISTER RAM ROM/ EPROM
B REGISTER
ACC
STACK POINTER PROGRAM ADDRESS REGISTER
AVSS AVCC
DAC
TMP2
TMP1
XIN XYZRAMP DECOUPLE VREG XYDACBIAS XYSOURCE ZDAC XYDAC
ALU
PCON IE TH0 TL0 TL1
TCON
BUFFER
ANALOG PSW
TH1
INTERRUPT, SERIAL PORT AND TIMER BLOCKS
PC INCREMENTER
PROGRAM COUNTER INSTRUCTION REGISTER
RST
TIMING AND CONTROL
DPTR
PD
PORT 1 LATCH
PORT 3 LATCH
OSCILLATOR PORT 1 DRIVERS X1 X2 PORT 3 DRIVERS
P1.0-P1.2
P3.0-P3.7
SU00666D
1998 Apr 23
3
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
PIN DESCRIPTION
MNEMONIC VSS VCC P1.0-P1.2 DIP PIN NO. 8 22 21, 23, 24 TYPE I I I/O Circuit Ground Potential. Supply voltage during normal, idle, and power-down operation. Port 1: Port 1 is a 3-bit bidirectional I/O port with internal pull-ups on P1.0 and P1.1. Port 1 pins that have 1s written to them can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups (P1.0, P1.1). (See DC Electrical Characteristics: IIL). Port 1 also serves the special function features listed below (Note: P1.0 does not have the strong pullup that is on for 2 oscillator periods.): INT0 (P1.0): External interrupt 0. CEX (P1.1): PCA clock output. VPP (P1.2): Programming voltage input (open drain). Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: IIL). Port 3 also functions as the data input for the EPROM memory location to be programmed (or verified). (Note: P3.5 does not have the strong pullup that is on for 2 oscillator periods.) Port 3 also serves the special function as listed below: ECI (P3.6): External PCA clock input. RxD/T0 (P3.4): Serial port receiver data input. Timer 0 external clock input. INT1: External interrupt 1. TxD/T1 (P3.5): Serial port transmitter data. Timer 1 external clock input. Reset: A high on this pin for two machine cycles while the oscillator is running resets the device. After the device is reset, a 10-bit serial sequence, sent LSB first, applied to RESET, places the device in the programming state allowing programming address, data and VPP to be applied for programming or verification purposes. The RESET serial sequence must be synchronized with the X1 input. (Note: The 83/87C754 does not have an internal reset resistor.) Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. X1 also serves as the clock to strobe in a serial bit stream into RESET to place the device in the programming state. Crystal 2: Output from the inverting oscillator amplifier. Analog supply voltage and reference input. Analog supply and reference ground. ZIN: Input to analog multiplexer. YIN: Input to analog multiplexer. XIN: Input to analog multiplexer. XYZRAMP: Provides a low impedance pulldown to VSS under S/W control. Decouple: Output from regulated supply for connection of decoupling capacitors. VREG: Provides regulated analog supply output. XYDACBIAS: Provides source voltage for bias of external circuitry. - Input which specifies verify mode (output enable) or the program mode. /PGM = 1 output enabled (verify mode). /PGM = 0 program mode. XYSOURCE ZDAC 18 19 O O XYSOURCE: Provides source voltage from regulated analog supply. ZDAC: Switchable outp from the internal DAC. ASEL (P0.0) - Input which indicates which bits of the EPROM address are applied to port 3. ASEL = 0 low address byte available on port 3. ASEL = 1 high address byte available on port 3 (only the three least significant bits are used). XYDAC 20 O XYDAC: Non-switchable output from the internal DAC. NOTE: 1. AVSS (reference ground) must be connected to 0V (ground). AVCC (reference input) cannot differ from VCC by more than 0.2V, and must be in the range 4.5V to 5.5V. 1998 Apr 23 4 NAME AND FUNCTION
24 23 21 P3.0-P3.7 1-4, 25-28
I O I I/O
3 1 4 2 RST 5
I I I I I
X1
7
I
X2 AVCC 1 AVSS ZIN YIN XIN XYZRAMP DECOUPLE VREG XYDACBIAS
1
6 14 13 9 10 11 12 15 16 17
O I I I I I O O O O
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
OSCILLATOR CHARACTERISTICS
X1 and X2 are the input and output, respectively, of an inverting amplifier which can be configured for use as an on-chip oscillator. To drive the device from an external clock source, X1 should be driven while X2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. However, minimum and maximum high and low times specified in the data sheet must be observed.
STANDARD SERIAL INTERFACE
The serial port is full duplex, meaning it can transmit and receive simultaneously. It is also receive-buffered, meaning it can commence reception of a second byte before a previously received byte has been read from the register. (However, if the first byte still has not been read by the time reception of the second byte is complete, one of the bytes will be lost.) The serial port receive and transmit registers are both accessed at Special Function Register SBUF. Writing to SBUF loads the transmit register, and reading SBUF accesses a physically separate receive register. The serial port can operate in 4 modes: Mode 0: Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted/received (LSB first). The baud rate is fixed at 1/12 the oscillator frequency. Mode 1: 10 bits are transmitted (through TxD) or received (through RxD): a start bit (0), 8 data bits (LSB first), and a stop bit (1). On Receive, the stop bit goes into RB8 in Special Function Register SCON. The baud rate is variable. Mode 2: 11 bits are transmitted (through TxD) or received (through RxD): a start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). On Transmit, the 9th data bit (TB8 in SCON) can be assigned the value of 0 or 1. Or, for example, the parity bit (P, in the PSW) could be moved into TB8. On Receive, the 9th data bit goes into RB8 in Special Function Register SCON, while the stop bit is ignored. The baud rate is programmable to either 1/32 or 1/64 the oscillator frequency. Mode 3: 11 its are transmitted (through TxD) or received (through RxD): a start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). In fact, Mode 3 is the same as Mode 2 in all respects except baud rate. the baud rate in Mode 3 is variable. In all four modes, transmission is initiated by any instruction that uses SBUF as a destination register. Reception is initiated in Mode 0 by the condition RI = 0 and REN = 1. Reception is initiated in the other modes by the incoming start bit if REN = 1.
IDLE MODE
The 8XC754 includes the 80C51 power-down and idle mode features. In idle mode, the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset. Upon powering-up the circuit, or exiting from idle mode, sufficient time must be allowed for stabilization of the internal analog reference voltages before a D/A conversion is started.
Special Function Registers
The special function registers (directly addressable only) contain all of the 8XC754 registers except the program counter and the four register banks. Most of the special function registers are used to control the on-chip peripheral hardware. Other registers include arithmetic registers (ACC, B, PSW), stack pointer (SP) and data pointer registers (DPH, DPL). Twelve of the SFRs are bit addressable.
Data Pointer
The data pointer (DPTR) consists of a high byte (DPH) and a low byte (DPL). In the 80C51 this register allows the access of external data memory using the MOVX instruction. Since the 83C754 does not support MOVX or external memory accesses, this register is generally used as a 16-bit offset pointer of the accumulator in a MOVC instruction. DPTR may also be manipulated as two independent 8-bit registers.
Multiprocessor Communications
Modes 2 and 2 have a special provision for multiprocessor communications. In these modes, 9 data bits are received. The 9th one goes into RB8. Then comes a stop bit. The port can be programmed such that when the stop bit is received, the serial port interrupt will be activated only if RB8 = 1. This feature is enabled by setting bit SM2 in SCON. A way to use this feature in multiprocessor systems is as follows: When the master processor wants to transmit a block of data to one of several slaves, it first sends out an address byte which identifies the target slave. An address byte differs from a data byte in that the 9th bit is 1 in an address byte and 9 in a data byte. With SM2 = 1, no slave will be interrupted by a data byte. An address byte, however, will interrupt all slaves, so that each slave can examine the received byte and see if it is being addressed. The addressed slave will clear its SM2 bit and prepare to receive the data bytes that will be coming. The slaves that were not being addressed leave their SM2s set, and go on about their business, ignoring the coming data bytes. SM2 has no effect in Mode 0, and in Mode 1 can be used to check the validity of the stop bit. In a Mode 1 reception, if SM2 = 1, the receive interrupt will not be activated unless a valid stop bit is received.
POWER-DOWN MODE
In the power-down mode, the oscillator is stopped and the instruction to invoke power-down is the last instruction executed. Only the contents of the on-chip RAM are preserved. A hardware reset is the only way to terminate the power-down mode. The control bits for the reduced power modes are in the special function register PCON.
Table 1. External Pin Status During Idle and Power-Down Modes
MODE Idle Power-down Port 1 Data Data Port 3 Data Data
1998 Apr 23
5
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
Serial Port Control Register
The serial port control and status register is the Special Function Register SCON, shown in Figure 1. This register contains not only the mode selection bits, but also the 9th data bit for transmit and receive (TB8 and RB8), and the serial port interrupt bits (TI and RI).
Using Timer 1 to Generate Baud Rates
When Timer 1 is used as the baud rate generator, the baud rates in Modes 1 and 3 are determined by the Timer 1 overflow rate and the value of SMOD as follows: SMOD (Timer 1 Overflow Rate) Mode 1, 3 Baud Rate + 2 32 The Timer 1 interrupt should be disabled in this application. The Timer itself can be configured for either "timer" or "counter" operation, and in any of its 3 running modes. In the most typical applications, it is configured for "timer" operation, in the auto-reload mode (high nibble of TMOD = 0010B). In that case the baud rate is given by the formula: SMOD Oscillator Frequency Mode 1, 3 Baud Rate + 2 32 12 [256 * (TH1)] One can achieve very low baud rates with Timer 1 by leaving the Timer 1 interrupt enabled, and configuring the Timer to run as a 16-bit timer (high nibble of TMOD = 0001B), and using the Timer 1 interrupt to do a 16-bit software reload. Figure 2 lists various commonly used baud rates and how they can be obtained from Timer 1.
LSB SM1 SM2 REN TB8 RB8 TI RI
Baud Rates
The baud rate in Mode 0 is fixed: Mode 0 Baud Rate = Oscillator Frequency / 12. The baud rate in Mode 2 depends on the value of bit SMOD in Special function Register PCON. If SMOD = 0 (which is the value on reset), the baud rate is 1/64 the oscillator frequency. If SMOD = 1, the baud rate is 1/32 the oscillator frequency.
SMOD Mode 2 Baud Rate + 2 64
(Oscillator Frequency)
In the 8XC754, the baud rates in Modes 1 and 3 are determined by the Timer 1 overflow rate.
MSB SM0
Where SM0, SM1 specify the serial port mode, as follows: SM0 0 0 1 1 SM2 SM1 0 1 0 1 Mode 0 1 2 3 Description shift register 8-bit UART 9-bit UART 9-bit UART Baud Rate fOSC/ 12 variable fOSC/64 or fOSC/32 variable
Enables the multiprocessor communication feature in Modes 2 and 3. In Mode 2 or 3, if SM2 is set to 1, then Rl will not be activated if the received 9th data bit (RB8) is 0. In Mode 1, if SM2=1 then RI will not be activated if a valid stop bit was not received. In Mode 0, SM2 should be 0. Enables serial reception. Set by software to enable reception. Clear by software to disable reception. The 9th data bit that will be transmitted in Modes 2 and 3. Set or clear by software as desired. In Modes 2 and 3, is the 9th data bit that was received. In Mode 1, it SM2=0, RB8 is the stop bit that was received. In Mode 0, RB8 is not used. Transmit interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or at the beginning of the stop bit in the other modes, in any serial transmission. Must be cleared by software. Receive interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or halfway through the stop bit time in the other modes, in any serial reception (except see SM2). Must be cleared by software.
SU00120
REN TB8 RB8 TI RI
Figure 1. Timer 1 C/T X X 0 0 0 0 0 0 0 0 0 Mode X X 2 2 2 2 2 2 2 2 1 Reload Value X X FFH FDH FDH FAH F4H E8H 1DH 72H FEEBH
Baud Ba d Rate Mode 0 Max: 1.67MHz Mode 2 Max: 625k Mode 1, 3 Max: 104.2k 19.2k 9.6k 4.8k 2.4k 1.2k 137.5 110 110
fOSC
SMOD
20MHz X 20MHz 1 20MHz 1 11.059MHz 1 11.059MHz 0 11.059MHz 0 11.059MHz 0 11.059MHz 0 11.986MHz 0 6MHz 0 12MHz 0 Figure 2. Timer 1 Generated Commonly Used Baud Rates 6
1998 Apr 23
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
DIFFERENCES BETWEEN THE 8XC754 AND THE 80C51 Program Memory
On the 8XC754, program memory is 4096 bytes long and is not externally expandable, so the 80C51 instructions MOVX, LJMP, and LCALL are not implemented. If these instructions are executed, the appropriate number of instruction cycles will take place along with external fetches; however, no operation will take place. The LJMP may not respond to all program address bits. The only fixed locations in program memory are the addresses at which execution is taken up in response to reset and interrupts, which are as follows: Program Memory Event Address Reset 000 003 External INT0 Timer 0 00B External INT1 013 PCA 01B SIO/TF1 023
Analog Section
The analog section of the 8XC754, shown in Figure 3, consists of four major elements: a bandgap referenced voltage regulator, an 8-bit DAC, an input multiplexer and comparator, and a low impedance pulldown device. The bandgap voltage regulator uses the AVCC pin as its supply and produces a regulated output on the VREG pin. The bandgap reference is enabled/disabled by AC0. The regulator also supplies the analog supply voltage for the DAC. The regulator may be switched on/off by means of the AC1 bit in the analog control register (ACON0). The regulator output may also be supplied to the XYDACBIAS and XYSOURCE pins by means of bits AC3 and AC4, respectively. The DECOUPLE pin is provided for decoupling the regulator output. The DAC is an 8-bit device and its output appears on the XYDAC pin. In addition, the DAC output may also be routed to the ZDAC pin by means of bit AC6 in the ACON0 register. The DAC output is not buffered, so external load impedances should be taken into consideration when using either of these outputs. A 3-input multiplexer is provided, whose output is connected to the positive reference of a comparator. The multiplexer output is controlled by bits MUX2:0 of ACON1. A bandgap reference supplies the negative reference of the comparator. The output of the comparator may be used the trigger the capture input of PCA module. A low impedance pulldown is supplied at the XYZRAMP pin and is controlled by bit AC5 of ACON0.
Memory Organization
The 8XC754 manipulates operands in three memory address spaces. The first is the program memory space which contains program instructions as well as constants such as look-up tables. The program memory space contains 4k bytes in the 8XC754. The second memory space is the data memory array which has a logical address space of 256 bytes. The third memory space is the special function register array having a 128-byte address space (80H to FFH). Only selected locations in this memory space are used (see Table 2). Note that the architecture of these memory spaces (internal program memory, internal data memory, and special function registers) is identical to the 80C51, and the 8XC754 varies only in the amount of memory physically implemented. The 8XC754 does not directly address any external data or program memory spaces. For this reason, the MOVX instructions in the 80C51 instruction set are not implemented in the 83C754, nor are the alternate I/O pin functions RD and WR.
Interrupt Subsystem--Fixed Priority
The interrupt structure is a seven-source, two-level interrupt system. Simultaneous interrupt conditions are resolved by a single-level, fixed priority as follows: Highest priority: Pin INT0 Timer flag 0 Pin INT1 PCA Serial I/O - TF1
Lowest priority:
The vector addresses are as follows:
I/O Ports
The I/O pins provided by the 8XC754 consist of port 1 and port 3. Port 1 Port 1 is a 3-bit bidirectional I/O port and includes alternate functions on some pins of this port. P1.1 is provided with internal pullups while the remaining pins (P1.0 and P1.2) are an open drain output structure. The alternate functions for port 1 are: INT0 - External interrupt 0. PCAOUT - PCA clock output VPP - External programming voltage. Port 3 Port 3 is an 8-bit bidirectional I/O port structure. P3.5 is open drain. The alternate functions for port 3 are: RxD - Serial port receiver data input. T1 - Timer 1 external clock input. INT1 - External interrupt 1. TxD - Serial port transmitter data. T0 - Timer 0 external clock input. ECI - PCA external clock input.
Source INT0 TF0 INT1 PCA SIO/TF1
Vector Address 0003H 000BH 0013H 001BH 0023H
Interrupt Enable Register
MSB EA - - ES/T1 EC EX1 ET0 LSB EX0
Position IE.7 IE.6 IE.5 IE.4 IE.3 IE.2 IE.1 IE.0
Symbol EA - - ES/T1 EC EX1 ET0 EX0
Function Global interrupt disable when EA = 0
Serial port/Timer Flag 1 PCA interrupt External interrupt 1 Timer 0 overflow External interrupt 0
1998 Apr 23
7
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
AVCC AC1 DECOUPLE AC2 VREG AC3 XYDACBIAS 20K 10K BANDGAP REF*
AC4 XYSOURCE 1K XYDAC DCON 7:0 (84H)
ZDAC
AC6
ZIN AC7 TO PCA TRIGGER
YIN
ANALOG MUX
XIN
BANDGAP REF EXT MUX0 MUX1 MUX2
XYZRAMP AC5
*ENABLED/DISABLED BY AC0
SU00765A
Figure 3. Analog Section
READ LATCH
ALTERNATE OUTPUT FUNCTION
VDD INTERNAL* PULL-UP
INT. BUS
D LATCH
Q PIN
WRITE TO LATCH
CL
Q
READ PIN
ALTERNATE INPUT FUNCTION
*PINS LISTED AS OPEN DRAIN WILL NOT HAVE THIS PULLUP
SU00671
Figure 4. Typical Port Bit Latches and I/O Buffers
1998 Apr 23
8
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
Table 2.
SYMBOL ACC* ACON0* ACON1* B* CCAPH# CCAPL# CCAPM#
8XC754 Special Function Registers
DESCRIPTION Accumulator Analog Control 0 Analog Control 1 B register PCA Module Capture High PCA Module Capture Low PCA Module Mode
DIRECT ADDRESS
BIT ADDRESS, SYMBOL, OR ALTERNATIVE PORT FUNCTION MSB LSB E7 AC7 - F7 E6 AC6 - F6 E5 AC5 - F5 E4 AC4 - F4 E3 AC3 TSI F3 E2 AC2 MUX2 F2 E1 AC1 MUX1 F1 E0 AC0 MUX0 F0
RESET VALUE 00H
E0H A0H C0H F0H FEH EEH DEH
00H
- DF
ECOM DE CR
CAPP DD -
CAPN DC CCF4
MAT DB -
TOG DA -
PWM D9 -
ECCF D8 -
x0000000B
CCON*# CH# CL# CMOD# DCON DPTR: DPL DPH IE*#
PCA Counter Control PCA Counter High PCA Counter Low PCA Counter Mode DAC Control Data pointer (2 bytes) Data pointer low Data pointer high Interrupt Enable
D8H F9H E9H D9H 84H
CF
00x00000B 00H 00H
CODL
WDTE
-
-
-
CPS1
CPS0
ECF
00xxx000B
82H 83H AF A8H EA AF AE - AE - - - ECI
SMOD0
00H 00H AD - AD - - - TxD - D5 F0 AC ES/T1 AC PS/T1 84 - RxD POF D4 RS1 AB EC AB PPC 83 - - GF1 D3 RS0 AA EX1 AA PX1 82 ZIN - GF0 D2 OV A9 ET0 A9 PT0 81
XYZRAMP
A8 EX0 A8 PX0 80
XYSOURCE
00H
IP*
Interrupt Priority
B8H
- -
x0000000B xxx11111B
P1*# P3*# PCON
Port 1 Port 3 Power control
90H B0H 87H
- INT1
SMOD1
- PD D1 -
- IDL D0 P 00H xxxxxxxxB 07H 00xxxx00B
D7 PSW* SBUF SP Program status word Serial Data Buffer Stack pointer D0H 99H 81H 9F SCON* Serial Control 98H SM0 8F TCON* TH0 TH1 TL0 TL1 TMOD Timer Control Timer High 0 Timer High 1 Timer Low 0 Timer Low 1 Timer Mode 88H 8CH 8DH 8AH 8BH 89H GATE C7 * SFRs are bit addressable. # SFRs are modified from or added to the 80C51 SFRs. TF1 CY
D6 AC
9E SM1 8E TR1
9D SM2 8D TF0
9C REN 8C TR0
9B TB8 8B IE1
9A RB8 8A IT1
99 TI 89 IE0
98 RI 88 IT0 00H 00H 00H 00H 00H 00H
C/T C6
M1 C5
M0 C4
GATE C3
C/T C2
M1 C1
M0 C0
00H
1998 Apr 23
9
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
COUNTER/TIMER
The 8XC754 counter/timers are designated Timer 0 and 1. They are identical to the 80C51 counter/timers. (Timer 1 shares its interrupt with the serial port.)
a match between the PCA counter and the module's capture/compare register. The next two bits CAPN (CCAPM.4) and CAPP (CCAPM.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition. The last bit in the register ECOM (CCAPM.6) when set enables the comparator function. Figure 11 shows the CCAPM settings for the various PCA functions. There are two additional registers associated with the PCA module. They are CCAPH and CCAPL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When the module is used in the PWM mode these registers are used to control the duty cycle of the output. PCA Capture Mode To use the PCA module in the capture mode, either one or both of the CCAPM bits CAPN and CAPP must be set. The external CEX input for the module is sampled for transition. When a valid transition occurs, the PCA hardware loads the value of the PCA counter registers (CH and CL) into the module's capture registers (CCAPL and CCAPH). If the CCF bit for the module in the CCON SFR and the ECCF bit in the CCAPM SFR are set, then an interrupt will be generated. Refer to Figure 12. 16-bit Software Timer Mode The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the module's CCAPM register. The PCA timer will be compared to the module's capture registers and when a match occurs an interrupt will occur if the CCF (CCON SFR) and the ECCF (CCAPM SFR) bits for the module are both set (see Figure 13). High Speed Output Mode In this mode the CEX output associated with the PCA module will toggle each time a match occurs between the PCA counter and the module's capture registers. To activate this mode the TOG, MAT, and ECOM bits in the module's CCAPM SFR must be set (see Figure 14). Pulse Width Modulator Mode The PCA module can be used as a PWM output. Figure 15 shows the PWM function. The frequency of the output depends on the source for the PCA timer. The duty cycle of the module is independently variable using the module's capture register CCAPL. When the value of the PCA CL SFR is less than the value in the module's CCAPL SFR, the output will be low, when it is equal to or greater than the output will be high. When CL overflows from FF to 00, CCAPL is reloaded with the value in CCAPH. This allows updating the PWM without glitches. The PWM and ECOM bits in the module's CCAPM register must be set to enable the PWM mode.
Programmable Counter Array (PCA)
The Programmable Counter Array is a special Timer that has one 16-bit capture/compare module associated with it. The module can be programmed to operate in one of four modes: rising and/or falling edge capture, software timer, high-speed output, or pulse width modulator. The basic PCA configuration is shown in Figure 5. The PCA timer can be programmed to run at: 1/12 the oscillator frequency, 1/4 the oscillator frequency, the Timer 0 overflow, or the input on the ECI pin (P3.1). The timer count source is determined from the CPS1 and CPS0 bits in the CMOD SFR as follows (see Figure 8): CPS1 CPS0 PCA Timer Count Source 0 0 1/12 oscillator frequency 0 1 1/4 oscillator frequency 1 0 Timer 0 overflow 1 1 External Input at ECI pin In the CMOD SFR are three additional bits associated with the PCA. They are CIDL which allows the PCA to stop during idle mode, WDTE which enables or disables the watchdog function, and ECF which when set causes an interrupt and the PCA overflow flag, CF (in the CCON SFR) to be set when the PCA timer overflows. These functions are shown in Figure 6. The watchdog timer function is implemented in module 4 as implemented in other parts that have a PCA that are available on the market. The CCON SFR contains the run control bit for the PCA and the flags for the PCA timer (CF) and module (refer to Figure 9). To run the PCA the CR bit (CCON.6) must be set by software. The PCA is shut off by clearing this bit. The CF bit (CCON.7) is set when the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set, The CF bit can only be cleared by software. Bit 4 of the CCON register is the flag for the module and is set by hardware when either a match or a capture occurs. This flag can only be cleared by software. The PCA interrupt system shown in Figure 7. The CCAPM register contains the bits that control the mode in which the module will operate. The ECCF bit enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module. PWM (CCAPM.1) enables the pulse width modulation mode. The TOG bit (CCAPM.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register. The match bit MAT (CCAPM.3), when set, will cause the CCF bit in the CCON register to be set when there is
16 BITS PCA TIMER/COUNTER TIME BASE FOR PCA MODULES MODULE FUNCTIONS: 16-BIT CAPTURE 16-BIT TIMER 16-BIT HIGH SPEED OUTPUT 8-BIT PWM WATCHDOG TIMER
16 BITS PCA MODULE P1.1/CEX
SU00672B
Figure 5. Programmable Counter Array (PCA) 1998 Apr 23 10
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
OSC/12
TO PCA MODULES
OSC/4 CH TIMER 0 OVERFLOW EXTERNAL INPUT (P3.6/ECI) 00 01 10 11 CL
OVERFLOW INTERRUPT
16-BIT UP COUNTER
DECODE
IDLE CIDL WDTE -- -- -- CPS1 CPS0 ECF CMOD (D9H)
CF
CR
--
CCF
--
--
--
--
CCON (D8H)
SU00673B
Figure 6. PCA Timer/Counter
CF PCA TIMER/COUNTER
CR
--
CCF
--
--
--
--
CCON (D8H)
IE.6 EC
IE.7 EA TO INTERRUPT PRIORITY DECODER
PCA MODULE
CMOD.0
ECF
CCAPM
ECCFn
SU00674A
Figure 7. PCA Interrupt System
1998 Apr 23
11
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
CMOD Address = OD9H Bit Addressable CIDL Bit: Symbol CIDL WDTE - CPS1 CPS0 Function 7 WDTE 6 - 5 - 4 - 3 CPS1 2 CPS0 1 ECF 0
Reset Value = 00XX X000B
Counter Idle control: CIDL = 0 programs the PCA Counter to continue functioning during idle Mode. CIDL = 1 programs it to be gated off during idle. Watchdog Timer Enable: WDTE = 0 disables Watchdog Timer function on PCA Module. WDTE = 1 enables it. Not implemented, reserved for future use.* PCA Count Pulse Select bit 1. PCA Count Pulse Select bit 0. CPS1 CPS0 Selected PCA Input** 0 0 1 1 0 1 0 1 0 1 2 3 Internal clock, fOSC / 12 Internal clock, fOSC / 4 Timer 0 overflow External clock at ECI/P3.1 pin (max. rate = fOSC / 8)
ECF
PCA Enable Counter Overflow interrupt: ECF = 1 enables CF bit in CCON to generate an interrupt. ECF = 0 disables that function of CF.
NOTE: * User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate. ** fOSC = oscillator frequency SU00675A
Figure 8. CMOD: PCA Counter Mode Register
CCON Address = OD8H Bit Addressable CF Bit: Symbol CF CR - CCF Function 7 CR 6 -- 5 CCF 4 -- 3 -- 2 -- 1 -- 0
Reset Value = 00X0 0000B
PCA Counter Overflow flag. Set by hardware when the counter rolls over. CF flags an interrupt if bit ECF in CMOD is set. CF may be set by either hardware or software but can only be cleared by software. PCA Counter Run control bit. Set by software to turn the PCA counter on. Must be cleared by software to turn the PCA counter off. Not implemented, reserved for future use*. PCA Module interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software.
NOTE: * User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.
SU00676A
Figure 9. CCON: PCA Counter Control Register
1998 Apr 23
12
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
CCAPMn Address
CCAPM
0DEH
Reset Value = X000 0000B
Not Bit Addressable -- Bit: Symbol - ECOM CAPP CAPN MAT TOG PWM ECCF Function Not implemented, reserved for future use*. Enable Comparator. ECOM = 1 enables the comparator function. Capture Positive, CAPP = 1 enables positive edge capture. Capture Negative, CAPN = 1 enables negative edge capture. Match. When MAT = 1, a match of the PCA counter with this module's compare/capture register causes the CCF bit in CCON to be set, flagging an interrupt. Toggle. When TOG = 1, a match of the PCA counter with this module's compare/capture register causes the CEX pin to toggle. Pulse Width Modulation Mode. PWM4 = 1 enables the CEX pin to be used as a pulse width modulated output. Enable CCF interrupt. Enables compare/capture flag CCF in the CCON register to generate an interrupt. 7 ECOM 6 CAPP 5 CAPN 4 MAT 3 TOG 2 PWM 1 ECCF 0
NOTE: *User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate. SU00677A
Figure 10. CCAPM: PCA Modules Compare/Capture Registers - X X X X X X X X ECOM 0 X X X 1 1 1 1 CAPP 0 1 0 1 0 0 0 0 CAPN 0 0 1 1 0 0 0 0 MAT 0 0 0 0 1 1 0 1 TOG 0 0 0 0 0 1 0 X PWM 0 0 0 0 0 0 1 0 ECCF 0 X X X X X 0 X No operation 16-bit capture by a positive-edge trigger on CEX 16-bit capture by a negative trigger on CEX 16-bit capture by a transition on CEX 16-bit Software Timer 16-bit High Speed Output 8-bit PWM Watchdog Timer MODULE FUNCTION
Figure 11. PCA Module Modes (CCAPM Register)
CF
CR
--
CCF
--
--
--
--
CCON (D8H) PCA INTERRUPT
(TO CCF)
PCA TIMER/COUNTER CH CL
CEX
CAPTURE
CCAPH
CCAPL
--
ECOM 0
CAPP
CAPN
MAT 0
TOG 0
PWM 0
ECCF
CCAPM
SU00678A
Figure 12. PCA Capture Mode
1998 Apr 23
13
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
CF WRITE TO CCAPH RESET
CR
--
CCF
--
--
--
--
CCON (D8H)
WRITE TO CCAPL 0 1 ENABLE
CCAPH
CCAPL
PCA INTERRUPT (TO CCF)
16-BIT COMPARATOR
MATCH
CH
CL
PCA TIMER/COUNTER
--
ECOM
CAPP 0
CAPN 0
MAT
TOG 0
PWM 0
ECCF
CCAPM
SU00679A
Figure 13. PCA Compare Mode
CF WRITE TO CCAPH RESET CCAPH
CR
--
CCF
--
--
--
--
CCON (D8H)
WRITE TO CCAPL 0 1 ENABLE
CCAPL
PCA INTERRUPT (TO CCF4)
MATCH 16-BIT COMPARATOR
TOGGLE CH CL CEX
PCA TIMER/COUNTER
--
ECOM
CAPP 0
CAPN 0
MAT
TOG 1
PWM 0
ECCF
CCAPM
SU00680A
Figure 14. PCA High Speed Output Mode
1998 Apr 23
14
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
CCAPH
CCAPL 0 CL < CCAPL ENABLE 8-BIT COMPARATOR CL >= CCAPL 1 OVERFLOW CL PCA TIMER/COUNTER CEX
--
ECOM
CAPP 0
CAPN 0
MAT 0
TOG 0
PWM
ECCF 0
CCAPM
SU00681A
Figure 15. PCA PWM Mode
CIDL WRITE TO CCAPH
WDTE
--
--
--
CPS1
CPS0
ECF
CMOD (D9H)
RESET
WRITE TO CCAPL 0 1 ENABLE
CCAPH
CCAPL
MATCH 16-BIT COMPARATOR RESET
CH
CL
PCA TIMER/COUNTER
--
ECOM
CAPP 0
CAPN 0
MAT 1
TOG X
PWM 0
ECCF X
CCAPM (DEH)
SU00682A
Figure 16. PCA Watchdog Timer
1998 Apr 23
15
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
ABSOLUTE MAXIMUM RATINGS1, 3, 4
PARAMETER Storage temperature range Voltage from VCC to VSS Voltage from any pin to VSS (except VPP) Power dissipation Voltage from VPP pin to VSS RATING -65 to +150 -0.5 to +6.5 -0.5 to VCC + 0.5 1.0 -0.5 to + 13.0
83C754/87C754
UNIT C V V W V
DC ELECTRICAL CHARACTERISTICS
Tamb = 0C to +70C, AVCC = 5V 5, AVSS = 0V4 VCC = 5V 10%, VSS = 0V LIMITS4 SYMBOL ICC Inputs VIL VIH VIH1 Outputs VOL VOL1 VOH ILI IIL CIO IPD Output low voltage, port 3 Output low voltage, port 1.0, 1.1, 1.2 Output high voltage, ports 3, 1.0, 1.1 Input leakage current, port 1, 3, RST Logical 0 input cirrent, ports 1 and 3 Pin capacitance Power-down current5 IOL = 1.6mA2 IOL = 3.2mA2 IOH = -60A, 0.45 < VIN < VCC VIN = 0.45V Test freq = 1MHz, Tamb = 25C VCC = 2 to 5.5V VCC = 2 to 6.0V (83C754) VSS = 0V VCC = 5V10% Tamb = 21C to 27C VPP = 13.0V 12.5 2.4 +10 -50 10 50 0.45 0.45 V V V A A pF A Input low voltage, port 1, 3 Input high voltage, port 1, 3 Input high voltage, X1, RST -0.5 0.2VCC+0.9 0.7VCC 0.2VCC-0.1 VCC+0.5 VCC+0.5 V V V PARAMETER Supply current (see Figure 19) TEST CONDITIONS MIN TYP1 MAX UNIT
VPP
VPP program voltage (87C754 only)
13.0
V
IPP
Program current (87C754 only)
50
mA
NOTES: 1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied. 2. Under steady state (non-transient) conditions, IOL must be externally limited as follows: 10mA Maximum IOL per port pin: 26mA Maximum IOL per 8-bit port: Maximum total IOL for all outputs: 67mA If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. 3. This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima. 4. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to VSS unless otherwise noted. 5. Power-down ICC is measured with all output pins disconnected; port 0 = VCC; X2, X1 n.c.; RST = VSS. 6. ICC is measured with all output pins disconnected; X1 driven with tCLCH, tCHCL = 5ns, VIL = VSS + 0.5V, VIH = VCC - 0.5V; X2 n.c.; RST = port 0 = VCC. ICC will be slightly higher if a crystal oscillator is used. 7. Idle ICC is measured with all output pins disconnected; X1 driven with tCLCH, tCHCL = 5ns, VIL = VSS + 0.5V, VIH = VCC - 0.5V; X2 n.c.; port 0 = VCC; RST = VSS. 8. Load capacitance for ports = 80pF.
1998 Apr 23
16
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
ANALOG SECTION ELECTRICAL CHARACTERISTICS
Tamb = 0C to +70C, AVCC = 5V 5, AVSS = 0V4 VCC = 5V 10%, VSS = 0V SYMBOL PARAMETER LIMITS4 MIN 4.5 330 AC0 = 0 IC only AC0 = 1 Regulator VREG IVREG CDECOUPLE RDSONQ1 ILEAKAGEQ1 ILEAKAGEQ2 PSRR VREGREJ TVREG VREG rejection of 1 Volt AVCC step change VREG turn on time Comparator trip point Comparator delay input Comparator delay change MUX impedance ILEAKAGEMUX 0.04V/s AVCC 4.5 to 5.5V Q1 off, 330 sensor 100Hz Stability requirement 3.6 13 3 - - - - -100 - 1.14 - -10 - - 3.8 - 10 7 TBD TBD -40 - 2 1.26 50 2 1 TBD 4.0 55 - - - - - 100 5 1.38 - 10 - - V mA F A A dB mV ms V ns ns k A - - TYP1 - - 0.88 - MAX 5.5 3K 1.5 10
TEST CONDITIONS
UNIT
Analog Inputs (D/A guaranteed only with quartz window covered.) AVCC IAVCC Analog supply voltage Sensor resistor V mA A
MUX and Comparator
Digital-to-Analog Conversion ZDAC, XYDAC monotonicity ZDAC, XYDAC impedance DAC selection switch impedance DAC settling ZDAC switch impedance ZDAC switch impedance change ZDAC switch leakage Switches XYZRAMP impedance XYZRAMP impedance change XYZRAMP leakage XYZRAMP discharge to 1LSB (1.6mV) XYZRAMP delay turn on time XYZRAMP start time change XYDACBIAS impedance XYDACBIAS leakage XYDACBIAS switching time XYSOURCE impedance XYSOURCE impedance change XYSOURCE leakage XYSOURCE switching time AVCC 4.5 to 5.5V AVCC 4.5 to 5.5V AVCC 4.5 to 5.5V - -25 - - - -10 - - - - -100 - - 25 - TBD 1.5 6 - 7 TBD 130 150 - TBD 30 100 25 - 10 50 10 13 - 1000 300 100 - 500 A s ns ns A ns A ns AVCC 4.5 to 5.5V 0 - - - - -20 - - 10 40 1 50 - TBD - - - - - 20 - bits k s A
1998 Apr 23
17
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
AC ELECTRICAL CHARACTERISTICS
Tamb = 0C to +70C, VCC = 5V 10%, VSS = 0V4, 8 16MHz CLOCK SYMBOL 1/tCLCL tCHCX tCLCX tCLCH tCHCL PARAMETER Oscillator frequency MIN MAX VARIABLE CLOCK MIN 3.5 MAX 16 UNIT MHz
External Clock (Figure 17) High time Low time Rise time Fall time 20 20 20 20 20 20 20 20 ns ns ns ns
EXPLANATION OF THE AC SYMBOLS
Each timing symbol has five characters. The first character is always `t' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are: C - Clock D - Input data H - Logic level high L - Logic level low Q - Output data T - Time V - Valid X - No longer a valid logic level Z - Float
VCC -0.5 0.2 VCC + 0.9 0.2 VCC - 0.1 0.45V
tCLCX
tCHCX tCHCL tCLCL tCLCH
SU00297
Figure 17. External Clock Drive
VCC -0.5
0.2 VCC + 0.9 0.2 VCC - 0.1
0.45V
SU00307
Figure 18. AC Testing Input/Output
1998 Apr 23
18
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
MAX ACTIVE ICC6 22 20 18 16 14 12 10 8 6 4 2 MAX IDLE ICC7 TYP ACTIVE ICC6
ICC mA
TYP IDLE ICC7
4MHz
8MHz FREQ
12MHz
16MHz
SU00308
Figure 19. ICC vs. FREQ Maximum ICC values taken at VCC = 5.5V and worst case temperature. Typical ICC values taken at VCC = 5.0V and 25C. Notes 6 and 7 refer to AC Electrical Characteristics.
ROM CODE SUBMISSION
When submitting ROM code for the 83C754, the following must be specified: 1. 4k byte user ROM data 2. 64 byte ROM encryption key 3. ROM security bits. ADDRESS 0000H to 0FFFH 1000H to 101FH 1020H CONTENT DATA KEY SEC BIT(S) 7:0 7:0 0 COMMENT User ROM Data ROM Encryption Key FFH = no encryption ROM Security Bit 1 0 = enable security 1 = disable security ROM Security Bit 2 0 = enable security 1 = disable security
1020H
SEC
1
Security Bit 1: When programmed, this bit has two effects on masked ROM parts: 1. External MOVC is disabled, and 2. EA# is latched on Reset. Security Bit 2: When programmed, this bit inhibits Verify User ROM. If the ROM Code file does not include the options, the following information must be included with the ROM code. For each of the following, check the appropriate box, and send to Philips along with the code: Security Bit #1: Security Bit #2: Encryption: 1998 Apr 23
V V V
Enabled Enabled No
V V V
Disabled Disabled Yes If Yes, must send key file. 19
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
PROGRAMMING CONSIDERATIONS EPROM Characteristics
The 87C754 is programmed by using a modified Quick-Pulse Programming algorithm similar to that used for devices such as the 87C751 and 87C752. Figure 20 shows a block diagram of the programming configuration for the 87C754. Port pin P0.2 is used as the programming voltage supply input (VPP signal). Port pin P0.1 is used as the program (PGM/) signal. This pin is used for the 5 programming pulses. Port 3 is used as the address input for the byte to be programmed and accepts both the high and low components of the eleven bit address. Multiplexing of these address components is performed using the ASEL input. The user should drive the ASEL input high and then drive port 3 with the high order bits of the address. ASEL should remain high for at least 13 clock cycles. ASEL may then be driven low which latches the high order bits of the address internally. The high address should remain on port 3 for at least two clock cycles after ASEL is driven low. Port 3 may then be driven with the low byte of the address. The low address will be internally stable 13 clock cycles later. The address will remain stable provided that the low byte placed on port 3 is held stable and ASEL is kept low. Note: ASEL needs to be pulsed high only to change the high byte of the address. Port 1 is used as a bidirectional data bus during programming and verify operations. During programming mode, it accepts the byte to be programmed. During verify mode, it provides the contents of the EPROM location specified by the address which has been supplied to Port 3. The XTAL1 pin is the oscillator input and receives the master system clock. This clock should be between 1.2 and 16MHz. The RESET pin is used to accept the serial data stream that places the 87C754 into various programming modes. This pattern consists of a 10-bit code with the LSB sent first. Each bit is synchronized to the clock input, X1.
repeated until a total of 5 programming pulses have occurred. At the conclusion of the last pulse, the PGM/ signal should remain high. The VPP signal may now be driven to the VOH level, placing the 87C754 in the verify mode. (Port 1 is now used as an output port). After four machine cycles (48 clock periods), the contents of the addressed location in the EPROM array will appear on Port 1. The next programming cycle may now be initiated by placing the address information at the inputs of the multiplexed buffers, driving the VPP pin to the VPP voltage level, providing the byte to be programmed to Port1 and issuing the 5 programming pulses on the PGM/ pin, bringing VPP back down to the VC level and verifying the byte.
Programming Modes
The 87C754 has four programming features incorporated within its EPROM array. These include the USER EPROM for storage of the application's code, a 64-byte encryption key array and two security bits. Programming and verification of these four elements are selected by a combination of the serial data stream applied to the RESET pin and the voltage levels applied to port pins P0.1 and P0.2. The various combinations are shown in Table 3.
Encryption Key Table
The 87C754 includes a 64-byte EPROM array that is programmable by the end user. The contents of this array can then be used to encrypt the program memory contents during a program memory verify operation. When a program memory verify operation is performed, the contents of the program memory location is XNOR'ed with one of the bytes in the 64-byte encryption table. The resulting data pattern is then provided to port 1 as the verify data. The encryption mechanism can be disabled, in essence, by leaving the bytes in the encryption table in their erased state (FFH) since the XNOR product of a bit with a logical one will result in the original bit. The encryption bytes are mapped with the code memory in 64-byte groups. the first byte in code memory will be encrypted with the first byte in the encryption table; the second byte in code memory will be encrypted with the second byte in the encryption table and so forth up to and including the 64th byte. The encryption repeats in 64-byte groups; the 65th byte in the code memory will be encrypted with the first byte in the encryption table, and so forth.
Programming Operation
Figures 21 and 22 show the timing diagrams for the program/verify cycle. RESET should initially be held high for at least two machine cycles. P0.1 (PGM/) and P0.2 (VPP) will be at VOH as a result of the RESET operation. At this point, these pins function as normal quasi-bidirectional I/O ports and the programming equipment may pull these lines low. However, prior to sending the 10-bit code on the RESET pin, the programming equipment should drive these pins high (VIH). The RESET pin may now be used as the serial data input for the data stream which places the 87C754 in the programming mode. Data bits are sampled during the clock high time and thus should only change during the time that the clock is low. Following transmission of the last data bit, the RESET pin should be held low. Next the address information for the location to be programmed is placed on port 3 and ASEL is used to perform the address multiplexing, as previously described. At this time, port 1 functions as an output. A high voltage VPP level is then applied to the VPP input (P0.2). (This sets Port 1 as an input port). The data to be programmed into the EPROM array is then placed on Port 1. This is followed by a series of programming pulses applied to the PGM/ pin (P0.1). These pulses are created by driving P0.1 low and then high. This pulse is
Security Bits
Two security bits, security bit 1 and security bit 2, are provided to limit access to the USER EPROM and encryption key arrays. Security bit 1 is the program inhibit bit, and once programmed performs the following functions: 1. Additional programming of the USER EPROM is inhibited. 2. Additional programming of the encryption key is inhibited. 3. Verification of the encryption key is inhibited. 4. Verification of the USER EPROM and the security bit levels may still be performed. (If the encryption key array is being used, this security bit should be programmed by the user to prevent unauthorized parties from reprogramming the encryption key to all logical zero bits. Such programming would provide data during a verify cycle that is the logical complement of the USER EPROM contents). Security bit 2, the verify inhibit bit, prevents verification of both the USER EPROM array and the encryption key arrays. The security bit levels may still be verified.
1998 Apr 23
20
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
Programming and Verifying Security Bits
Security bits are programmed employing the same techniques used to program the USER EPROM and KEY arrays using serial data streams and logic levels on port pins indicated in Table 3. When programming either security bit, it is not necessary to provide address or data information to the 87C754 on ports 1 and 3. Verification occurs in a similar manner using the RESET serial stream shown in Table 3. Port 3 is not required to be driven and the results of the verify operation will appear on ports 1.6 and 1.7. Ports 1.7 contains the security bit 1 data and is a logical one if programmed and a logical zero if erased. Likewise, P1.6 contains the security bit 2 data and is a logical one if programmed and a logical zero if erased.
Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room level fluorescent lighting) could cause inadvertent erasure. For this and secondary effects, it is recommended that an opaque label be placed over the window. For elevated temperature or environments where solvents are being used, apply Kapton tape Flourless part number 2345-5 or equivalent. The recommended erasure procedure is exposure to ultraviolet light (at 2537 angstroms) to an integrated dose of at least 15W-sec/cm2. Exposing the EPROM to an ultraviolet lamp of 12,000uW/cm2 rating for 20 to 39 minutes, at a distance of about 1 inch, should be sufficient. Erasure leaves the array in an all 1s state.
Erasure Characteristics
Erasure of the EPROM begins to occur when the chip is exposed to light with wavelengths shorter than approximately 4,000 angstroms.
Table 3. Implementing Program/Verify Modes
OPERATION Program user EPROM Verify user EPROM Program key EPROM Verify key EPROM Program security bit 1 Program security bit 2 Verify security bits NOTE: * Pulsed from VIH to VIL and returned to VIH. SERIAL CODE 296H 296H 292H 292H 29AH 298H 29AH PGM -* VIH -* VIH -* -* VIH VPP VPP VIH VPP VIH VPP VPP VIH
1998 Apr 23
21
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
EPROM PROGRAMMING AND VERIFICATION
Tamb = 21C to +27C, VCC = 5V 10%, VSS = 0V SYMBOL 1/tCLCL tAVGL
1
PARAMETER Oscillator/clock frequency Address setup to PGM low Address hold after PGM high Data setup to PGM low Data setup to PGM low Data hold after PGM high VPP setup to PGM low VPP hold after PGM PGM width VPP low (VCC) to data valid PGM high to PGM low P0.0 (sync pulse) low P0.0 (sync pulse) high ASEL high time Address hold time Address setup to ASEL Low address to address stable
MIN 1.2 10s + 24tCLCL 48tCLCL 38tCLCL 38tCLCL 36tCLCL 10 10 90
MAX 16
UNIT MHz
tGHAX tDVGL tDVGL tGHDX tSHGL tGHSL tGLGH tAVQV
2
s s 110 48tCLCL s
tGHGL tSYNL tSYNH tMASEL tMAHLD tHASET tADSTA
10 4tCLCL 8tCLCL 13tCLCL 2tCLCL 13tCLCL 13tCLCL
s
NOTES: 1. Address should be valid at least 24tCLCL before the rising edge of VPP. 2. For a pure verify mode, i.e., no program mode in between, tAVQV is 14tCLCL maximum.
87C754 A0-A10 ADDRESS STROBE A0-A10 ZDAC/ASEL
VCC VSS
+5V
PROGRAMMING PULSES VPP/VIH VOLTAGE SOURCE CLK SOURCE
XYDACBIAS/PGM P1.2/VPP X1
P3.0-P3.7
DATA BUS
RESET CONTROL LOGIC
RST
SU00667A
Figure 20. Programming Configuration
1998 Apr 23
22
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
XTAL1 MIN 2 MACHINE CYCLES RESET BIT 0 BIT 1 BIT 2
TEN BIT SERIAL CODE BIT 3 BIT 4 BIT 5 BIT 6 BIT 7 BIT 8 BIT 9
VPP
UNDEFINED
PGM
UNDEFINED
SU00721
Figure 21. Entry into Program/Verify Modes
12.75V VPP 5V tSHGL 5 PULSES 5V tGHSL
PGM tMASEL tGLGH 98s MIN ASEL 10s MIN
tGHGL
tHASET A0-A10 HIGH ADDRESS
tHAHLD LOW ADDRESS
tADSTA D0-D7 INVALID DATA VERIFY MODE VALID DATA
tDVGL
tGHDX
tAVQV INVALID DATA VERIFY MODE VALID DATA
DATA TO BE PROGRAMMED PROGRAM MODE
SU00683A
Figure 22. Program/Verify Cycle
1998 Apr 23
23
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
SSOP28: plastic shrink small outline package; 28 leads; body width 5.3mm
SOT341-1
1998 Apr 23
24
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
NOTES
1998 Apr 23
25
Philips Semiconductors
Preliminary specification
80C51 8-bit microcontroller family 4K/256 OTP/ROM, DAC, comparator, UART, reference
83C754/87C754
Data sheet status
Data sheet status Objective specification Preliminary specification Product specification Product status Development Qualification Definition [1] This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.
Production
[1] Please consult the most recently issued datasheet before initiating or completing a design.
Definitions
Short-form specification -- The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition -- Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information -- Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.
Disclaimers
Life support -- These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes -- Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381 (c) Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A. Date of release: 05-98 Document order number: 9397 750 03892
Philips Semiconductors
1998 Apr 23 26


▲Up To Search▲   

 
Price & Availability of 87C754

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X