Part Number Hot Search : 
DG3015 LAA127PL 5740E LX2GU IRF1310N 74F32 TBA570A 55LD017
Product Description
Full Text Search
 

To Download MSC5301B-02 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 E2B0018-27-Y2
Semiconductor MSC5301B-02
Semiconductor LCD COMMON/SEGMENT DRIVER WITH RAM
This version: Nov. 1997 MSC5301B-02 Previous version: Mar. 1996
GENERAL DESCRIPTION
The MSC5301B-02 is an LCD driver LSI with a built-in RAM. The device's bit mapping method offers greater flexibility in which each bit of the display RAM controls each section on the LCD panel. It can form a graphic display system of 64 x 8 dots in one chip. In addition, the display can be expanded by using the additional LSIs.
FEATURES
* LCD driving voltage range : 6 to 16V * Operating power supply voltage range : 5V 10% * Display duty : 1/8 (1/4 bias) * Common output : 8 outputs * Segment output : 64 outputs * RAM capacity : 8 x 64 = 512 bits * Serial transfer clock frequency (fSCK) : 500 kHz Max. * Multichip configuration available * Blanking available * Built-in RC oscillation circuit * Package: 100-pin plastic QFP (QFP100-P-1420-0.65-BK) (Product name: MSC5310B-02GS-BK)
1/15
Semiconductor
MSC5301B-02
BLOCK DIAGRAM
V4 V1 C0 C7 VDSP S63 S0 V2 V3
VDSP 8-DOT COM DRV (4-LEVEL DRV) 64-DOT SEG DRV (4-LEVEL DRV) GND VCC GND 3-8 DECODER 64-BIT LATCH
3-BIT LATCH
RA2 RA1
RAM
64 x 8 = 512 bits WA2 WA1 WA0 WE
READ (3-BIT) ADDRESS COUNTER
RA0
TIMING GENERATOR
64-BIT LATCH INPUT CTL
f
64-BIT SHIFT REGISTER LATCH
CHIP CTL
A/D
SI BLK CTL FRAM IN/OUT POR OSC CTL CS1 8-BIT SHIFT REGISTER CS0 6-BIT LATCH SCK
OS1
OS2 f
BLK
POR
FRAM
VCC
GND
2/15
Semiconductor
MSC5301B-02
PIN CONFIGURATION (TOP VIEW)
S52 S51 S50 S49 S48 S47 S46 S45 NC S44 S43 S42 S41 S40 S39 S38 S37 S36 S35 S34
S53 S54 S55 S56 S57 S58 S59 S60 S61 S62 S63 NC C0 NC C1 NC C2 NC C3 NC C4 NC C5 NC C6 NC C7 V4 V1 CS0
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51
S33 S32 S31 S30 S29 S28 S27 S26 S25 S24 S23 S22 S21 S20 S19 S18 S17 S16 S15 S14 S13 S12 S11 S10 S9 S8 S7 S6 S5 S4
CS1 LATCH A/D SI SCK POR BLK FRM OS1 OS2 f
VCC GND VDSP V2 V3 S0 S1 S2
NC: No connection 100-Pin Plastic QFP
S3
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
3/15
Semiconductor
MSC5301B-02
ABSOLUTE MAXIMUM RATINGS
Parameter Power Supply Voltage Power Supply Voltage Input Voltage Input Voltage Power Dissipation Storage Temperature Symbol VCC VDSP VIN VINDP PD TSTG Condition Ta = 25C Ta = 25C Ta = 25C Ta = 25C Ta = 85C -- Rating -0.3 to +6.5 -0.3 to +18.0 -0.3V VIN VCC+0.3 -0.3 VINDP VDSP+0.3 275 -55 to +125 *1 Unit V V V V mW C
*1
VDSP>V1>V2V3>V4>GND
RECOMMENDED OPERATING CONDITIONS
Parameter Power Supply Voltage Power Supply Voltage Operating Temperature Shift Frequency Oscillation Frequency Frame Frequency Symbol VCC VDSP Top fSCK ff fFR Condition GND = 0V GND = 0V -- -- -- -- Range 4.5 to 5.5 6.0 to 16.0 -40 to +85 25 to 500 1.92 to 8.0 60 to 250 *1 Unit V V C kHz kHz Hz
*1
VDSP>V1>V2V3>V4>GND
4/15
Semiconductor
MSC5301B-02
ELECTRICAL CHARACTERISTICS
DC Characteristics
(VCC = 5V, Ta = -40 to +85C) Parameter "H" Input Voltage "L" Input Voltage Hysteresis Voltage 1 Hysteresis Voltage 2 Pull-up Resistance Pull-up Voltage "H" Input Current "L" Input Current "H" Output Voltage "L" Output Voltage Common Driver Output Voltage Symbol VIH VIL VHS1 VHS2 RPU VPH IIH IIL VOH VOL VDP V1 V4 VSS Segment Driver Output Voltage VDP V2 V3 VSS Supply Current 1 Supply Current 2 ICC IDSP VCC = 5.0V VCC = 5.0V VDSP = 10V *6 VI = 0V IIN < 1mA VCC = 5.5V, VIL = 0V IO = -0.4mA IO = 1.6mA VDSP = 10V *5 I = -10mA I = 10mA I = 10mA I = +10mA I = -10mA I = 10mA I = 10mA I = +10mA *7 *8 Condition *1 *1 *2 *9 *2 *2 *3 *4 *4 Min. 3.5 0 0.3 0.2 10 4.9 -- -- 4.6 -- VDSP-0.4 V1-0.4 V4-0.4 -- VDSP-0.4 V2-0.4 V3-0.4 -- -- -- Typ. -- -- 0.8 0.4 35 -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- Max. VCC 1.5 1.4 0.8 60 -- 10 10 -- 0.4 -- V1+0.4 V4+0.4 0.4 -- V2+0.4 V3+0.4 0.4 6.0 0.5 Unit V V V V kW V mA mA V V V V V V V V V V mA mA
VCC = 5.5V, VIH = 5.5V *3
*1 *2 *3 *4 *5 *6 *7 *8 *9
Applicable to all input pins Applicable to LATCH, A/D, SI, SCK, BLK and POR pins Applicable to CS0, CS1, OS1 and FRAM pins Applicable to FRAM and pins Applicable to C0 - C7 pins Applicable to S0 - S63 pins ff = 3.2 kHz, fSCK = 200 kHz, no load, display pattern = checkers VDSP = 16V, Current flows into VCC pin. ff = 3.2 kHz, fSCK = 200 kHz, no load, display pattern = checkers VDSP = 16V, Current flows into VDSP pin. Applicable to OS1 pin
5/15
Semiconductor AC Characteristics
MSC5301B-02
(VCC = 5V, Ta = -40 to +85C) Parameter SCK Clock Period SI Data Setup Time SI Data Hold Time SCK-LATCH Time LATCH Pulse Width A/D Setup Time A/D Hold Time A/D-SCK Time POR, BLK Fall Time f, FRAM Rise Time f, FRAM Fall Time Frame Frequency Symbol t1 t2 t3 t4 t5 t6 t7 t8 t9 t10 t11 fFR Condition -- -- -- -- -- -- -- -- -- CL = 50 pF CL = 50 pF *1 Min. 2 1 1 1 15 1 1 1 -- -- -- 85 Typ. -- -- -- -- -- -- -- -- -- -- -- 100 Max. -- -- -- -- -- -- -- -- 20 0.3 0.3 115 Unit ms ms ms ms ms ms ms ms ms ms ms Hz
*1
The dispersion for external resistors and capacitors is not included. RS = 1kW, RT = 15kW, CT = 0.01mF, VCC = 4.5V to 5.5V
t1 SCK t2 t3
SI
t4
t5
t7
LATCH
t6 A/D
t8
6/15
Semiconductor
MSC5301B-02
VCC 90%
POR, BLK
10% GND t9
VCC 90% f, FRAM
10% GND t11 t10
VDSP V1 C0 V4 GND 1/fFR Frame A 1/fFR Frame B
7/15
Semiconductor
MSC5301B-02
FUNCTIONAL DESCRIPTION
Pin Functional Description * OS1 (Pin 39), OS2 (Pin 40), f (Pin 41) These are pins for the RC oscillation circuit. Connect external resistors and a capacitor as shown below. When inputting the external clock pulse, input it to OS1 pin. OS2 and f pins should be left open.
OS1
OS2
f
RS
CT
RT
The relation of frame frequency fFR and internal clock frequency ff is shown by the following equation. (RC oscillation frequency = internal clock frequency) ff = 4 x 8 x fFR In addition, the relation of frame frequency fFR and frame synchronizing signal frequency fFRAM is shown by the following equation. fFRAM = fFR/2 * CS0 (Pin 30), CS1 (Pin 31) Chip select input pins. Master and slave modes are determined by CS0 and CS1 as shown in the table below. A maximum of 4 devices can be connected in this manner. Use the master mode when using a single chip.
CS0 L H L H
CS1 L L H H
Operation mode Master mode Slave mode Slave mode Slave mode H : VCC level L : GND level
8/15
Semiconductor
MSC5301B-02
* FRAM (Pin 38) This is an input and output pin for the frame synchronizing signal to be used for master/slave configuration. It becomes an output pin in master mode and an input pin in slave mode. * SI (Pin 34) This is a serial data input pin of address data (8 bits) and segment data (64 bits). A pull-up resistor (10 kW - 60 kW) and the Schmitt circuit are contained. The serial data is shifted at the rising edge of SCK. * SCK (Pin 35) This is a shift clock input pin of address data (8 bits) and segment data (64 bits). The serial data is shifted at the rising edge of SCK pulse. A pull-up resistor (10 kW - 60 kW) and the Schmitt circuit are contained. * LATCH (Pin 32) This is a latch pulse input pin of address data (8 bits) and segment data (64 bits). The latch data comes through at "H" level of LATCH and the data just before "H" level is latched at "L" level. A pull-up resistor (10 kW - 60 kW) and the Schmitt circuit are contained. * A/D (Pin 33) This is a data select signal input pin of address data (8 bits) and segment data (64 bits). "H" level is set in the case of address 8-bit input and "L" level is set in the case of segment data 64-bit input. A pull-up resistor (10 kW - 60 kW) and the Schmitt circuit are contained. * VDSP (Pin 44), V1 (Pin 29), V2 (Pin 45), V3 (Pin 46), V4 (Pin 28), VCC (Pin 42), GND (Pin 43) These are power supply pins for this LSI and bias power supply pins for LCD driving. VCC, which is a power supply pin, is from 4.5V to 5.5V; GND, which is a ground pin, is 0V; VDSP, which is an LCD driving power supply pin, is usually used in the range between 6V and 16V. V1, V2, V3 and V4 are bias power supply pins for LCD driving and are usually used by supplying bias voltage from an external source.
9/15
Semiconductor
MSC5301B-02
* BLK (Pin 37) This is an input pin to control the LCD panel display. When a "H" level is input (or when this pin is open), the segment output pins S0 - S63 come to the levels V2 - V3 and the LCD panel is turned off. In addition, during this period, the data read from a display RAM is stopped but writing into the display RAM of address and segment data inputted from the SI pin is available. When this pin is changed from "H" level to "L", the frame synchronizing signal FRAM is output within the 2 cycles of an internal clock ff, and it is synchronized at multi-chip. Then, the display RAM address is set to "000". After 1/8 frame cycle from FRAM signal generation, the output is applied from the "001" data of the display RAM address to the segment driver. Because the display RAM contents are undefined at the time the power is turned on, keep this pin to "H" level (or leave open) until writing data to the RAM is completed. A pull-up resistor (10kW 60kW) and the Schmitt circuit are contained. * POR (Pin 36) This is a power-on-reset input pin. When a "H" level is input (or when this pin is open), the common and segment outputs come to the static light-out state in no relation to the BLK pin and the segment output pins S0 - S63 become V3 level and the common output pins C0 - C8 become V4 level. When this pin is changed from "H" level to "L", the frame synchronizing signal FRAM is output within the 2 cycles of an interval clock ff, and it is synchronized when multiple devices are connected and is moreover dynamic-operated from the frame B . Then, the display RAM address is set to "000". After 1/8 frame cycle from FRAM signal generation, the "001" data of the display RAM address is output to the segment driver. However, because the BLK pin is usually at "H" level when the power-on-reset is released, reading data from the display RAM is stopped and light-out segment data is forcibly transferred to the segment output. A pull-up resistor (10kW - 60kW) and the Schmitt circuit are contained. * C0 (Pin 13) - C7 (Pin 27) These are 8-output pins of the common driver which are used for LCD panel driving. The outputs of 4 levels are obtained (VDSP and GND are select levels, and V1 and V4 are nonselect levels). * S0 (Pin 47) - S63 (Pin 11) These are 64-output pins of segment driver which are used for LCD panel driving. The outputs of 4 levels are obtained (VDSP and GND are select levels, which correspond to "1" of the display RAM data, and V2 and V3 are nonselect levels, which correspond to "0" of the display RAM data).
NOTES ON USE
Note the following when turning power on and off: The LCD drivers of this IC require a high voltage. For this reason, if a high voltage is applied to the LCD drivers with the logic power supply floating, excess current flows. This may damage the IC. Be sure to carry out the following power-on and power-off sequences: When turning power on: First VCC ON, next VDSP, V4, V3, V2, V1 ON. Or both ON at the same time. When turning power off: First VDSP, V4, V3, V2, V1 OFF, next VCC OFF. Or both OFF at the same time.
10/15
Semiconductor Relation Between LCD Screen Size and Display RAM
MSC5301B-02
This LCD driver has a built-in RAM for the display of 8 64 = 512 bits and the address corresponds to the duty of the LCD. The data corresponds to the number of dots in the X direction. The relation between the LCD screen size and the display RAM is shown below.
Address A2 A1 A0 000 001 010 011 100 101 110 111 Number of dots in X direction (64) S63 Data S0 C0 C1
C3 C4 C5 C6 C7
Relation Between Frame Cycle and Display RAM Data The output of the display RAM data corresponds to the segment output. The relation between the frame cycle and the display RAM data is as follows:
First line address
Segment output (Contents of RAM)
000
001
010
011
110
111
000
1 frame cycle
1/8 duty
001
C2
11/15
Semiconductor Multiple Configuration
MSC5301B-02
This LCD driver can form multiple configuration. It is possible to form a maximum of 4 devices (a panel of up to 256 8 dots in size can be formed) by using chip select signals CS0 and CS1. The devices in multiple configuration must be synchronized with one another. In this configuration, one device in the master mode, where the original oscillation signal f and the synchronous signal FRAM are output, and the other devices in the slave mode, where the original oscillation signal f and the synchronous signal FRAM are input, are used in combination. Refer to items CS0 and CS1 of the pin description on the mode setting method. The original oscillation signal output pin f of the master mode devices is connected to the OS1 pin of the slave mode device and the synchronizing signal pin FRAM is also connected to the FRAM pin of the slave mode device. Connect SI, SCK, LATCH, A/D, POR and BLK of the master mode devices to SI, SCK, LATCH, A/D, POR and BLK of each of the slave mode devices and connect them to CPU for control. In addition, connect the devices so that VDSP, V1, V2, V3, V4 and GND are shared between the devices, and connect them to each voltage level divided by resistors. Address Data Configuration
(MSB) 7 6 Dummy data 2 DM2 DM1 5 4 Upper address CS1 CS0 A2 3 2 1 Lower address A1 A0 (LSB) 0 Dummy data 1 DM0
2 bits
2 bits
3 bits
1 bit
The lower address, which is the address of the display RAM, corresponds to the common sides C0 - C7 of LCD panel. Dummy data 1 must be always set to "H". The upper address corresponds to the logical state of chip select pins CS0 and CS1 and lower address is set to the chip only with which corresponded. For the chip to output the common signal (f, FRAM), set both of the upper address 2 bits to "L". The 2 bits of dummy data can be set to either "L" or "H".
12/15
Semiconductor Serial Signal to be Input From CPU The following signals are input from an external CPU to this LCD driver: - Serial transfer clock AE SCK - Serial transfer data AE SI - Serial transfer latch AE LATCH - Serial data select AE A/D The operations are shown in the following table.
Mode Address data input mode Segment data input mode A/D H SCK Shifts at the rising edge Shifts at the rising edge LATCH 8-bit address data is latched at falling edge (level type) 64-bit segment data is latched at falling edge (level type)
MSC5301B-02
SI 8-bit address data Serial input from LSB side 64-bit segment data The first segment data shifted into the shift register corresponds to S63. "1" : Light-on data, "0" : Light-out data
L
Timing for Serial Signal Transferred From CPU
A/D "H" at address data setting "L" at segment data setting
1 SCK
2
3
4
5
6
7
8
1
2
3
63 64
Dummy A0 A1 A2 CS0 CS1 Dummy Dummy SI LSB (Always "H") Address data (8 bits) LATCH Address latch signal MSB
S63 S62 S61
S1
S0
Segment data (64 bits)
RAM write signal
Notes: 1. Be sure to set the address before writing the segment data to RAM. Then, write the segment data to RAM. 2. While the POR pin is "H" (upon power-on reset), neither address data nor segment data can be entered.
13/15
Semiconductor
VCC
POR
BLK
Operation upon Power ON (When Single Device Used)
f (External R and C)
FRAM
Common signal output Frame B Frame A Frame B
Segment signal output Dynamic light-out state 0-7 0-7
Frame A
Frame B
Frame A
Frame B
Frame A
Dynamic operation (normal operation)
MSC5301B-02
RAM address
0-0
1-7
0-7
0-7
0-7
14/15
Semiconductor
MSC5301B-02
PACKAGE DIMENSIONS
(Unit : mm)
QFP100-P-1420-0.65-BK
Mirror finish
Package material Lead frame material Pin treatment Solder plate thickness Package weight (g)
Epoxy resin 42 alloy Solder plating 5 mm or more 1.29 TYP.
Notes for Mounting the Surface Mount Type Package The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).
15/15


▲Up To Search▲   

 
Price & Availability of MSC5301B-02

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X