PART |
Description |
Maker |
PD46365084BF1-E40-EQ1 PD46365364BF1-E40-EQ1 PD4636 |
36M-BIT QDRTM II SRAM 4-WORD BURST OPERATION
|
Renesas Electronics Corporation
|
CY7C1415BV18-250BZI CY7C1415BV18-167BZI |
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 1M X 36 QDR SRAM, 0.45 ns, PBGA165 36-Mbit QDR™-II SRAM 4-Word Burst Architecture
|
Cypress Semiconductor, Corp. CYPRESS SEMICONDUCTOR CORP
|
R1Q3A3609BBG-60R R1Q3A3636BBG-60R R1Q3A3636BBG-50R |
36-Mbit QDR垄芒II SRAM 4-word Burst 36-Mbit QDR?II SRAM 4-word Burst
|
Renesas Electronics Corporation http://
|
CY7C1165V18 CY7C1163V18 CY7C1161V18 CY7C1176V18 CY |
18-Mbit QDRII SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency) 2M X 9 QDR SRAM, 0.45 ns, PBGA165 18-Mbit QDRII SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency) 18兆位的国防评估报告⑩- II SRAM字突发架构(2.5周期读写延迟 18-Mbit QDR??II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
|
Cypress Semiconductor Corp. Cypress Semiconductor, Corp.
|
HM66AEB18202 HM66AEB36102BP-40 HM66AEB18202BP-30 H |
Memory>Fast SRAM>QDR SRAM 36-Mbit DDR II SRAM 2-word Burst
|
Renesas Technology / Hitachi Semiconductor
|
PD46184184BF1-E40-EQ1 PD46185084BF1-E40-EQ1 PD4618 |
18M-BIT DDR II SRAM 4-WORD BURST OPERATION 18M-BIT QDRTM II SRAM 4-WORD BURST OPERATION
|
Renesas Electronics Corporation
|
CY7C1313CV18-167BZC CY7C1315CV18-167BZC CY7C1911CV |
18-Mbit QDR垄芒-II SRAM 4-Word Burst Architecture 18-Mbit QDR??II SRAM 4-Word Burst Architecture 18-Mbit QDR?II SRAM 4-Word Burst Architecture
|
Cypress Semiconductor
|
CY7C1310BV18-167BZC CY7C1314BV18 CY7C1910BV18 CY7C |
18-Mbit QDR垄芒-II SRAM 2 Word Burst Architecture 18-Mbit QDR??II SRAM 2 Word Burst Architecture 18-Mbit QDR?II SRAM 2 Word Burst Architecture
|
Cypress Semiconductor http://
|
CY7C1426AV18 |
36-Mbit QDR-II SRAM 4-Word Burst Architecture(4字Burst结构,36-Mbit QDR-II SRAM)
|
Cypress Semiconductor Corp.
|
CY7C1250V18-300BZI CY7C1246V18-333BZI CY7C1246V18- |
36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency) 36兆位的DDR - II SRAM2字突发架构(2.0周期读写延迟 36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency) 1M X 36 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor Corp. Cypress Semiconductor, Corp.
|