PART |
Description |
Maker |
74F112PC 74F112SC 74F112SJ 74F112 |
Dual JK Negative Edge-Triggered Flip-Flop
|
FAIRCHILD[Fairchild Semiconductor]
|
HD74LS107A HD74LS107AFPEL HD74LS107AP |
Dual J-K Negative-edge-triggered Flip-Flops (with Clear)
|
Renesas Electronics Corporation
|
SN54_74LS73A ON2951 |
DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP From old datasheet system
|
ON Semi
|
PO74G112ATR PO74G112ATU PO74G112ASU PO74G112ASR |
DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET
|
Potato Semiconductor Corporation
|
74LS112 DM74LS112A DM74LS112AN DM74KS112AM |
From old datasheet system Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset/ Clear/ and Complementary Outputs
|
FAIRCHILD[Fairchild Semiconductor]
|
N74F114D N74F114N 74F114 |
Dual J-K negative edge-triggered flip-flop with common clock and reset
|
NXP Semiconductors
|
IDT74LVC11 |
3.3V CMOS DUAL NEGATIVE-EDGE-TRIGGERED J-K FLIP-FLOP WITH CLEAR AND PRESET, 5V TOLERANT I/O
|
IDT
|
74HC73 74HC73PW 74HC73D |
Dual JK flip-flop with reset; negative-edge trigger Dual JK flip-flop with reset; negative-edge trigger
|
NXP Semiconductors
|
CD74ACT112E |
ACT SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, PDIP16
|
HARRIS SEMICONDUCTOR
|
74F114SC 74F114 74F114PC |
双JK负沿触发器与普通时钟和清除拖鞋 Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears From old datasheet system
|
锁存 FAIRCHILD[Fairchild Semiconductor]
|
CD74HCT107E CD74HC107M96 CD74HC107MT |
<font color=red>[Old version datasheet]</font> Dual J-K Flip-Flop with Reset Negative-Edge Trigger
|
TI store
|
CD74HCT73E |
<font color=red>[Old version datasheet]</font> Dual J-K Flip-Flop with Reset Negative-Edge Trigger
|
TI store
|