- PAL-Timing Operation - Solid-State Reliability - Color and Monochrome Operation - Five Selectable-Antiblooming Modes - Variable-Integration-Time Option - Surface-Mount Package - Clamp-Pulse Select Option - Horizontal and Vertical Resets for External Synchronization #### description The SN28837 is a monolithic integrated circuit designed to supply timing signals for the Texas Instruments (TI™) 8-mm-diagonal TC276 (PAL color) and TC277 (PAL monochrome) CCD image sensors. The SN28837 supplies both CCD-drive signals and PAL-television synchronization signals at standard video rates. It requires a single 5-V supply voltage and a 13.37-MHz crystal-oscillator input. The SN28837 provides the user with several options including multiple antiblooming modes, variable-integration time, external synchronization, clamp-pulse selection, and delayed horizontal transfer. NC - No internal connection The SN28837 is designed to drive the CCD image sensor through intermediary level-shifting devices such as the TI TMS3473B parallel driver and the SN28846 serial driver. It also supplies sample-and-hold signals for the TI TL1593 3-channel sample-and-hold circuit and multiplex signals for the TI TL1051 video preprocessor. In color applications, the SN28837 interfaces with the SN28838 color-subcarrier generator to generate the PAL color subcarrier. The SN28837 is supplied in a 60-pin plastic flat package and is characterized for operation from -20°C to 45°C. This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, precautions should be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriate logic voltage level, preferably either V<sub>CC</sub> or ground. Specific guidelines for handling devices of this type are contained in the publication *Guidelines for Handling Electrostatic-Discharge-Sensitive* (ESDS) Devices and Assemblies available from Texas Instruments. TI is a trademark of Texas Instruments Incorporated. ## functional block diagram # **Terminal Functions** | TERM | IINAL | | | | | | | |---------|----------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | | ABIN | 38 | 0 | Antiblooming in | | | | | | ABS0 | 21 | I | The levels on these three terminals determine which of the five antiblooming modes is selected: Mode ABS2 ABS1 ABS0 Operation 0 NC L No ABG pulses | | | | | | ABS1 | 22 | I | 1 NC H L 2-MHz burst of ABG pulses 2 NC L H 1-MHz burst of ABG pulses 3 H H H 1-MHz continuous ABG pulses | | | | | | ABS2 | 23 | I | 4 L H H 2-MHz continuous ABG pulses Mode 1 is used for normal operation. | | | | | | BCP1 | 1 | 0 | Optical black clamp | | | | | | BCP2 | 2 | 0 | Optical black clamp | | | | | | BF | 7 | 0 | Burst flag | | | | | | CBLK | 6 | 0 | Composite blank | | | | | | CLK | 50 | 0 | 3.34-MHz clock (factory-test point) | | | | | | CLK13M | 47 | 0 | 13-MHz clock (connect to SN28838 color-subcarrier generator for color operation) | | | | | | CP1 | 3 | 0 | Clamp 1 (signal processing) | | | | | | CP2 | 4 | 0 | Clamp 2 (signal processing) | | | | | | CSYNC | 5 | 0 | Composite sync | | | | | | E/L | 19 | I | Delay select for S1, S2, S3. When $E/\overline{L}$ is high, the three serial-transfer pulses occur early relative to the sample-and-hold pulses SH1, SH2, and SH3. When $E/\overline{L}$ is low, the three serial-transfer pulses occur late relative to the sample-and-hold pulses. | | | | | | FI | 13 | 0 | Field index | | | | | | GND | 41, 60 | | Ground | | | | | | GP | 27 | Ι | Exposure control: GP gates the PS and PI outputs (see the description of GPS) | | | | | | GPS | 26 | I | When GPS is high, the timer operates in the normal-integration-time mode ( $t_{int}$ = 20 ms) and VD is connected internally to GP. To operate the imager in the variable-integration-time mode, GPS must be held low and a user-defined logic circuit must be inserted between VD and GP to vary the integration time (see Figure 1). | | | | | | GT | 37 | 0 | TMS3473B parallel-driver MIDSEL input switch | | | | | | GT1/SH3 | 56 | 0 | GT1/SH3 is a logic signal for both Y gate 1 of the TL1051 video preprocessor and sample-and-hold channel 3 of the TL1593 3-channel sample-and-hold circuit. | | | | | | GT2 | 57 | 0 | Y gate 2 for the TL1051 video preprocessor | | | | | | GT3/SH2 | 53 | 0 | GT3/SH2 is a logic signal for both Y gate 3 of the TL1051 video preprocessor and sample-and-hold channel 2 of the TL1593 3-channel sample-and-hold circuit. | | | | | | HCR | 59 | I | Horizontal-counter reset | | | | | | HGATE | 11 | 0 | Decoded H count signal. HGATE is a test point and is not used in normal operation. | | | | | | HIGH | 25 | Ι | Not used (tie high) | | | | | | IDP | 10 | 0 | ID pulse (for SECAM operation) | | | | | | LSW | 48 | 0 | Line switch (connect to SN28838 for color operation) | | | | | | NC | 15, 30,<br>35, 46,<br>52, 54, 55 | | No connect | | | | | | PD | 49 | 0 | Power down. A low-logic level on PD causes the device to enter a low power-consumption mode. | | | | | | PI | 39 | 0 | Parallel-image-area gate clock | | | | | | PS | 36 | 0 | Parallel-storage-area gate clock | | | | | | SB | 29 | I | Standby-mode select. When $\overline{SB}$ is high, normal operation is selected; when $\overline{SB}$ is low, the power-down mode is selected. | | | | | | SCBLK | 9 | 0 | Subcarrier blank (for SECAM applications) | | | | | # **Terminal Functions (Continued)** | TERMINAL | | 1/0 | DECORPTION | | | |----------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | SFI | 14 | 0 | Second field index | | | | SH1 | 51 | 0 | Sample and hold 1 | | | | S1 | 32 | 0 | Serial clock 1 | | | | S2 | 33 | 0 | Serial clock 2 | | | | S3 | 34 | 0 | Serial clock 3 | | | | Т | 31 | 0 | Transfer-gate clock | | | | TESTA | 12 | 0 | Test A (factory-test point) | | | | TESTB | 16 | 0 | Test B (factory-test point) | | | | TESTC | 17 | 0 | Test C (factory-test point) | | | | VCC | 24, 40, 45 | | DC power | | | | VCC1 | 44 | | Oscillator power | | | | VCR | 58 | I | Vertical-counter reset | | | | VD | 8 | 0 | Vertical drive | | | | VDS | 18 | I | Vertical-dump speed. When VDS is high, the vertical-dump frequency is 3.3 MHz; when VDS is low, the vertical-dump frequency is 2 MHz. | | | | VD2 | 28 | 0 | Real-display-area signal. VD2 is a test point and is not used in normal operation. | | | | VGATE | 20 | 0 | Decoded V count signal. VGATE is a test point and is not used in normal operation. | | | | X1 | 42 | | Crystal oscillator (see Figure 2) | | | | X2 | 43 | | | | | Figure 1. GP Flush and Transfer Pulses #### variable-integration-time mode In addition to the normal TV mode of operation, the SN28837 timing generator offers an optional variable-integration mode for use with the TC276 and TC277 CCD area-array image sensors. The variable-integration mode is selected by applying a low-logic level to GPS. This low-logic level disables the vertical-drive (VD) signal from controlling, internal to the timer, the image-area and storage-area parallel transfer signal (GP). Prior to the start of a new integration period, the charge that has accumulated in the image area must be transferred out. To flush this previous signal or dark-current charge from the image area, GP is pulsed low two times. Each low pulse generates 302 pulses image-area and storage-area gate and transfer signals that shift the unwanted charge into the clearing drain. This clearing function should be performed during the high time of the VD signal (see Figure 3 through Figure 13). The new integration period continues as long as GP remains high. GPS must be held at a low-logic level to prevent VD from controlling GP internally. The integration ceases and the readout occurs when VD and GP are pulsed low simultaneously; this is accomplished by taking GPS to a high-logic level. The readout timing is dependent on the vertical-drive pulse; this means that the total-integration time is a multiple of 1/50 of a second plus the time interval between the last GP low pulse and the next VD low pulse. The image readout occurs within the normal 1/50-second readout interval. If the integration time is less than 1/50 of a second, normal output operation occurs; if the integration time is greater than 1/50 of a second, a frame buffer may be required to capture the image. Integration times greater than 1/50 of a second result in image degradation at temperatures greater than $25^{\circ}$ C due to dark-current generation. The degradation is seen as a decrease in dynamic range (contrast) and an increase in noise. It is recommended that the image sensor be cooled for long-exposure operation. The dark-current generation is reduced by a factor of two for each $7^{\circ}$ C temperature decrease. The sensor operates at $-30^{\circ}$ C. Cooling can be accomplished by using a thermoelectric or Peltier cooler attached to the image sensor. Condensation on the header must be prevented by isolating the cooled sensor from moist air. Vacuum isolation is preferred; however, the continual flushing of dry nitrogen across the header can also prevent condensation. NOTE: The SN28837 is designed for use with a crystal oscillator. The X1 and X2 terminals should not connect directly to external driver outputs. Figure 2. Connection of an External Crystal Oscillator to the SN28837 SOCS031B - JULY 1991 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>DD</sub> (see Note 1) | | |------------------------------------------------------------------------|--------------------------------------------| | Input voltage range, V <sub>I</sub> | $\dots$ -0.3 V to V <sub>DD</sub> + 0.3 V | | Output voltage range, VO | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Continuous total power dissipation at (or below) T <sub>A</sub> = 25°C | 300 mW | | Operating free-air temperature range, T <sub>A</sub> | –20°C to 45°C | | Storage temperature range, T <sub>STG</sub> | –55°C to 125°C | | Lead temperature 1.6 mm (1/16 in) from case for 10 seconds | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | MIN | NOM | MAX | UNIT | |------------------------------------------------|-----------------------|--------|-----|------| | Supply voltage, V <sub>DD</sub> | 4.5 | 5 | 5.5 | V | | High-level input voltage, VIH | V <sub>DD</sub> x 0.7 | | | V | | Low-level input voltage, V <sub>IL</sub> | | | 0.8 | V | | Operating frequency | | 13.375 | | MHz | | Power-up time | | 300 | | μs | | Operating free-air temperature, T <sub>A</sub> | -20 | | 45 | °C | # electrical characteristics over recommended operating ranges of supply voltage and free-air temperature (unless otherwise noted)‡ | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |---------------------|------------------------|-----------------------|--------------------------|-----|------|------|------| | \/-·· | GT3/SH2 and GT1/SH3 | $V_{DD} = 4.5 V$ , | $I_{OH} = -4 \text{ mA}$ | 3.5 | | | V | | VOH | All other outputs | $V_{DD} = 4.5 V$ , | $I_{OH} = -2 \text{ mA}$ | 3.5 | | | V | | \/a: | GT3/SH2 and GT1/SH3 | $V_{DD} = 4.5 V$ , | $I_{OL} = 4 \text{ mA}$ | | | 0.5 | V | | VOL | All other outputs | $V_{DD} = 4.5 V,$ | $I_{OL} = 2 \text{ mA}$ | | | 0.5 | V | | I <sub>IH</sub> § | | V <sub>IH</sub> = 5 V | | | | 1 | μА | | I <sub>Ι</sub> L | | V <sub>IL</sub> = 0 | | -30 | -200 | -500 | μА | | I <sub>DD(AV)</sub> | Average supply current | | | | 10 | 30 | mA | | I <sub>DD(S)</sub> | Standby supply current | | | | 1 | | mA | <sup>&</sup>lt;sup>‡</sup>The HCR, SB, and VCR inputs are Schmitt-trigger inputs with 0.1-V to 1-V hysteresis. ## switching characteristics over recommended operating free-air temperature range, $V_{DD} = 5 \text{ V}$ | PARAMETER | | | TEST CONDITIONS | MIN TYP MAX | UNIT | | |----------------|--------------------------|----------------------------------------|------------------------|-------------|------|--| | fclock | Frequency | S1, S2, S3, SH1, GT2, GT1/SH3, GT3/SH2 | C <sub>I</sub> = 50 pF | 4.458333 | MHz | | | t <sub>W</sub> | Pulse duration | S1, S2, S3, SH1, GT2, GT1/SH3, GT3/SH2 | CL = 50 pr | 75 | ns | | | | t <sub>r</sub> Rise time | GT1/SH3 and GT3/SH2 | | 10 | | | | ۱۲ | | All other outputs | $C_1 = 50 pF$ | 50 | ns | | | +. | t <sub>f</sub> Fall time | GT1/SH3 and GT3/SH2 | | 10 | | | | if Fall tillle | All other outputs | | 50 | ns | | | NOTE 1: All voltage values are with respect to GND. <sup>§</sup> All inputs except X1 have pullup-current sources. NOTES: A. GPS is low and VD is fed back to GP. - B. When GPS is high, VGATE is always low. - C. 1 field = 312 1/2 horizontal lines = 625 vertical counts. 1 frame = 625 horizontal lines = 1250 vertical counts. Period of each count of vertical counter = $32 \mu s$ . Figure 3. Vertical Timing (First and Fourth Fields) NOTES: A. GPS is low and VD is fed back to GP. - B. When GPS is high, VGATE is always low. - C. 1 field = 312 1/2 horizontal lines = 625 vertical counts. 1 frame = 625 horizontal lines = 1250 vertical counts. Period of each count of vertical counter = $32 \mu s$ . Figure 4. Vertical Timing (Second and Third Fields) † For the horizontal scale (T1 clock), one interval = 299 ns $\geq$ 4 master-clock periods. NOTES: A. Although S1, S2, and S3 appear to be coincident, S1 leads S2 by t5 ns, and S2 leads S3 by 75 ns between 4 and 24 on the horizontal scale. B. 1 TV line = $64 \mu s = 214$ horizontal clocks Figure 5. Horizontal Timing NOTE A: This chart shows early mode only. Late mode is shown in Figure 7. Figure 6. S, SH, GT Timing (Start of H) NOTE A: S1, S2, S3, SH1, GT3/SH2, GT1/SH3, GT2 are: Cycle time = 224.3 ns Pulse width = 74.8 ns Duty cycle = 1/3 Figure 7. S, SH, GT Waveforms NOTE A: This chart shows early mode only. Late mode is shown in Figure 7. Figure 8. S, SH, GT Timing (End of H) | ANTIBLOOMING MODE SELECTION | | | | | | | | |-----------------------------|------|-------------|---|-------------|--|--|--| | MODE | ABS0 | ABIN OUTPUT | | | | | | | 0 | Х | 0 | 0 | No ABG | | | | | 1 | Х | 1 | 0 | 2 MHz burst | | | | | 2 | Х | 0 | 1 | 1 MHz burst | | | | | 3 | 1 | 1 | 1 | 1 MHz const | | | | | 4 | 0 | 1 | 1 | 2 MHz const | | | | X = Don't care NOTES: A. For mode 1 and mode 4, duty cycle is 4/7 high and 3/7 low. - B. Only the timing from odd field to even field is shown. The timing from even field to odd field is the same as that for odd field to even field minus the H-to-V timing. - C. GPS is always high. Figure 9. ABIN Timing NOTES: A. A capacitor is connected to $\overline{\text{SB}}$ (between $\overline{\text{SB}}$ and GND). - B. Refresh pulses (1026 pulses) of PI, PS and T are generated even if VD is not fed back to GP. - C. VD is always fed back to GP and GPS is low. - D. PI, PS, S1, S2, S3, ABIN, and GT go low when $\overline{SB}$ is low. Figure 10. Operation Chart of SB NOTES: A. When VD is low and GP goes low, 290 pulses are generated for PI, PS, and T after VD goes high. - B. When VD is high, GP goes low and 302 pulses are generated for PI, PS and T. - C. GPS is at a steady-state low level. Figure 11. Normal Timing and Variable Integration NOTES: A. The H counter is preset to the value 6 when HCR changes from low to high. B. Output signals are changed one T1 clock after the change of the counter through the output latches. Figure 12. Operation of HCR NOTE A: The V counter is preset to the value 16 when VCR changes from low to high. Figure 13. Operation of VCR #### **MECHANICAL DATA** This plastic package consists of a circuit mounted on a lead frame and encapsulated within an electrically nonconductive plastic compound. The compound withstands soldering temperatures with no deformation, and circuit performance characteristics remain stable when operated in high-humidity conditions. The package is intended for surface mounting, and leads are spaced on 1,0-mm centers with a 0,8-mm foot length. Leads require no additional cleaning or processing when used in soldered assembly. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated