











**DRV110A-Q1** 

SLVSES6 - AUGUST 2018

# DRV110A-Q1 120- and 230-V AC, 6- to 48-V DC Current Controller for Solenoids, Relays, and Valves

#### 1 Features

- AEC-Q100 Qualified for Automotive Applications:
  - Device Temperature Grade 1: –40°C to +125°C, T<sub>A</sub>
- Internal Zener Diode on Supply Pin for High-Voltage Operation
  - 120- and 230-V AC Supply Through Rectifier and R<sub>S</sub> Resistor
  - 24-V, 48-V, and Higher DC Supply Through R<sub>S</sub> Resistor
- Drives an External MOSFET With PWM to Control Solenoid Current
  - External Sense Resistor for Regulating Solenoid Current
- Fast Ramp-Up of Solenoid Current to Ensure Activation
- Solenoid Current is Reduced in Hold Mode for Lower Power and Thermal Dissipation
- Ramp Peak Current, Keep Time at Peak Current, Hold Current, and PWM Clock Frequency Can Be Set Externally. They Can Also Be Operated at Nominal Values Without External Components.
- Protection
  - Thermal Shutdown
  - Undervoltage Lockout (UVLO)
- Optional STATUS Output
- 14-Pin TSSOP Package

## 2 Applications

- Electromechanical Drivers: Solenoids, Valves, Relays, Contactors, Switchgear, Pneumatics
- EV Charging Station Power Modules, On-Board Chargers, Battery Management Systems

## 3 Description

The DRV110A-Q1 device is a PWM current controller for solenoids. The device is designed to regulate the current with a well-controlled waveform to reduce power dissipation. The solenoid current is ramped up fast to ensure opening of the valve or relay. After initial ramping, the solenoid current is kept at a peak value to ensure correct operation, after which the current is reduced to a lower hold level to avoid thermal problems and reduce power dissipation.

The peak current duration is set with an external capacitor. The peak and hold levels of the current ramp, as well as the PWM frequency, can independently be set with external resistors. External setting resistors can also be omitted if the default values for the corresponding parameters are suitable for the application.

The DRV110A-Q1 device has an internal Zener diode that limits the supply at VIN to  $V_{\rm ZENER}$  for applications that require a higher supply voltage. Using the internal Zener, the DRV110A-Q1 can be powered from 120-V and 230-V AC supplies through a rectifier and current-limiting resistor. High DC voltages such as 48-V can also be accommodated this way.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| DRV110A-Q1  | TSSOP (14) | 5.00 mm × 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### DRV110A-Q1 Supplied by Power Line Voltage





# **Table of Contents**

| 1 | Features 1                             | 7.4 Device Functional Modes                             |
|---|----------------------------------------|---------------------------------------------------------|
| 2 | Applications 1                         | 8 Application and Implementation 13                     |
| 3 | Description 1                          | 8.1 Application Information                             |
| 4 | Revision History2                      | 8.2 Typical Application 13                              |
| 5 | Pin Configuration and Functions3       | 9 Power Supply Recommendations 16                       |
| 6 | Specifications4                        | 10 Layout 16                                            |
| • | 6.1 Absolute Maximum Ratings 4         | 10.1 Layout Guidelines                                  |
|   | 6.2 ESD Ratings                        | 10.2 Layout Example 17                                  |
|   | 6.3 Recommended Operating Conditions 4 | 11 Device and Documentation Support 18                  |
|   | 6.4 Thermal Information                | 11.1 Documentation Support                              |
|   | 6.5 Electrical Characteristics5        | 11.2 Receiving Notification of Documentation Updates 18 |
|   | 6.6 Typical Characteristics6           | 11.3 Community Resources                                |
| 7 | Detailed Description 7                 | 11.4 Trademarks 18                                      |
|   | 7.1 Overview 7                         | 11.5 Electrostatic Discharge Caution 18                 |
|   | 7.2 Functional Block Diagram           | 11.6 Glossary 18                                        |
|   | 7.3 Feature Description                | 12 Mechanical, Packaging, and Orderable Information18   |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE        | REVISION | NOTES            |
|-------------|----------|------------------|
| August 2018 | *        | Initial release. |



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN    |     | 1/0 | DESCRIPTION                 |  |
|--------|-----|-----|-----------------------------|--|
| NAME   | NO. | I/O | DESCRIPTION                 |  |
| EN     | 13  | I   | Enable                      |  |
| GND    | 8   | _   | Ground                      |  |
| HOLD   | 4   | 1   | Hold current set            |  |
| KEEP   | 2   | 1   | Keep time set               |  |
| NC     | 1   | _   | No connect <sup>(1)</sup>   |  |
| NC     | 6   | _   | No connect <sup>(1)</sup>   |  |
| NC     | 10  | _   | No connect <sup>(1)</sup>   |  |
| NC     | 14  | _   | No connect <sup>(1)</sup>   |  |
| osc    | 5   | 1   | PWM frequency set           |  |
| OUT    | 11  | 0   | Solenoid switch gate drive  |  |
| PEAK   | 3   | 1   | Peak current set            |  |
| SENSE  | 9   | 1   | Solenoid current sense      |  |
| STATUS | 12  | 0   | Open drain status indicator |  |
| VIN    | 7   | I   | 6-V to 15-V supply          |  |

(1) Keep NC pins floating. Do not connect NC pins to GND or any other node.



## 6 Specifications

## 6.1 Absolute Maximum Ratings

See (1) and (2)

|                  |                                                     | MIN  | MAX | UNIT |
|------------------|-----------------------------------------------------|------|-----|------|
| VIN              | Input voltage                                       | -0.3 | 20  | ٧    |
|                  | Voltage on EN, STATUS, PEAK, HOLD, OSC, SENSE, KEEP | -0.3 | 7   | ٧    |
|                  | Voltage on OUT                                      | -0.3 | 20  | ٧    |
| $T_{J}$          | Operating junction temperature                      | -40  | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                 | -65  | 150 | ů    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |               |                                                                                           |                               | VALUE | UNIT |
|--------------------|---------------|-------------------------------------------------------------------------------------------|-------------------------------|-------|------|
| Electro            | Electrostatic | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 | , · ·                         |       |      |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per AEC Q100-011                                              | All pins                      | ±500  | V    |
|                    |               | CDM ESD Classification Level C4B                                                          | Corner pins (1, 7, 8, and 14) | ±750  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

-40°C  $\leq T_A \leq 125$ °C (unless otherwise noted)

|                 |                                                                                                    | MIN | NOM | MAX | UNIT |
|-----------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| IQ              | Supply current (the device sinks additional current when V <sub>IN</sub> > V <sub>ZENER</sub> (1)) | 1   | 1.5 | 3   | mA   |
| V <sub>IN</sub> | Voltage at the VIN pin <sup>(2)(3)</sup> (see <i>Detailed Description</i> )                        | 6   | ·   |     | V    |
| Vs              | Voltage directly from the supply before clamped by the Zener diode                                 | 6   | ·   | 330 | V    |
| C <sub>IN</sub> | Input capacitor between VIN and GND <sup>(4)</sup>                                                 | 1   | 4.7 |     | μF   |
| T <sub>A</sub>  | Operating ambient temperature                                                                      | -40 |     | 125 | ô    |

- (1) The device regulates the supply with an internal Zener diode. The device sinks up to 3 mA with the added supply current. See Equation 5 to find appropriate value for the R<sub>S</sub> resistor.
- (2) The maximum input voltage of the device depends on the clamping voltage of the internal Zener diode, which changes over temperature. A current-limiting resistor is required to limit current to the Zener diode if the input voltage (V<sub>IN</sub>) is greater than V<sub>ZENER</sub>. For more information on resistor sizing see the *Detailed Description* section and *Application and Implementation* section.
- (3) For  $V_S$  voltages less than  $V_{ZENER}$ ,  $V_{IN} = V_S$ . For  $V_S$  voltages greater than  $V_{ZENER}$ ,  $V_{IN} = V_{ZENER}$ .
- (4) 4.7-µF input capacitor and full wave rectified 230-Vrms AC supply results in approximately 500-mV supply ripple.

#### 6.4 Thermal Information

|                      |                                              | DRV110A-Q1 |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | UNIT |
|                      |                                              | 14 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 122.6      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance ψ  | 51.2       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 64.3       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 6.5        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 63.7       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Submit Documentation Feedback

<sup>(2)</sup> All voltage values are with respect to network ground terminal.



## 6.5 Electrical Characteristics

 $V_{IN} = 14 \text{ V}, -40 ^{\circ}\text{C} \le T_{A} \le 125 ^{\circ}\text{C}, \text{ over operating free-air temperature range (unless otherwise noted)}$ 

|                         | PARAMETER                                              | TEST CONDITIONS                                                                           | MIN  | TYP             | MAX  | UNIT  |  |
|-------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------|------|-----------------|------|-------|--|
| SUPPLY                  |                                                        |                                                                                           |      |                 |      |       |  |
|                         | Standby current                                        | EN = 0, V <sub>IN</sub> = 14 V, bypass deactivated                                        |      | 200             | 250  | _     |  |
|                         | Quiescent current                                      | EN = 1, V <sub>IN</sub> = 14 V, bypass deactivated                                        |      | 360             | 570  | μA    |  |
| IQ                      |                                                        | EN = 0, I <sub>VIN</sub> = 2 mA, bypass activated                                         | 10.5 | 15              | 19   |       |  |
|                         | Internally regulated supply                            | EN = 1, I <sub>VIN</sub> = 2 mA, bypass activated                                         | 14.5 | 15              | 15.5 | V     |  |
| GATE DRIVI              | ER .                                                   |                                                                                           |      |                 | 1    |       |  |
| V <sub>DRV</sub>        | Gate drive voltage                                     | Supply voltage in regulation                                                              |      | V <sub>IN</sub> |      | V     |  |
| I <sub>DRV_SINK</sub>   | Gate drive sink current                                | V <sub>OUT</sub> = 15 V; V <sub>IN</sub> = 15 V                                           | 8    | 15              |      | mA    |  |
| I <sub>DRV_SOURCE</sub> | Gate drive source current                              | V <sub>OUT</sub> = GND; V <sub>IN</sub> = 15 V                                            |      | -15             | -10  | mA    |  |
| f <sub>PWM</sub>        | PWM clock frequency                                    | OSC = GND                                                                                 | 15   | 20              | 27   | kHz   |  |
| D <sub>MAX</sub>        | Maximum PWM duty cycle                                 |                                                                                           |      | 100%            |      |       |  |
| D <sub>MIN</sub>        | Minimum PWM duty cycle                                 |                                                                                           |      | 7.5%            |      |       |  |
| t <sub>D</sub>          | Start-up delay                                         | Delay between EN going high until gate driver starts switching, f <sub>PWM</sub> = 20 kHz |      |                 | 50   | μs    |  |
| CURRENT C               | ONTROLLER, INTERNAL SETTINGS                           |                                                                                           |      |                 |      |       |  |
| I <sub>PEAK</sub>       | Peak current                                           | $R_{SENSE} = 1 \Omega$ , PEAK = GND                                                       | 270  | 300             | 330  | mA    |  |
| I <sub>HOLD</sub>       | Hold current                                           | $R_{SENSE} = 1 \Omega$ , $HOLD = GND$                                                     | 40   | 50              | 65   | mA    |  |
| CURRENT C               | ONTROLLER, EXTERNAL SETTINGS                           |                                                                                           |      |                 |      |       |  |
| t <sub>KEEP</sub>       | Externally set keep time at peak current               | C <sub>KEEP</sub> = 1 µF                                                                  |      | 100             |      | ms    |  |
|                         | Voltage of internal reference to which the             | $R_{PEAK} = 50 \text{ k}\Omega$                                                           |      | 900             |      |       |  |
| $V_{PEAK}$              | SENSE pin voltage is compared to for I <sub>PEAK</sub> | R <sub>PEAK</sub> = 200 kΩ                                                                |      | 300             |      | mV    |  |
| \/                      | Voltage of internal reference to which the             | $R_{HOLD} = 50 \text{ k}\Omega$                                                           |      | 150             |      | mV    |  |
| $V_{HOLD}$              | SENSE pin voltage is compared for I <sub>HOLD</sub>    | $R_{HOLD} = 200 \text{ k}\Omega$                                                          |      | 50              |      | IIIV  |  |
|                         | F                                                      | $R_{OSC} = 160 \text{ k}\Omega$                                                           |      | 25              |      | ld l= |  |
| t <sub>PWM</sub>        | Externally set PWM clock frequency                     | $R_{OSC} = 200 \text{ k}\Omega$                                                           |      | 20              |      | kHz   |  |
| LOGIC INPU              | T LEVELS (EN)                                          |                                                                                           |      |                 |      |       |  |
| $V_{IL}$                | Input low level                                        |                                                                                           |      |                 | 1.3  | V     |  |
| V <sub>IH</sub>         | Input high level                                       |                                                                                           | 1.65 |                 |      | V     |  |
| D                       | Input pullup resistance                                |                                                                                           | 350  | 500             |      | kΩ    |  |
| R <sub>EN</sub>         | Input pulldown resistance                              |                                                                                           |      | 250             |      | kΩ    |  |
| LOGIC OUT               | PUT LEVELS (STATUS)                                    |                                                                                           |      |                 |      |       |  |
| V <sub>OL</sub>         | Output low level                                       | Pulldown activated, I <sub>STATUS</sub> = 2 mA                                            |      |                 | 0.3  | V     |  |
| I <sub>IL</sub>         | Output leakage current                                 | Pulldown deactivated, V(STATUS) = 5 V                                                     |      |                 | 2    | μA    |  |
| UNDERVOL                | TAGE LOCKOUT                                           | · · · · · · · · · · · · · · · · · · ·                                                     |      |                 |      |       |  |
| $V_{\text{UVLO}}$       | Undervoltage lockout threshold                         |                                                                                           |      | 4.6             |      | V     |  |
| THERMAL S               | HUTDOWN                                                | <u> </u>                                                                                  |      |                 |      |       |  |
| T <sub>TSU</sub>        | Junction temperature start-up threshold                |                                                                                           |      | 140             |      | °C    |  |
| T <sub>TSD</sub>        | Junction temperature shutdown threshold                |                                                                                           |      | 160             |      | °C    |  |



# 6.6 Typical Characteristics



Figure 1. Solenoid Current, EN, and PWM vs Time

Submit Documentation Feedback



## 7 Detailed Description

#### 7.1 Overview

The DRV110A-Q1 device provides a PWM current controller for use with solenoids. The device provides a quick ramp to a high peak current value in order to ensure opening of the valve or relay. The current is held for a programmable time and then lowered to the hold current value to maintain the open state of the valve or relay while reducing the total current consumption. Peak current duration, peak current amount, hold current amount, and PWM frequency can all be controlled by external components or used at default levels by omitting these components (except peak current duration).

Enable and disable of the switch is controlled by the EN pin. The EN pin contains an internal resistor network to set the pin to logic HIGH when the EN pin is floating. This feature can be used for situations where a control signal is not required and the solenoid is only energized when a supply voltage is present. Such applications could be valves or contactors.

The DRV110A-Q1 also features a wide VIN range with an internal bypass regulator to maintain VIN at an acceptable level. Finally, the device features an open-drain pull-down path on the STATUS pin which is enabled as long as undervoltage lockout or thermal shutdown has not triggered.

## 7.2 Functional Block Diagram





#### 7.3 Feature Description

The DRV110A-Q1 controls the current through the solenoid as shown in Figure 2. Activation starts when EN pin voltage is pulled high either by an external driver or internal pullup. In the beginning of activation, DRV110A-Q1 allows the solenoid current to ramp up to the peak value  $I_{PEAK}$  and it regulates it at the peak value for the time, t<sub>KEEP</sub>, before reducing it to  $I_{HOLD}$ . The solenoid current is regulated at the hold value as long as the EN pin is kept high. The initial current ramp-up time depends on the inductance and resistance of the solenoid. Once EN pin is driven to GND, DRV110A-Q1 allows the solenoid current to decay to zero.



Figure 2. Typical Current Waveform Through the Solenoid

#### 7.3.1 Keep Time

The keep time,  $t_{KEEP}$ , is set externally by connecting a capacitor to the KEEP pin. A constant current is sourced from the KEEP pin that is driven into an external capacitor resulting in a linear voltage ramp. When the KEEP pin voltage reaches 100 mV, the current regulation reference voltage,  $V_{REF}$ , is switched from  $V_{PEAK}$  to  $V_{HOLD}$ . The internal current source is switched off, and the capacitor is grounded for discharge. The dependency of  $t_{KEEP}$  from the external capacitor size can be calculated with Equation 1.

$$t_{KEEP}[s] = C_{KEEP}[F] \cdot 10^{5} \left[\frac{s}{F}\right]$$
(1)

#### 7.3.2 PWM Current Control

The current control loop regulates, cycle-by-cycle, the solenoid current by sensing voltage at the SENSE pin and controlling the external switching device gate through the OUT pin. During the ON-cycle, the OUT pin voltage is driven and kept high (equal to VIN voltage) allowing current to flow through the external switch as long as the voltage at the SENSE pin is less than  $V_{REF}$ . As soon as the voltage at the SENSE pin is above  $V_{REF}$ , the OUT pin voltage is immediately driven low and kept low until the next ON-cycle is triggered by the internal PWM clock signal. In the beginning of each ON-cycle, the OUT pin voltage is driven high and kept high for at least the time determined by the minimum PWM signal duty cycle,  $D_{MIN}$ .

Because the current sense is done by comparing the voltage at the SENSE pin to a reference voltage, the DRV110A-Q1 device acts like a hysteresis controller. When the device acts like a hysteresis controller, it can make the PWM frequency and duty cycle appear uneven for some solenoids (see Figure 3).

Submit Documentation Feedback



#### Feature Description (continued)



(1) The DRV110A-Q1 device measures the voltage at the SENSE node (V<sub>SENSE</sub>). This voltage is compared against the reference voltage (V<sub>RFF</sub>) each clock cycle. The voltage at the output node (V<sub>OLIT</sub>) becomes low when V<sub>SFNSF</sub> ≥ V<sub>RFF</sub>. The duty cycle (D) of the output voltage varies from 8% to 100%. In summary, the SENSE voltage is sampled after each rising edge of the PWM CLK signal (PWM<sub>CLK</sub>) and goes low when V<sub>SENSE</sub> ≥ V<sub>REF</sub> at a minimum duty cycle of 8%.

Figure 3. DRV110A-Q1 Current Control with Varying OUT Duty Cycle

#### 7.3.3 Configuring Peak and Hold Currents

I<sub>PEAK</sub> and I<sub>HOLD</sub> depend on fixed resistance values R<sub>PEAK</sub> and R<sub>HOLD</sub> as shown in Figure 4. If the PEAK pin or HOLD pin is connected to ground or  $R_{PEAK}$  or  $R_{HOLD}$  is less than 43.33 k $\Omega$  (typical), then  $I_{PEAK}$  is at its default value of 300 mA for  $I_{PFAK}$  and 50 mA for  $I_{HOLD}$ .

The I<sub>PEAK</sub> value can alternatively be set by connecting an external resistor to ground from the PEAK pin. For example, if a 60-k $\Omega$  (= R<sub>PEAK</sub>) resistor is connected between PEAK and GND, and R<sub>SENSE</sub> = 1  $\Omega$ , then the externally set  $I_{PEAK}$  level will be 900 mA. If  $R_{PEAK} = 200 \text{ k}\Omega$  and  $R_{SENSE} = 1 \Omega$ , then the externally set  $I_{PEAK}$  level will be 300 mA. TI does not recommend using a resistor from 30 k $\Omega$  and 55 k $\Omega$  to avoid the I<sub>PEAK</sub> or I<sub>HOLD</sub> current slipping from the maximum current setting to the default setting.

In case  $R_{SENSE} = 2 \Omega$  instead of 1  $\Omega$ , then  $I_{PEAK} = 450$  mA (when  $R_{PEAK} = 55$  k $\Omega$ ) and  $I_{PEAK} = 150$  mA (when  $R_{PEAK} = 200 \text{ k}\Omega$ ). The external setting of the HOLD current,  $I_{HOLD}$ , works in the same way as the external setting for I<sub>PEAK</sub> but the current levels are 1/6 of the I<sub>PEAK</sub> levels for the same resistor setting.

External settings for I<sub>PEAK</sub> and I<sub>HOLD</sub> are independent of each other. If R<sub>PEAK</sub> or R<sub>HOLD</sub> is decreased below 33.33 kΩ (typical value), then the reference is clamped to the internal setting of 300 mV for PEAK and 50 mV for HOLD. Use Equation 2 and Equation 3 to calculate the values for I<sub>PEAK</sub> and I<sub>HOLD</sub> respectively.

The currents and resistor values should be chosen such that the voltage across the sense resistor is more than 30 mV.

$$I_{PEAK} = \frac{V_{REF}}{R_{SENSE}} = \frac{1 \Omega \times 900 \text{ mA} \times 66.67 \text{ k}\Omega}{R_{PEAK}} \times \frac{1}{R_{SENSE}}; 66.67 \text{ k}\Omega < R_{PEAK} < 2 \text{ M}\Omega$$
 (2)

#### Feature Description (continued)

 $I_{HOLD} = \frac{V_{REF}}{R_{\text{SENISE}}} = \frac{1\,\Omega\times150\;\text{mA}\times66.67\;\text{k}\Omega}{R_{HOLD}} \times \frac{1}{R_{\text{SENSE}}}; 66.67\;\text{k}\Omega < R_{HOLD} < 333\;\text{k}\Omega$ (3)1000 IHOLD 900 I<sub>PFAK</sub> 800 700 600 500 400 300 200 100 0 50 200 250  $R_{HOLD/PEAK}(k\Omega)$ 

Figure 4.  $I_{PEAK}$  and  $I_{HOLD}$  settings for  $R_{SENSE} = 1 \Omega$ 

## 7.3.4 Configuring the PWM Frequency

Frequency of the internal PWM clock signal, PWM<sub>CLK</sub>, that triggers each OUT pin ON-cycle can be adjusted by external resistor, R<sub>OSC</sub>, connected between OSC and GND. Frequency as a function of resistor value is shown in Figure 5. Default frequency is used when OSC is connected to GND directly. Use Equation 4 to calculate the PWM frequency as a function of the external fixed adjustment resistor value (greater than 160 k $\Omega$ ).

$$f_{PWM} = \frac{60 \text{ kHz}}{R_{OSC}} \times 66.67 \text{ k}\Omega; \ 160 \text{ k}\Omega < R_{OSC} < 2 \text{ M}\Omega \tag{4}$$



Figure 5. PWM Clock Frequency Setting

#### 7.3.5 Voltage Supply and Integrated Zener Diode

Voltage at the OUT pin, that is the gate voltage of an external switching device, is equal to VIN voltage during the ON-cycle. The voltage is driven to ground during the OFF-cycle. VIN voltages below V<sub>ZENER</sub> can be supplied directly from an external voltage source. Supply voltages of at least 6 V are supported.

The DRV110A-Q1 is able to regulate VIN voltage from a higher external supply voltage, V<sub>S</sub>, by an internal bypass regulator that replicates the function of an ideal Zener diode. This requires that the supply current is sufficiently limited by an external resistor between V<sub>S</sub> and the VIN pin. An external capacitor connected to the VIN pin is used to store enough energy to charge the external switch gate capacitance at the OUT pin. A range of current limiting resistor sizes (R<sub>S.min</sub> and R<sub>S.max</sub>) can be calculated with Equation 5 and Equation 6. This range keeps the VIN current within the recommended operating conditions.



#### **Feature Description (continued)**

$$R_{S,max} = \frac{V_{S,minDC} - V_{ZENER}}{1 \text{ mA} + I_{Gate AVF}}$$

where

I<sub>Gate,AVE</sub> is the current flowing to the external switch. For a MOSFET, I<sub>Gate,AVE</sub> is equal to the external FET gate charge multiplied by f<sub>PWM</sub>.

$$R_{S,min} = \frac{V_{S,maxDC} - V_{ZENER}}{3 \text{ mA} + I_{Gate,AVE}}$$
(6)

Ideally, the DRV110A-Q1 device clamps the input voltage to 15 V. For configurations that do not use the EN pin (force the pin high or leave it floating), the DRV110A-Q1 device clamps at 15 V ( $V_{ZENER} = 15$  V) across the temperature range of the device. If the EN pin is set to 0, then refer to the values in Table 1 to find the  $V_{ZENER}$  used when calculating the value of  $R_S$ , based on the temperature range of the application. Because the  $V_{ZENER}$  changes when the EN state changes, select a value for  $R_S$  that meets the current requirements at both  $V_{ZENER}$  voltages.

Table 1. V<sub>ZENER</sub> Value

| TEMPERATURE RANGE                                                    | ENABLE STATE | V <sub>ZENER</sub> |
|----------------------------------------------------------------------|--------------|--------------------|
| -40°C ≤ T <sub>A</sub> ≤ 125°C                                       | 1            | 15 V               |
| -40°C ≤ T <sub>A</sub> ≤ 35°C                                        | 0            | 15 V               |
| $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 45^{\circ}\text{C}$ | 0            | 14.2 V             |
| -40°C ≤ T <sub>A</sub> ≤ 55°C                                        | 0            | 13.9 V             |
| -40°C ≤ T <sub>A</sub> ≤ 65°C                                        | 0            | 13.5 V             |
| -40°C ≤ T <sub>A</sub> ≤ 75°C                                        | 0            | 13.1 V             |
| -40°C ≤ T <sub>A</sub> ≤ 85°C                                        | 0            | 12.7 V             |
| -40°C ≤ T <sub>A</sub> ≤ 95°C                                        | 0            | 12.3 V             |
| -40°C ≤ T <sub>A</sub> ≤ 105°C                                       | 0            | 12 V               |
| -40°C ≤ T <sub>A</sub> ≤ 115°C                                       | 0            | 11.4 V             |
| -40°C ≤ T <sub>A</sub> ≤ 125°C                                       | 0            | 11 V               |

The open-drain pulldown path at the STATUS pin is deactivated if the undervoltage lockout or thermal shutdown blocks have triggered or if the EN pin is low.



## 7.4 Device Functional Modes

#### 7.4.1 Normal Mode

The DRV110A-Q1 transitions through three different states in normal mode:

**OFF state** In the OFF state, the EN pin is low and the PWM output is off.

**PEAK state** The PEAK state begins when the EN pin is set high, and ends when the  $t_{\text{KEEP}}$  time has been reached. During this state, the PWM operates to reach the  $I_{\text{PEAK}}$  current set by the  $R_{\text{PEAK}}$  resistor.

**HOLD state** In the HOLD state, the  $t_{KEEP}$  time has been reached, and the PWM continues to operate but at the  $t_{HOLD}$  level. This continues until the EN pin is set low again and the PWM turns off.

#### 7.4.2 Shutdown

The DRV110A-Q1 turns off the gate driver in undervoltage lockout (VIN < 4.6 V) or thermal shutdown ( $T_J > 160^{\circ}\text{C}$ ). If temperature shutdown is activated, the DRV110A-Q1 resumes operation when the junction temperature is below 140°C. The shutdown conditions are expressed by the STATUS pin going to the high-impedance state. A pullup resistor can be connected to the STATUS pin so these conditions may be observed by a microcontroller. Table 2 provides an explanation of this operation.

**Table 2. Shutdown Operation** 

| CONDITIONS |      |     | OUTPU       | IT PINS     |
|------------|------|-----|-------------|-------------|
| EN         | UVLO | TSD | STATUS      | OUT         |
| 0          | X    | X   | Hi-Z        | LOW         |
| 1          | 0    | 0   | Pulled down | HIGH or PWM |
| 1          | X    | 1   | Hi-Z        | LOW         |
| 1          | 1    | Х   | Hi-Z        | LOW         |

Submit Documentation Feedback



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The DRV110A-Q1 device is designed to operate a solenoid valve or relay. For detailed information on using the DRV110A-Q1 with 230 V AC solenoids. A typical DC input design will be outlined in *Typical Application*. Approximate resistor and capacitor values for the peak current, hold current, sense, and keep time will be derived for a sample application.

## 8.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 6. DRV110A-Q1 Powered by a Rectified AC Power Source



#### **Typical Application (continued)**



Figure 7. DRV110A-Q1 Powered by a DC Power Source Greater than 15 V

## 8.2.1 Design Requirements

The key elements to identify here are the system input voltage, peak current, hold current, and peak keep time values required for the solenoid or relay being used. With these values, approximate  $R_S$ ,  $R_{PEAK}$ ,  $R_{HOLD}$ ,  $C_{KEEP}$ , and  $R_{SENSE}$  values can be determined and the proper FET and diode can be identified.  $R_{OSC}$  can be varied in order to tune the circuit to the chosen solenoid or relay.

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Current Limiting Resistor Selection

The temperature range, input voltage, and enable state must be considered when selecting the current limiting resistor. These values must be considered because the Zener clamping voltage of the DRV110A-Q1 device starts dropping from its ideal 15 V at temperatures greater than 45°C when the EN pin is pulled low. Applications that leave the EN pin floating or pulled high at all times only require a current-limiting resistor when the input voltage is greater than 15 V across all temperature.

While using a current-limiting resistor is not required when the supply voltage ( $V_S$ ) is less than the Zener clamping voltage,  $V_{ZENER}$ , TI recommends populating a small resistor in case of possible input voltage transients during operation. At the very least, TI recommends placing a resistor footprint jumped by a 0- $\Omega$  resistor. Table 3 lists recommended resistor values for voltages close to  $V_{ZENER}$  and common voltages greater than  $V_{ZENER}$  for different enable states.

Submit Documentation Feedback



Table 3. Recommended Resistor Values -40°C ≤ T<sub>Δ</sub> ≤ 125°C

| SUPPLY VOLTAGE             | RECOMMENDED CURRENT-<br>LIMITING RESISTOR |  |  |  |  |  |
|----------------------------|-------------------------------------------|--|--|--|--|--|
| EN Pulled High or Floating | EN Pulled High or Floating                |  |  |  |  |  |
| < 15 V                     | 500 Ω                                     |  |  |  |  |  |
| 24 V                       | 9 kΩ                                      |  |  |  |  |  |
| 48 V                       | 33 kΩ                                     |  |  |  |  |  |
| 110 V to 120 V             | 100 kΩ                                    |  |  |  |  |  |
| 220 V to 240 V             | 200 kΩ                                    |  |  |  |  |  |
| EN Toggled Between 0 and 1 |                                           |  |  |  |  |  |
| 10 V                       | 510 Ω                                     |  |  |  |  |  |
| 11 V                       | 510 Ω                                     |  |  |  |  |  |
| 12 V                       | 1 kΩ                                      |  |  |  |  |  |
| 13 V                       | 2 kΩ                                      |  |  |  |  |  |
| 14 V                       | 3 kΩ                                      |  |  |  |  |  |
| 15 V                       | 3.9 kΩ                                    |  |  |  |  |  |
| 24 V                       | 13 kΩ                                     |  |  |  |  |  |
| 48 V                       | 36 kΩ                                     |  |  |  |  |  |
| 110 V to 120 V             | 100 kΩ                                    |  |  |  |  |  |
| 220 V to 240 V             | 200 kΩ                                    |  |  |  |  |  |

#### 8.2.2.2 Passive Component Selection

With the selected peak current, hold current, and peak keep time values, the values of  $R_{PEAK}$ ,  $R_{HOLD}$ ,  $C_{KEEP}$ , and  $R_{SENSE}$  can be determined. Table 4 lists the example values and results from calculation.

Table 4. Example Application Values When  $R_{SENSE} = 1 \Omega$ 

| VARIABLE      | VALUE  | DEVICE VALUES                                         | CALCULATED FROM |
|---------------|--------|-------------------------------------------------------|-----------------|
| Peak current  | 150 mA | $R_{PEAK} = 400 \text{ k}\Omega$                      | Equation 2      |
| Hold current  | 50 mA  | $R_{HOLD}$ = 200 k $\Omega$ or connect HOLD to ground | Equation 3      |
| Keep time     | 100 ms | C <sub>KEEP</sub> = 1 µF                              | Equation 1      |
| PWM frequency | 20 kHz | R <sub>OSC</sub> = Shorted to ground                  | Equation 4      |

Use Equation 2 and Equation 3 to calculate the values of the  $R_{PEAK}$  resistor and  $R_{HOLD}$  (if applicable) resistor. For the sample values, the  $R_{PEAK}$  resistor is set to 400 k $\Omega$  and the  $R_{HOLD}$  resistor is shorted to GND. TI recommends using a 0- $\Omega$  resistor for prototyping in case changes to this value are desired.

Next, select the value of the  $C_{KEEP}$  capacitor based on Equation 1. For the sample value, the  $C_{KEEP}$  capacitor is set to 1  $\mu$ F. The  $R_{OSC}$  resistor is initially be shorted to GND, but a 0- $\Omega$  resistor is also recommended for prototyping. Additionally, a low-pass filter on the SENSE line can be added in a high-noise environment and is recommended for prototyping. The typical value for the low pass filter resistor is 1  $k\Omega$  and the typical value for the filter capacitor is 100 pF.

The value of sense resistor can be selected based on the preference of the designer. The only restriction is that the voltage across the sense resistor (found by the  $R_{SENSE}$  resistance times the  $I_{HOLD}$  current) must be greater than 30 mV for reliable operation.

The external FET and current recirculation diode must be selected based on the current values defined in and the supply voltage. The current recirculation diode should be a fast recovery diode.



#### 8.2.3 Application Curve



Figure 8.  $I_{SOLENOID}$ , EN, and  $V_{IN}$  vs Time

## 9 Power Supply Recommendations

The input supply range must be at least 6 V, and needs a current-limiting resistor above  $V_{ZENER}$ . An input capacitor of 4.7  $\mu$ F (typical) is required as well.  $I_Q$  max is 3 mA, but additional current will be required to operate the solenoid or relay.

## 10 Layout

## 10.1 Layout Guidelines

Routing for the SENSE pin should be careful to avoid noise sources. Routing for the output node and sense node should be minimized. The trace for the solenoid or relay current should be wide in order to prevent any unexpected voltage drop. Make sure that no connect (NC) pins are kept floating and are not connected to GND or any other node.

Submit Documentation Feedback



# 10.2 Layout Example



The TIDA-00284 TI Design is shown as an example of good layout practices with the DRV110A-Q1. The TIDA-00284 design is not intended for automotive applications.

Figure 9. Layout Schematic



## 11 Device and Documentation Support

## 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation, see the following:

Texas Instruments, DRV110 and DRV120 Evaluation Modules (EVM) user's guide

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback



## PACKAGE OPTION ADDENDUM

27-Aug-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| PDRV110AQPWRQ1   | ACTIVE | TSSOP        | PW      | 14   | 2000    | TBD      | Call TI          | Call TI       | -40 to 125   |                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.