#### **General Description** The MAX9977 quad, low-power, high-speed, pin-electronics driver includes, for each channel, a three-level pin driver. The driver features a wide voltage range and high-speed operation, includes high-impedance and active-termination (3rd-level drive) modes, and is highly linear even at low voltage swings. The MAX9977 provides high-speed, differential control inputs with internal $50\Omega$ ( $100\Omega$ LVDS) termination resistors that allow compatibility with 1.8V and 3.5V terminated 0.4V<sub>P-P</sub> CML, reducing the discrete component count required on the circuit board. The MAX9977AD has no internal termination. A 3-wire, low-voltage, CMOS-compatible serial interface programs the low-leakage and tri-state/terminate operational configurations of the MAX9977. The MAX9977's operating range is -1.5V to +6.5V (consult factory for other operating ranges), and features a maximum power dissipation of only 0.8W per channel. The device is available in a 100-pin, 14mm x 14mm x 0.1mm body, and 0.5mm pitch TQFP. An exposed 8mm x 8mm die pad on the top of the package facilitates efficient heat removal. The device is specified to operate with an internal die temperature of +60°C to +100°C, and features a die temperature monitor output. ### **Applications** Medium-Performance System-on-Chip ATE and Memory Applications #### **Features** - ♦ Low Power Dissipation: 0.8W/Channel - ♦ High Speed: 1200Mbps at 3Vp-p and 1800Mbps at 1Vp-p - ♦ Low Timing Dispersion - ♦ Wide -1.5V to +6.5V Operating Range - ♦ Interfaces Easily with Most Logic Families - ♦ Active Termination (3rd-Level Drive) - ♦ Internal 50Ω Termination Resistors on Control Inputs - Low Gain and Offset Errors - Pin Compatible with the MAX9963 and MAX9965 Quad Drivers #### **Ordering Information** | PART | TEMP<br>RANGE | PIN-<br>PACKAGE | EXPOSED<br>PAD<br>VARIATION<br>CODE | |----------------|---------------|-----------------|-------------------------------------| | MAX9977AKCCQ | 0°C to +70°C | 100 TQFP-IDP** | C100E-8R | | MAX9977AKCCQ+ | 0°C to +70°C | 100 TQFP-IDP** | C100E-8R | | MAX9977ADCCQ* | 0°C to +70°C | 100 TQFP-IDP** | C100E-8R | | MAX9977ADCCQ+* | 0°C to +70°C | 100 TQFP-IDP** | C100E-8R | <sup>\*</sup>Future product—contact factory for availability. Pin Configuration and Selector Guide appear at end of data sheet. #### **Functional Diagram** NIXIN Maxim Integrated Products 1 <sup>\*\*</sup> IDP = Inverted die pad. <sup>+</sup>Denotes lead-free package. #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>CC</sub> to GND | 5.75V to +0.3V0.3V to +16.75V2.75V to +7.5V2.5V to +5V±1.5V±1.5V2.5V to +5V2.5V to +5V±2V±2V±2V | |-------------------------------------|-------------------------------------------------------------------------------------------------| | DHV_, DLV_, DTV_ to GND DHV_ to DLV | 2.5V to +7.5V | | | | <sup>\*</sup>Dissipation wattage values are based on still air with no heat sink. Actual maximum power dissipation is a function of heat extraction technique and may be substantially higher. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{CC} = +9.75V, V_{EE} = -4.75V, V_{GS} = 0, V_T12 = V_T34 = 1.8V, T_J = +85^{\circ}C, unless otherwise noted.$ All temperature coefficients are measured at $T_J = +60^{\circ}C$ to $+100^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------------|------------------|---------------------------------------------------------------------------------------------|---------|-------|-------|-------|--| | POWER SUPPLIES | | | | | | • | | | Positive Supply | Vcc | | 9.5 | 9.75 | 10.5 | V | | | Negative Supply | VEE | | -5.25 | -4.75 | -4.50 | V | | | Positive Cumply Current (Note 2) | la. | Drivers active | | 192 | 215 | T 1 | | | Positive Supply Current (Note 2) | Icc | Drivers in high impedance | | 175 | 196 | mA | | | Nametica County Courset (Nata 2) | 1 | Drivers active | | -224 | -251 | να Λ | | | Negative Supply Current (Note 2) | IEE | Drivers in high impedance | | -207 | -232 | mA | | | D (NI-+ | Б | Drivers active | | 3.0 | 3.3 | 14/ | | | Power Dissipation (Note 2) | PD | Drivers in high impedance | 2.7 3.1 | | 3.1 | W | | | DUT_ CHARACTERISTICS | | | • | | | | | | Operating Voltage Range | V <sub>DUT</sub> | (Note 3) | -1.5 | | +6.5 | V | | | Leakage Current in<br>High-Impedance Mode | I <sub>DUT</sub> | LLEAK = 0; V <sub>DUT</sub> = -1.5V, 0, +3V, +6.5V | | | ±3 | μΑ | | | Leakage Current in<br>Low-Leakage Mode | | LLEAK = 1; V <sub>DUT</sub> = -1.5V, 0, +3V, +6.5V | | ±5 | ±50 | nA | | | Carabinad Caracitanas | | Driver in term mode (DUT_ = DTV_) | | 2 | 5 | | | | Combined Capacitance | C <sub>DUT</sub> | Driver in high-impedance mode | | 4 | 6 | pF | | | Low-Leakage Enable Time | | (Notes 4, 5) | | 20 | | μs | | | Low-Leakage Disable Time | | (Notes 5, 6) | | 0.1 | | μs | | | Low-Leakage Recovery | | Time to return to the specified maximum leakage after a 3V, 4V/ns step at DUT_ (Notes 5, 6) | | 5 | | μs | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = +9.75V, V_{EE} = -4.75V, V_{GS} = 0, V_T12 = V_T34 = 1.8V, T_J = +85^{\circ}C$ , unless otherwise noted. All temperature coefficients are measured at $T_J = +60^{\circ}C$ to $+100^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|-------------------|------------------------------------------------------------|------------------------|------|------------------------|-------| | CONTROL AND LEVELS INPUT | rs | | | | | | | LEVEL PROGRAMMING INPUT | S (DHV_, DLV | _, DTV_) | | | | | | Input Bias Current | IBIAS | | | | ±25 | μΑ | | Settling Time | | To 0.1% of full-scale change | | 1 | | μs | | DIFFERENTIAL CONTROL INPU | UTS (DATA_, I | NDATA_, RCV_, NRCV_) | | | | | | Input High Voltage | VIHD | | 0 | | 3.5 | V | | Input Low Voltage | $V_{ILD}$ | | -0.2 | | +3.2 | V | | | | Between differential inputs | ±0.15 | | ±1.00 | | | Differential Input Voltage | V <sub>DIFF</sub> | Between a differential input and its termination voltage | | | ±1.9 | V | | Input Termination Voltage | V <sub>T</sub> | | 0 | | +3.5 | V | | Input Termination Resistor | | Between signal and corresponding termination voltage input | 47.5 | 50 | 52.5 | Ω | | SINGLE-ENDED CONTROL INP | UTS (CS, SCL | K, DIN, RST) | • | | | | | Internal Threshold Reference | VTHRINT | | 1.05 | 1.25 | 1.45 | V | | Internal Reference Output<br>Resistance | Ro | | | 20 | | kΩ | | External Threshold Reference | V <sub>THR</sub> | | 0.43 | | 1.73 | V | | Input High Voltage | V <sub>IH</sub> | | V <sub>THR</sub> + 0.2 | | 3.5 | V | | Input Low Voltage | V <sub>IL</sub> | | -0.1 | | V <sub>THR</sub> - 0.2 | V | | Input Bias Current | IB | | | | ±25 | μΑ | | SERIAL INTERFACE TIMING (F | igure 4) | | <u> </u> | | | | | SCLK Frequency | fSCLK | | | | 50 | MHz | | SCLK Pulse-Width High | tсн | | 8 | | | ns | | SCLK Pulse-Width Low | t <sub>CL</sub> | | 8 | | | ns | | CS Low to SCLK High Setup | tcsso | | 3.5 | | | ns | | CS High to SCLK High Setup | tCSS1 | | 3.5 | | | ns | | SCLK High to CS High Hold | t <sub>CSH1</sub> | | 3.5 | | | ns | | DIN to SCLK High Setup | t <sub>DS</sub> | | 3.5 | | | ns | | DIN to SCLK High Hold | tDH | | 3.5 | | | ns | | CS Pulse-Width High | tcswh | | 20 | | | ns | | TEMPERATURE MONITOR (TE | MP) | | | | | | | Nominal Voltage | | $T_J = +70^{\circ}C, R_L \ge 10M\Omega$ | | 3.33 | | V | | Temperature Coefficient | | | | +10 | | mV/°C | | Output Resistance | | | | 20 | | kΩ | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = +9.75V, V_{EE} = -4.75V, V_{GS} = 0, V_{T}12 = V_{T}34 = 1.8V, T_{J} = +85^{\circ}C, unless otherwise noted. All temperature coefficients are measured at T_{J} = +60^{\circ}C to +100^{\circ}C, unless otherwise noted.) (Note 1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------|----------|------|-------|--------| | DRIVERS (Note 7) | | | | | | | | DC OUTPUT CHARACTERISTICS | (R <sub>L</sub> ≥ 10MΩ) | | | | | | | DHV_, DLV_, DTV_<br>Output Offset Voltage | Vos | At DUT_ with V <sub>DHV_</sub> , V <sub>DTV_</sub> , V <sub>DLV_</sub> independently tested at +1.5V | | | ±15 | mV | | Output Offset Voltage Due to Ground Sense | V <sub>G</sub> SOS | V <sub>GS</sub> = +100mV, V <sub>DHV</sub> = 6.5V + 100mV<br>V <sub>GS</sub> = -100mV, V <sub>DLV</sub> = -1.5V - 100mV | | ±2 | | - mV | | DHV_, DLV_, DTV_ Output Offset<br>Temperature Coefficient | | | | +200 | | μV/°C | | DHV_, DLV_, DTV_ Gain | Av | Measured with V <sub>DHV</sub> _, V <sub>DLV</sub> _, and V <sub>DTV</sub> _ at 0 and 4.5V | 0.997 | 1.00 | 1.003 | V/V | | DHV_, DLV_, DTV_ Gain<br>Temperature Coefficient | | | | -50 | | ppm/°C | | Lincovity France | | V <sub>DUT</sub> _ = 1.5V, 3V (Note 8) | | | ±5 | ma\/ | | Linearity Error | | Full range (Notes 8, 9) | | | ±15 | mV | | DHV_ to DLV_ Crosstalk | | $V_{DLV} = 0; V_{DHV} = 200 \text{mV}, 6.5 \text{V}$ | | | ±2 | mV | | DLV_ to DHV_ Crosstalk | | V <sub>DHV</sub> = 5V; V <sub>DLV</sub> = -1.5V, +4.8V | | | ±2 | mV | | DTV_ to DLV_ and DHV_<br>Crosstalk | | V <sub>DHV</sub> = 3V; V <sub>DLV</sub> = 0;<br>V <sub>DTV</sub> = -1.5V, +6.5V | | | ±2 | mV | | DHV_ to DTV_ Crosstalk | | V <sub>DTV</sub> _ = 1.5V; V <sub>DLV</sub> _ = 0; V <sub>DHV</sub> _ = 1.6V, 3V | | | ±2 | mV | | DLV_ to DTV_ Crosstalk | | V <sub>DTV</sub> _ = 1.5V; V <sub>DHV</sub> _ = 3V; V <sub>DLV</sub> _ = 0, 1.4V | | | ±2 | mV | | DHV_, DTV_, DLV_ DC<br>Power-Supply Rejection Ratio | PSRR | (Note 10) | | | ±18 | mV/V | | Maximum DC Drive Current | I <sub>DUT</sub> _ | | ±40 | | ±80 | mA | | DC Output Resistance | R <sub>DUT</sub> _ | I <sub>DUT</sub> _ = ±30mA (Note 11) | 46 | 47 | 48 | Ω | | DC Output Resistance Variation | ∆R <sub>DUT</sub> _ | $I_{DUT} = \pm 1$ mA, $\pm 8$ mA | | 0.5 | 1 | Ω | | De Output Hesistance Variation | Δi iD01_ | $I_{DUT} = \pm 1$ mA, $\pm 8$ mA, $\pm 15$ mA, $\pm 40$ mA | 0.75 1.5 | | 1.5 | 22 | | DYNAMIC OUTPUT CHARACTER | ISTICS (Z <sub>L</sub> = | : 50Ω) | T | | | , | | AC Drive Current | | | ±80 | | | mA | | | | $V_{DLV} = 0, V_{DHV} = 0.1V$ | | 15 | 22 | | | Drive-Mode Overshoot | | $V_{DLV} = 0$ , $V_{DHV} = 1V$ | | 110 | 130 | mV | | | | $V_{DLV} = 0$ , $V_{DHV} = 3V$ | | 210 | 370 | | | | | $V_{DLV} = 0, V_{DHV} = 0.1V$ | | 4 | 11 | _ | | Drive-Mode Undershoot | | $V_{DLV} = 0$ , $V_{DHV} = 1V$ | <u> </u> | 20 | 65 | mV | | | | V <sub>DLV</sub> = 0, V <sub>DHV</sub> = 3V | | 30 | 185 | | | Term-Mode Spike | | $V_{DHV} = V_{DTV} = 1V, V_{DLV} = 0$ | ļ | 180 | 250 | mV | | | | $V_{DLV} = V_{DTV} = 0$ , $V_{DHV} = 1V$ | | 180 | 250 | | | High-Impedance-Mode Spike | | $V_{DLV} = -1.0V, V_{DHV} = 0$ | <u> </u> | 100 | | mV | | | | $V_{DLV} = 0$ , $V_{DHV} = 1V$ | | 100 | | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = +9.75V, V_{EE} = -4.75V, V_{GS} = 0, V_T12 = V_T34 = 1.8V, T_J = +85^{\circ}C$ , unless otherwise noted. All temperature coefficients are measured at $T_J = +60^{\circ}C$ to $+100^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------|------|------|------|-------| | Settling Time to within 25mV | | 3V step (Note 12) | | 4 | | ns | | Settling Time to within 5mV | | 3V step (Note 12) | | 40 | | ns | | TIMING CHARACTERISTICS (ZL | = <b>50</b> Ω) (Note | 13) | | | | | | Prop Delay, Data to Output | t <sub>PDD</sub> | | 1.2 | 1.5 | 1.9 | ns | | Prop Delay Match, t <sub>LH</sub> vs. t <sub>HL</sub> | | 3V <sub>P-P</sub> | | ±40 | ±100 | ps | | Prop Delay Match, Drivers within Package | | (Note 14) | | 40 | | ps | | Prop-Delay Temperature<br>Coefficient | | | | +1.6 | | ps/°C | | | | 0.2V <sub>P-P</sub> , 40MHz, 0.6ns to 24.4ns pulse width, relative to 12.5ns pulse width | | ±25 | ±50 | | | | | 1V <sub>P-P</sub> , 40MHz, 0.6ns to 24.4ns pulse width, relative to 12.5ns pulse width | | ±25 | ±50 | | | Prop Delay Change vs.<br>Pulse Width | | 2V <sub>P-P</sub> , 40MHz, 0.75ns to 24.25ns pulse width, relative to 12.5ns pulse width | | ±30 | ±55 | ps | | | | 3V <sub>P-P</sub> , 40MHz, 0.9ns to 24.1ns pulse width, relative to 12.5ns pulse width | | ±35 | ±60 | | | | | $5V_{P-P}$ , $Z_L = 500Ω$ , 40MHz, 1.4ns to 23.6ns pulse width, relative to 12.5ns pulse width | | ±100 | | | | Prop Delay Change vs.<br>Common-Mode Voltage | | V <sub>DHV</sub> V <sub>DLV</sub> _ = 1V, V <sub>DHV</sub> _ = 0 to 6V | | 50 | 75 | ps | | Prop Delay, Drive to<br>High Impedance | tPDDZ | V <sub>DHV</sub> _ = 1.0V, V <sub>DLV</sub> _ = -1.0V, V <sub>DTV</sub> _ = 0 | 1.6 | 2.1 | 2.6 | ns | | Prop Delay, High<br>Impedance to Drive | tPDZD | V <sub>DHV</sub> _ = 1.0V, V <sub>DLV</sub> _ = -1.0V, V <sub>DTV</sub> _ = 0 | 2.6 | 3.2 | 3.9 | ns | | Prop Delay Match,<br>tpDDz vs. tpDzD | | | -1.5 | -1.1 | -0.7 | ns | | Prop Delay Match, tpDDZ vs. tLH | | | 0.2 | 0.6 | 1.0 | ns | | Prop Delay, Drive to Term | tpddt | $V_{DHV} = 3V, V_{DLV} = 0, V_{DTV} = 1.5V$ | 1.3 | 1.8 | 2.3 | ns | | Prop Delay, Term to Drive | tpdtd | $V_{DHV} = 3V, V_{DLV} = 0, V_{DTV} = 1.5V$ | 1.6 | 2.1 | 2.7 | ns | | Prop Delay Match, tpDDT vs. tpDTD | | | -0.7 | -0.3 | -0.1 | ns | | Prop Delay Match, tpDDT vs. tLH | | | -0.1 | +0.3 | +0.7 | ns | | DYNAMIC PERFORMANCE (Z <sub>L</sub> = | 50Ω) | | | | | | | | | 0.2V <sub>P-P</sub> , 10% to 90% | 260 | 310 | 360 | | | | | 1V <sub>P-P</sub> , 10% to 90% | 330 | 390 | 450 | | | Rise and Fall Time | t <sub>R</sub> , t <sub>F</sub> | 2V <sub>P-P</sub> , 10% to 90% | 430 | 500 | 570 | ps | | | | 3V <sub>P-P</sub> , 10% to 90% | 500 | 650 | 750 | | | | | $5V_{P-P}$ , $Z_L = 500Ω$ , 10% to 90% | 800 | 1000 | 1200 | | | Rise and Fall Time Match | t <sub>R</sub> vs. t <sub>F</sub> | 3V <sub>P-P</sub> , 10% to 90% | | ±50 | | ps | #### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = +9.75V, V_{EE} = -4.75V, V_{GS} = 0, V_{T}12 = V_{T}34 = 1.8V, T_{J} = +85^{\circ}C$ , unless otherwise noted. All temperature coefficients are measured at $T_{J} = +60^{\circ}C$ to $+100^{\circ}C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|-------------------| | | | 0.2V <sub>P-P</sub> | | 550 | | | | Minimum Pulse Width | | 1Vp-p | | 550 | 630 | | | (Note 15) | | 2V <sub>P-P</sub> | | 650 | 750 | ps | | | | 3V <sub>P-P</sub> | | 850 | 1000 | | | | | $5V_{P-P}$ , $Z_L = 500Ω$ | | 1300 | | | | | | 0.2V <sub>P-P</sub> | | 1800 | | | | | | 1V <sub>P-P</sub> | | 1800 | | | | Data Rate (Note 16) | | 2V <sub>P-P</sub> | | 1500 | | Mbps | | (Note 10) | | 3V <sub>P-P</sub> | | 1200 | | | | | | $5V_{P-P}$ , $Z_L = 500Ω$ | | 800 | | | | Dynamic Crosstalk | | (Note 17) | | 15 | | mV <sub>P-P</sub> | | Rise and Fall Time, Drive to Term | t <sub>DTR</sub> , t <sub>DTF</sub> | V <sub>DHV</sub> = 3V, V <sub>DLV</sub> = 0, V <sub>DTV</sub> = 1.5V, 10% to 90%, Figure 1a (Note 18) | 0.6 | 1.0 | 1.3 | ns | | Rise and Fall Time, Term to Drive | t <sub>TDR</sub> , t <sub>TDF</sub> | V <sub>DHV</sub> = 3V, V <sub>DLV</sub> = 0, V <sub>DTV</sub> = 1.5V, 10% to 90%, Figure 1b (Note 18) | 0.6 | 1.0 | 1.3 | ns | | GROUND SENSE | | | | | | | | GS Voltage Range | VGS | | ±250 | | | mV | | GS Input Bias Current | | V <sub>GS</sub> = 0 | | | ±25 | μΑ | - Note 1: Unless otherwise specified, all minimum and maximum DC and AC driver 3V rise and fall time test limits are 100% tested at production. All other test limits are guaranteed by design. All tests are performed at nominal supply voltages, unless otherwise noted. - **Note 2:** Total is for a quad device and is specified at the worst-case setting. The supply currents are measured with typical supply voltages. - Note 3: Externally forced voltages may exceed this range provided that the Absolute Maximum Ratings are not exceeded. - Note 4: Transition time from LLEAK being asserted to leakage current dropping below specified limits. - Note 5: Based on simulation results only. - Note 6: Transition time from LLEAK being deasserted to output returning to normal operating mode. - Note 7: With the exception of offset and gain/CMRR tests, reference input values are calibrated for offset and gain. - Note 8: Specifications measured at the end points of the full range. Full range is -1.3V ≤ V<sub>DHV</sub> ≤ +6.5V, -1.5V ≤ V<sub>DLV</sub> ≤ +6.3V, -1.5V ≤ V<sub>DTV</sub> ≤ +6.5V. - Note 9: Relative to straight line between 0 and 4.5V. - Note 10: Change in offset voltage with power supplies independently set to their minimum and maximum values. - **Note 11:** Nominal target value is $47\Omega$ . Contact factory for alternate trim selections within the $45\Omega$ to $51\Omega$ range. - Note 12: Measured from the crossing point of DATA\_ inputs to the settling of the driver output. - **Note 13:** Prop delays are measured from the crossing point of the differential input signals to the 50% point of the expected output swing. Rise time of the differential inputs DATA\_ and RCV\_ are 250ps (10% to 90%). - Note 14: Rising edge to rising edge or falling edge to falling edge. - **Note 15:** Specified amplitude is programmed. At this pulse width, the output reaches at least 90% of its nominal (DC) amplitude. The pulse width is measured at DATA\_. - **Note 16:** Specified amplitude is programmed. Maximum data rate is specified in transitions per second. A square wave that reaches at least 90% of its programmed amplitude may be generated at one-half of this frequency. - Note 17: Crosstalk from one driver to any other. Aggressor channel is driving 3V<sub>P-P</sub> into a 50Ω load. Victim channel is in term mode with V<sub>DTV</sub>\_ = +1.5V. - **Note 18:** Indicative of switching speed from DHV\_ or DLV\_ to DTV\_ and DTV\_ to DHV\_ or DLV\_ when $V_{DLV} < V_{DTV} < V_{DHV}$ . If $V_{DTV} < V_{DLV}$ or $V_{DTV} > V_{DHV}$ , switching speed is degraded by a factor of approximately 3. Figure 1. Drive-to-Term and Term-to-Drive Rise and Fall Times ### **Typical Operating Characteristics** ( $V_{CC}$ = +9.75V, $V_{EE}$ = -4.75V, $V_{GS}$ = 0, $T_J$ = +85°C, unless otherwise noted.) ## Typical Operating Characteristics (continued) $(V_{CC} = +9.75V, V_{EE} = -4.75V, V_{GS} = 0, T_{J} = +85^{\circ}C, unless otherwise noted.)$ ### Typical Operating Characteristics (continued) $(V_{CC} = +9.75V, V_{EE} = -4.75V, V_{GS} = 0, T_{J} = +85^{\circ}C, unless otherwise noted.)$ ### Typical Operating Characteristics (continued) $(V_{CC} = +9.75V, V_{EE} = -4.75V, V_{GS} = 0, T_{J} = +85^{\circ}C, unless otherwise noted.)$ ## Typical Operating Characteristics (continued) ( $V_{CC} = +9.75V$ , $V_{EE} = -4.75V$ , $V_{GS} = 0$ , $T_{J} = +85$ °C, unless otherwise noted.) B: SAME AS A EXCEPT DRIVER IN HIGH-IMPEDANCE - A: $V_{DUT} = V_{DTV} = 1.5V$ , $V_{DHV} = 3V$ , $V_{DLV} = 0$ , $R_L = 10k\Omega$ , $V_{CC} = 9.75V$ - B: SAME AS A EXCEPT DRIVER IN HIGH-IMPEDANCE #### SUPPLY CURRENT ICC vs. TEMPERATURE #### SUPPLY CURRENT IEE vs. TEMPERATURE ## DRIVER OUTPUT-VOLTAGE ERROR vs. GROUND-SENSE VOLTAGE ## Pin Description | PIN | NAME | FUNCTION | |-----------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>T</sub> 34 | Channel 3/4 Termination Voltage Input Differential Inputs, DATA3, NDATA3, RCV3, NRCV3, DATA4, NDATA4, RCV4, and NRCV4. See the <i>Functional Diagram</i> . | | 2 | DATA4 | Channel 4 Multiplexer Control Inputs. Differential controls DATA4 and NDATA4 select driver 4's input | | 3 | NDATA4 | from DHV4 or DLV4. Drive DATA4 above NDATA4 to select DHV4. Drive NDATA4 above DATA4 to select DLV4. See Table 1. | | 4 | RCV4 | Channel 4 Multiplexer Control Inputs. Differential controls RCV4 and NRCV4 place channel 4 into | | 5 | NRCV4 | receive mode. Drive RCV4 above NRCV4 to place channel 4 into receive mode. Drive NRCV4 above RCV4 to place channel 4 into drive mode. See Table 1. | | 6 | DATA3 | Channel 3 Multiplexer Control Inputs. Differential controls DATA3 and NDATA3 select driver 3's input | | 7 | NDATA3 | from DHV3 or DLV3. Drive DATA3 above NDATA3 to select DHV3. Drive NDATA3 above DATA3 to select DLV3. See Table 1. | | 8 | RCV3 | Channel 3 Multiplexer Control Inputs. Differential controls RCV3 and NRCV3 place channel 3 into | | 9 | NRCV3 | receive mode. Drive RCV3 above NRCV3 to place channel 3 into receive mode. Drive NRCV3 above RCV3 to place channel 3 into drive mode. See Table 1. | | 10, 27, 54, 55,<br>60, 61, 65, 66,<br>71, 72, 99 | VEE | Negative Power-Supply Input | | 11, 28, 51, 56,<br>62, 64, 70, 75,<br>98 | GND | Ground Connection | | 12 | RST | Reset Input. Asynchronous reset input for the serial register. RST is active low. See Figure 3. | | 13 | CS | Chip-Select Input. Serial-port activation input. $\overline{\text{CS}}$ is active low. | | 14 | SCLK | Serial-Clock Input. Clock for serial port. | | 15 | DIN | Data Input. Serial-port data input. | | 16, 26, 52, 58,<br>68, 74, 100 | Vcc | Positive Power-Supply Input | | 17 | NRCV2 | Channel 2 Multiplexer Control Inputs. Differential controls RCV2 and NRCV2 place channel 2 into | | 18 | RCV2 | receive mode. Drive RCV2 above NRCV2 to place channel 2 into receive mode. Drive NRCV2 above RCV2 to place channel 2 into drive mode. See Table 1. | | 19 | NDATA2 | Channel 2 Multiplexer Control Inputs. Differential controls DATA2 and NDATA2 select driver 2's input | | 20 | DATA2 | from DHV2 or DLV2. Drive DATA2 above NDATA2 to select DHV2. Drive NDATA2 above DATA2 to select DLV2. See Table 1. | | 21 | NRCV1 | Channel 1 Multiplexer Control Inputs. Differential controls RCV1 and NRCV1 place channel 1 into | | 22 | RCV1 | receive mode. Drive RCV1 above NRCV1 to place channel 1 into receive mode. Drive NRCV1 above RCV1 to place channel 1 into drive mode. See Table 1. | | 23 | NDATA1 | Channel 1 Multiplexer Control Inputs. Differential controls DATA1 and NDATA1 select driver 1's input | | 24 | DATA1 | from DHV1 or DLV1. Drive DATA1 above NDATA1 to select DHV1. Drive NDATA1 above DATA1 to select DLV1. See Table 1. | | 25 | V <sub>T</sub> 12 | Channel 1/2 Termination Voltage Input Differential Inputs, DATA1, NDATA1, RCV1, NRCV1, DATA2, NDATA2, RCV2, and NRCV2. See the <i>Functional Diagram</i> . | | 29–38, 43, 44,<br>45, 49, 50, 57,<br>69, 76, 77, 81,<br>82, 83, 88–97 | N.C. | No Connection. Leave unconnected. | #### **Pin Description (continued)** | PIN | NAME | FUNCTION | | | | |-----|------|---------------------------------------------------------|--|--|--| | 39 | DHV2 | nannel 2 Driver High Voltage Input | | | | | 40 | DLV2 | Channel 2 Driver Low Voltage Input | | | | | 41 | DTV2 | Channel 2 Driver Termination Voltage Input | | | | | 42 | GS | Ground-Sense Voltage Input for All Channels | | | | | 46 | DHV1 | Channel 1 Driver High Voltage Input | | | | | 47 | DLV1 | Channel 1 Driver Low Voltage Input | | | | | 48 | DTV1 | Channel 1 Driver Termination Voltage Input | | | | | 53 | DUT1 | Channel 1 Device-Under-Test Input/Output | | | | | 59 | DUT2 | Channel 2 Device-Under-Test Input/Output | | | | | 63 | TEMP | Temperature Monitor Output, One per Device | | | | | 67 | DUT3 | Channel 3 Device-Under-Test Input/Output | | | | | 73 | DUT4 | Channel 4 Device-Under-Test Input/Output | | | | | 78 | DTV4 | Channel 4 Driver Termination Voltage Input | | | | | 79 | DLV4 | Channel 4 Driver Low Voltage Input | | | | | 80 | DHV4 | Channel 4 Driver High Voltage Input | | | | | 84 | THR | Single-Ended Logic Threshold Reference for All Channels | | | | | 85 | DTV3 | Channel 3 Driver Termination Voltage Input | | | | | 86 | DLV3 | Channel 3 Driver Low Voltage Input | | | | | 87 | DHV3 | Channel 3 Driver High Voltage Input | | | | ### **Detailed Description** The MAX9977 low-power, high-speed, pin-electronics IC includes four three-level pin drivers. The drivers feature a -1.5V to +6.5V operating range and high-speed operation, include high-impedance and active-termination (3rd-level drive) modes, and are highly linear even at low voltage swings. Optional internal resistors at the high-speed inputs provide compatibility with CML interfaces and reduce the discrete component count on the circuit board. Connect the termination voltage inputs, V<sub>T</sub>12 and V<sub>T</sub>34, to a voltage appropriate for the drive circuits to terminate the multiplexer control inputs (see the *Functional Diagram*). A 3-wire, low-voltage CMOS-compatible serial interface programs the low-leakage and tri-state/terminate operational configurations of the MAX9977. ## Compatibility with the MAX9963 and MAX9965 To upgrade from the MAX9963 or MAX9965 to the MAX9977 take these steps: 1) GS on the MAX9977 is in the position of CHV2 on the MAX9963/MAX9965. Program CHV2 to zero volts. - 2) THR on the MAX9977 is in the position of CHV3 on the MAX9963/MAX9965. If CHV3 is being controlled by a DAC that is referenced to ground sense, reassign this input to a reference that is not affected by changes in ground sense. - 3) MAX9977AK DRV\_ and RCV\_ inputs have center taps V<sub>T</sub>12 and V<sub>T</sub>34 for the internal termination resistors in the positions of V<sub>CCO12</sub> and V<sub>CCO34</sub> of the MAX9963/MAX9965, the comparator-output resistor termination points. Bias these termination points accordingly. #### **Output Driver** The driver input is a high-speed multiplexer that selects one of three voltage inputs: DHV\_, DLV\_, or DTV\_. This switching is controlled by high-speed inputs DATA\_ and RCV\_ and mode-control bit TMSEL (Table 1). DUT\_ can be toggled at high speed between the buffer output and high-impedance mode, or it can be placed into low-leakage mode (Figure 2, Table 1). High-speed input RCV\_ and mode-control bits TMSEL and LLEAK control the switching. In high-impedance mode, the bias current at DUT\_ is less than 3µA over the -1.5V to +6.5V range, while the node maintains its ability to track Figure 2. Simplified Driver Channel #### **Table 1. Driver Logic** | | RNAL<br>CTIONS | | RNAL<br>TROL<br>STER | DRIVER<br>OUTPUT | |------|----------------|-------|----------------------|------------------------------| | DATA | RCV | TMSEL | LLEAK | | | 1 | 0 | Χ | 0 | Drive to DHV_ | | 0 | 0 | Χ | 0 | Drive to DLV_ | | Х | 1 | 1 | 0 | Drive to DTV_<br>(term mode) | | Х | 1 | 0 | 0 | High-impedance mode (high-Z) | | Х | Х | Х | 1 | Low-leakage mode | high-speed signals. In low-leakage mode, the bias current at DUT\_ is further reduced to less than 50nA, and signal tracking slows. See the *Low-Leakage Mode, LLEAK* section for more details. The nominal driver output resistance is 47 $\!\Omega$ . Contact the factory for custom resistance values within the $45\Omega$ to $51\Omega$ range. #### Serial Interface and Device Control A CMOS-compatible serial interface controls the MAX9977 modes (Figure 3 and Table 2). Control data flow into an 8-bit shift register (MSB first) and are latched when $\overline{\text{CS}}$ is taken high, as shown in Figure 4. Latches contain 2 control bits for each channel of the MAX9977. Data from the shift register are then loaded to any or all of a group of four quad latches as determined by bits D4 and D7. The control bits, in conjunction with external inputs DATA\_ and RCV\_, manage the features of each channel. $\overline{\text{RST}}$ sets LLEAK = 1 for all channels, forcing them into low-leakage mode. All other bits are unaffected. At power-up, hold $\overline{\text{RST}}$ low until VCC and VEE have stabilized. Analog control input THR sets the threshold for the input logic, allowing operation with CMOS logic as low as 0.9V. Leaving THR unconnected results in a nominal threshold of 1.25V from an internal reference, providing compatibility with 2.5V to 3.3V logic. #### Low-Leakage Mode, LLEAK Asserting LLEAK through the serial port or with RST places the MAX9977 into a low-leakage state (see the *Electrical Characteristics* table). This mode is convenient Figure 3. Serial Interface ### **Table 2. Serial Interface Bit Description** | віт | NAME | DESCRIPTION | BIT STATE AFTER<br>RESET AND AT<br>POWER-UP | |-----|--------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | D7 | CH1 | Channel 1 Write Enable. Set to 1 to update the control byte for channel 1. Set to 0 to make no changes to channel 1. | 0 | | D6 | CH2 | Channel 2 Write Enable. Set to 1 to update the control byte for channel 2. Set to 0 to make no changes to channel 2. | 0 | | D5 | CH3 | Channel 3 Write Enable. Set to 1 to update the control byte for channel 3. Set to 0 to make no changes to channel 3. | 0 | | D4 | CH4 | Channel 4 Write Enable. Set to 1 to update the control byte for channel 4. Set to 0 to make no changes to channel 4. | 0 | | D3 | LLEAK | Low-Leakage Select. Set to 1 to put driver in low-leakage mode. Set to 0 for normal operation. | 1 | | D2 | UNUSED | Those hits are not used. Their logic state has no offeet | X | | D1 | UNUSED | These bits are not used. Their logic state has no effect. | | | D0 | TMSEL | Termination Select. Driver termination select bit. | 0 | Figure 4. Serial-Interface Timing for making IDDQ and PMU measurements without the need for an output disconnect relay. LLEAK is programmed independently for each channel. When DUT\_ is driven with a high-speed signal while LLEAK is asserted, the leakage current momentarily increases beyond the limits specified for normal operation. The low-leakage recovery specification in the *Electrical Characteristics* table indicates device behavior under this condition. ### GS Input The ground-sense input, GS, provides a ground reference for the mux inputs. Connect GS to the ground of the DAC circuits driving DHV\_, DTV\_, and DLV\_. To maintain an 8V range in the presence of GS variations, GS offsets DHV\_, DLV\_, and DTV\_ ranges. Adequate supply headroom must be maintained in the presence of GS variations. Ensure: $V_{CC} \ge 9.5V + Max (V_{GS})$ $V_{EE} \le -4.5V + Min (V_{GS})$ #### **Temperature Monitor** The MAX9977 supplies a temperature output signal, TEMP, that asserts a 3.33V nominal output voltage at a +70°C (343K) die temperature. The output voltage changes proportionally with temperature at 10mV/°C. #### **Heat Removal** Under normal circumstances, the MAX9977 requires heat removal through the exposed pad by use of an external heat sink. The exposed pad is electrically at $V_{\text{EE}}$ potential, and must be either connected to $V_{\text{EE}}$ or isolated. $\theta_{JC}$ of the exposed-pad package is approximately 1°C/W to 2°C/W. Die temperature is thus highly dependent upon the heat removal techniques used in the application. Maximum total power dissipation occurs under the following conditions: - $V_{CC} = +10.5V$ - VFF = -5.25V - V<sub>DHV</sub> = 6.5V, DATA = HIGH - Short-circuit current = 60mA Under these extreme conditions, the total power dissipation is 5.8W. If the die temperature cannot be maintained at an acceptable level under these conditions, use software clamping to limit the load output currents to lower values and/or reduce the supply voltages. ### Power-Supply Considerations Bypass all $V_{CC}$ and $V_{EE}$ power input pins with $0.01\mu F$ capacitors, and use bulk bypassing of at least $10\mu F$ on each supply. #### **Pin Configuration** #### **Selector Guide** | PART | INTERNAL DATA_ AND RCV_ TERMINATIONS | HEAT<br>EXTRACTION | |---------------|--------------------------------------|--------------------| | MAX9977AKCCQ | $100\Omega$ with center tap | Тор | | MAX9977ADCCQ* | None | Тор | <sup>\*</sup>Future product—contact factory for availability. #### \_Package Information For the latest package outline information, go to **www.maxim-ic.com/packages**. Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 17