## **Infrared Remote Control System-On-Chip** #### **General Description** The MAXQ611 is a low-power, 16-bit MAXQ<sup>®</sup> microcontroller designed for low-power applications including universal remote controls, consumer electronics, and white goods. The device combines a powerful 16-bit RISC microcontroller and integrated peripherals including two universal synchronous/asynchronous receiver-transmitters (USART), SPI master/slave and I<sup>2</sup>C communications ports, along with an IR module with carrier frequency generation and flexible port I/O capable of multiplexed keypad control. The device provides 80KB of flash memory and 2KB of data SRAM. For the ultimate in low-power battery-operated performance, the device includes an ultra-low-power stop mode. In this mode, the minimum amount of circuitry is powered. Wake-up sources include external interrupts, the power-fail interrupt, and a timer interrupt. ## **Applications** - Universal Remote Controls for Tablets - Universal Remote Controls for Smartphones ## **Block Diagram** MAXQ is a registered trademark of Maxim Integrated Products, Inc. #### **Benefits and Features** - Fast, Compact Architecture Allows Easy Integration into Applications - Internal 12MHz Oscillator Requires No External Components - · Efficient, 16-Bit MAXQ20S RISC Core - 1.7V to 3.6V Wide Operating Range - · 80KB Flash Program Memory - · 2KB SRAM for Data Storage - Default V<sub>PFW</sub> Compatible with MAXQ610 - Integrated IR Module Reduces Cost and Development Time - · Transmit and Receive (Code Learning) Modes - Automatic Carrier Generation/Modulation - · Glitch Filter Improves Noise Immunity - · Configurable High-Current Driver - Peripherals Support Multiple Applications - · Up to 32 (TQFN) or 38 (Bare Die) GPIO - Two 16-Bit Programmable Timers/Counters Include Capture/Compare Functionality - SPI, I<sup>2</sup>C, and Two USART Busses - Programmable Watchdog Timer Enhances System Stability - Low Power Consumption Maximizes Battery Life - Power-Fail Warning Circuit Minimizes Effects of Power Fluctuation - · Power-On and Brownout Reset Circuitry - 0.15μA (typ), 2.0μA (max) in Stop Mode, T<sub>A</sub> = +25°C, Power-Fail Monitor Disabled - 2.0mA (typ) at 12MHz in Active Mode Ordering Information/Selector Guide appears at end of data sheet. **Note:** Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device may be simultaneously available through various sales channels. For information about device errata, go to: <a href="www.maximintegrated.com/errata">www.maximintegrated.com/errata</a>. ## **TABLE OF CONTENTS** | General Description | 1 | |------------------------------------------|----| | Applications | 1 | | Benefits and Features | 1 | | Block Diagram | 1 | | Absolute Maximum Ratings | 4 | | Package Thermal Characteristics (Note 1) | 4 | | Electrical Characteristics | 4 | | Typical Operating Characteristics | 6 | | Pin Configuration | 7 | | Pin Description | 7 | | MAXQ611 Detailed Description | 10 | | MAXQ20S Architecture | 10 | | Memory | 10 | | Memory Protection | 10 | | Stack Memory | 11 | | Utility ROM | 11 | | Watchdog Timer | | | IR Module | 12 | | Timer/Counter Type B | 12 | | Serial Peripherals | 12 | | SPI | 12 | | I <sup>2</sup> C | 12 | | USART | 13 | | General-Purpose I/0 and | | | External Interrupts | | | On-Chip Oscillator | | | Low-Power Operating Modes | | | Power-Fail Detection | 14 | | Applications Information | | | Grounds and Bypassing | 14 | | Additional Documentation | 18 | | Development and Technical Support | | | Ordering Information/Selector Guide | | | Package Information | 19 | | Annandiy A | 20 | # MAXQ611 | TABLE OF CONTENTS (continued) | | |-----------------------------------------------------------------------------------------|----| | I <sup>2</sup> C Serial Peripheral Specifications | 20 | | I <sup>2</sup> C Serial Peripheral Specification (continued) | | | I <sup>2</sup> C Serial Diagrams | | | Serial Peripheral Interface (SPI) Specifications | | | SPI Timing Diagrams | | | USART Mode 0 Specifications | | | · | | | USART Timing | | | Revision History | 20 | | LIST OF FIGURES | | | Figure 1. Power-Fail Detection During Normal Operation | 14 | | Figure 2. Stop Mode Power-Fail Detection States with Power-Fail Monitor Enabled | | | Figure 3. Stop Mode Power-Fail Detection with Power-Fail Monitor Disabled | | | Figure 4. Series Resistors (R <sub>S</sub> ) for Protecting Against High-Voltage Spikes | | | Figure 5. I <sup>2</sup> C Bus Controller Timing Diagram | | | Figure 6. SPI Master Communication Timing | | | Figure 7. SPI Slave Communication Timing | | | Figure 8. USART Timing Diagram | | | | | | LIST OF TABLES | | | Table 1. Watchdog Timer Settings | | | Table 2. MAXQ611 GPIO and External Interrupts | 13 | | Table 3. Power-Fail Detection States During Normal Operation | 15 | | Table 4. Stop Mode Power-Fail Detection States with Power-Fail Monitor Enabled | | | Table 5. Stop Mode Power-Fail Detection States with Power-Fail Monitor Disabled | 17 | | Table 5. Stop Mode Power-Fail Detection States with Power-Fail Monitor Disabled | | | (continued) | 18 | ## Infrared Remote Control System-On-Chip ## **Absolute Maximum Ratings** | (All voltages with respect to GND.) | Operating Temperature Range20°C to +70°C | |-----------------------------------------------------------------------------------|------------------------------------------| | Voltage Range on V <sub>DD</sub> 0.3V to +3.6V | Storage Temperature Range65°C to +150°C | | Voltage Range on Any Lead Except V <sub>DD</sub> 0.3V to (V <sub>DD</sub> + 0.5V) | Soldering Temperature (reflow)+260°C | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | | TQFN (multilayer board) | | | (derate 37mW/°C above +70°C)2963mW | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Package Thermal Characteristics (Note 1)** TQFN Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ).......27°C/W Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )...............1°C/W **Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. #### **Electrical Characteristics** (Limits are 100% tested at $T_A = +25$ °C and $T_A = +70$ °C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|----------------------|------------------------------------------------------|------------------|------|------|-------| | POWER | | | | | | | | Supply Voltage | V <sub>DD</sub> | | V <sub>RST</sub> | | 3.6 | V | | 1.8V Internal Regulator | V <sub>REG18</sub> | | 1.62 | 1.80 | 1.98 | V | | | V <sub>PFW1_70</sub> | PFWARNCN = 0000 | 1.65 | 1.70 | 1.75 | | | | V <sub>PFW1_80</sub> | PFWARNCN = 0001 (default), GBD | 1.75 | 1.80 | 1.85 | | | | V <sub>PFW1_90</sub> | PFWARNCN = 0010, GBD | 1.85 | 1.90 | 1.95 | | | | V <sub>PFW2_00</sub> | PFWARNCN = 0011, GBD | 1.94 | 2.00 | 2.06 | | | | V <sub>PFW2_10</sub> | PFWARNCN = 0100, GBD | 2.04 | 2.10 | 2.16 | | | | V <sub>PFW2_20</sub> | PFWARNCN = 0101, GBD | 2.14 | 2.20 | 2.26 | | | | V <sub>PFW2_30</sub> | PFWARNCN = 0110, GBD | 2.24 | 2.30 | 2.36 | | | Davisa Fail Manaina Maltana | V <sub>PFW2_40</sub> | PFWARNCN = 0111, GBD | 2.33 | 2.40 | 2.47 | | | Power-Fail Warning Voltage | V <sub>PFW2_50</sub> | PFWARNCN = 1000, GBD | 2.43 | 2.50 | 2.57 | V | | | V <sub>PFW2_60</sub> | PFWARNCN = 1001, GBD | 2.53 | 2.60 | 2.67 | | | | V <sub>PFW2_70</sub> | PFWARNCN = 1010, GBD | 2.62 | 2.70 | 2.78 | | | | V <sub>PFW2_80</sub> | PFWARNCN = 1011, GBD | 2.72 | 2.80 | 2.88 | | | | V <sub>PFW2_90</sub> | PFWARNCN = 1100, GBD | 2.82 | 2.90 | 2.98 | | | | V <sub>PFW3_00</sub> | PFWARNCN = 1101, GBD | 2.91 | 3.00 | 3.09 | | | | V <sub>PFW3_10</sub> | PFWARNCN = 1110, GBD | 3.01 | 3.10 | 3.19 | | | | V <sub>PFW3_20</sub> | PFWARNCN = 1111, GBD | 3.11 | 3.20 | 3.29 | | | Power-Fail Reset Voltage | V <sub>RST</sub> | | 1.64 | | 1.70 | | | Power-Fail Warning/Reset Offset | V <sub>PFWRST</sub> | PFWARNCN = 0000, V <sub>PFW</sub> > V <sub>RST</sub> | | 30 | | mV | | Power-On Reset Voltage | V <sub>POR</sub> | Monitors V <sub>DD</sub> | | 1.2 | | V | | RAM Data Retention Voltage | V <sub>DRV</sub> | | | 1.0 | | V | ## **Electrical Characteristics (continued)** (Limits are 100% tested at $T_A$ = +25°C and $T_A$ = +85°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------------------|--------------------------|-------|--| | Active Current | I <sub>DD_1</sub> | f <sub>SYS</sub> = 12MHz, executing code from flash memory, all inputs connected to GND/V <sub>DD</sub> , outputs do not source or sink current | 2 3.7 | | | mA | | | | 1 | T <sub>A</sub> = +25°C (power-fail off) | | 0.15 | 2.0 | μΑ | | | Stop Mode Current | I <sub>S1</sub> | T <sub>A</sub> = -20°C to +70°C (power-fail off) | | 0.15 | 8 | | | | Stop wode Current | 1 | T <sub>A</sub> = +25°C (power-fail on) | | 22 | 31 | | | | | I <sub>S2</sub> | T <sub>A</sub> = -20°C to +70°C (power-fail on) | | 27.6 | 38 | μΑ | | | Power Consumption During<br>Power-On Reset | I <sub>POR</sub> | V <sub>DD</sub> < V <sub>POR</sub> | | 100 | | nA | | | Stop Mode Resume Time | t <sub>ON</sub> | | | 3/f <sub>NANO</sub><br>+ 1024/<br>f <sub>OSC</sub> | | μs | | | CLOCKS | • | | | | | | | | Internal Oscillator Frequency | fosc | | | 12 | | MHz | | | | | T <sub>A</sub> = +25°C, V <sub>DD</sub> = 1.8V ±5% | | ±0.5% | | | | | Internal Oscillator Variability | f <sub>OSC_VAR</sub> | T <sub>A</sub> = +25°C, V <sub>DD</sub> = 1.8V | | | ±0.5% | | | | | | T <sub>A</sub> = -20°C to +70°C | | | ±1% | | | | System Clock Frequency | f <sub>SYS</sub> | f <sub>OSC</sub> /system clock divisor<br>(1/2/4/8/256) | | | 12 | MHz | | | System Clock Period | t <sub>SYS</sub> | | | 1/f <sub>SYS</sub> | | | | | Nanopower Ring Frequency | | T <sub>A</sub> = +25°C | 3.0 | 12.0 | 20.0 | kHz | | | Manopower King Frequency | f <sub>NANO</sub> | $T_A = +25$ °C, $V_{DD} = V_{POR}$ | 1.7 | 2.4 | | kHz | | | GENERAL-PURPOSE I/O AND | SPECIAL FUI | NCTIONS | _ | | | | | | Input Low Voltage for IRRX and All Port Pins | V <sub>IL</sub> | | V <sub>GND</sub> | | 0.3 x<br>V <sub>DD</sub> | V | | | Input High Voltage for IRRX and All Port Pins | V <sub>IH</sub> | | 0.7 x<br>V <sub>DD</sub> | | V <sub>DD</sub> | V | | | Input Hysteresis (Schmitt) | V <sub>IHYS</sub> | V <sub>DD</sub> = 3.3V, T <sub>A</sub> = +25°C | | 300 | | mV | | | | | V <sub>DD</sub> = 3.6V, I <sub>OL</sub> = 11mA | | 0.4 | 0.5 | | | | Output Low Voltage for All Port Pins | V <sub>OL</sub> | V <sub>DD</sub> = 2.35V, I <sub>OL</sub> = 8mA | | 0.4 | 0.5 | V | | | i ilio | | V <sub>DD</sub> = 1.8V, I <sub>OL</sub> = 4.5mA | | 0.4 | 0.5 | | | | Output High Voltage All Port<br>Pins | V <sub>OH</sub> | IOH = -2mA | V <sub>DD</sub> - 0.5 | | V <sub>DD</sub> | V | | | Input/Output Pin Capacitance for All Port Pins | C <sub>IO</sub> | | | 15 | | pF | | | Input Leakage Current for All Pins | IL | | -100 | | +100 | nA | | ## MAXQ611 ## **Electrical Characteristics (continued)** (Limits are 100% tested at $T_A$ = +25°C and $T_A$ = +85°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------|-------------------------|-----|------------------------------|--------| | Input Pullup Resistor for | Г | V <sub>DD</sub> = 3.0V, V <sub>OL</sub> = 0.4V | 16 | 28 | 39 | ŀO. | | RESET, IRRX, and All Port Pins | R <sub>PU</sub> | V <sub>DD</sub> = 1.8V, V <sub>OL</sub> = 0.4V | 18 | 31 | 43 | kΩ | | IR MODULE WITH INTERNAL A | MPLIFIER | | | | | | | Input Filter Pulse-Width Reject | t <sub>IRRX_R</sub> | | | | 50 | ns | | Input Filter Pulse-Width Accept | t <sub>IRRX_</sub> A | | 300 | | | ns | | IRTX Sink Current | I <sub>IRTX</sub> | V <sub>IRTX</sub> ≥ 0.25V | 200 | | | mA | | WAKE-UP TIMER | | | | | | | | Wake-Up Timer Interval | twakeup | | 1/<br>f <sub>NANO</sub> | | 65,535/<br>f <sub>NANO</sub> | s | | FLASH MEMORY | | | 1 | | | | | Flash Memory Controller Clock<br>Frequency During Program/<br>Erase | f <sub>FP</sub> | f <sub>SRC</sub> /(FCKDIV[3:0] + 1) must equal<br>1MHz, verify PFI = 0 before calling<br>utility ROM | | 1 | | MHz | | Flash Mass Erase Time | t <sub>ME</sub> | | | 40 | | ms | | Flash Page Erase Time | terase | | | 40 | | ms | | Flash Programming Time per<br>Word | t <sub>PROG</sub> | Excluding utility ROM overhead | 40 | | μs | | | Write/Erase Cycles | | | 20,000 | | | Cycles | | Data Retention | | T <sub>A</sub> = +25°C | 100 | | | Years | ## **Typical Operating Characteristics** $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ # **Pin Configuration** ## **Pin Description** | PIN | | NAME | FUNCTION | |-----------|-------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIE | TQFN | INAIVIE | FUNCTION | | POWER | | | | | 24, 46 | 19, 41 | V <sub>DD</sub> | Supply Voltage. Bypass to ground with a 4.7µF capacitor. | | 22, 47 | 17, 20,<br>28, 42 | GND | Ground. Connect directly to the ground plane. | | 23 | 18 | REG18 | 1.8V Regulator Output. This pin must be connected to ground through a 1.0µF external capacitor. The capacitor should be placed as close to this pin as possible. No devices other than the capacitor should be connected to this pin. | | _ | _ | EP | Exposed Pad. Connect to GND or leave electrically unconnnected. | | RESET | | | | | 45 | 40 | RESET | Digital, Active-Low Reset Input/Output. The device remains in reset while this bidirectional pin is in its active state. When the pin transitions to its inactive state the device exits reset and begins execution. External circuits must be able to sink in excess of 250µA to overcome the internal pullup current source and take the pin to its active state. This pin should be left unconnected if the application does not provide a reset signal to the device. This pin is driven active as an output when an internal reset condition occurs. | | IR FUNCTI | ON | | | | 49 | 44 | IRRX | IR Receive Input. This pin defaults to a high-impedance input after reset. | | 48 | 43 | IRTX | IR Transmit Output. This pin defaults to a high-impedance input after reset. | # **Pin Description (continued)** | PIN | | | | | | | | | | |---------|-------------------------------------------|--------------------|------------------------------------------------------------------------------------------|--|--|--|--|--|--| | DIE | TQFN | NAME | FUNCTION | | | | | | | | GENERAL | GENERAL-PURPOSE I/O AND SPECIAL FUNCTIONS | | | | | | | | | | 1 | 1 | P0.0 | P0.0: General-Purpose I/O, Port 0 Pin 0 | | | | | | | | 3 | 3 | P0.1/RX0 | P0.1: General Purpose I/O, Port 0 Pin 1 RX0: USART 0 Receive | | | | | | | | 5 | 5 | P0.2/TX0 | P0.2: General-Purpose I/O, Port 0 Pin 2 TX0: USART 0 Transmit | | | | | | | | 6 | 6 | P0.3/RX1/<br>SCL | P0.3: General-Purpose I/O, Port 0 Pin 3 RX1: USART 1 Receive SCL: I <sup>2</sup> C Clock | | | | | | | | 8 | 7 | P0.4/TX1/<br>SDA | P0.4: General-Purpose I/O, Port 0 Pin 4 TX1: USART 1 Transmit SDA: I <sup>2</sup> C Data | | | | | | | | 9 | 8 | P0.5/TBA0/<br>TBA1 | P0.5: General-Purpose I/O, Port 0 Pin 5 TBA0: Timer B A0 TBA1: Timer B A1 | | | | | | | | 11 | 9 | P0.6/TBB0 | P0.6: General-Purpose I/O, Port 0 Pin 6<br>TBB0: Timer B B0 | | | | | | | | 13 | 10 | P0.7/TBB1 | P0.7: General-Purpose I/O, Port 0 Pin 7<br>TBB1: Timer B B1 | | | | | | | | 15 | 11 | P1.0/INT0 | P1.0: General-Purpose I/O, Port 1 Pin 0 INT0: External Interrupt 0 | | | | | | | | 17 | 12 | P1.1/INT1 | P1.1: General-Purpose I/O, Port 1 Pin 1 INT1: External Interrupt 1 | | | | | | | | 18 | 13 | P1.2/INT2 | P1.2: General-Purpose I/O, Port 1 Pin 2 INT2: External Interrupt 2 | | | | | | | | 19 | 14 | P1.3/INT3 | P1.3: General-Purpose I/O, Port 1 Pin 3 INT3: External Interrupt 3 | | | | | | | | 25 | 21 | P1.4/INT4 | P1.4: General-Purpose I/O, Port 1 Pin 4 INT4: External Interrupt 4 | | | | | | | | 28 | 22 | P1.5/INT5 | P1.5: General-Purpose I/O, Port 1 Pin 5 INT5: External Interrupt 5 | | | | | | | | 31 | 25 | P1.6/INT6 | P1.6: General-Purpose I/O, Port 1 Pin 6 INT6: External Interrupt 6 | | | | | | | | 32 | 26 | P1.7/INT7 | P1.7: General-Purpose I/O, Port 1 Pin 7 INT7: External Interrupt 7 | | | | | | | | 33 | 27 | P2.0/MOSI | P2.0: General-Purpose I/O, Port 2 Pin 0 MOSI: SPI Master-Out/Slave-In | | | | | | | | 34 | 29 | P2.1/MISO | P2.1: General-Purpose I/O, Port 2 Pin 1 MISO: SPI Master-In/Slave-Out | | | | | | | | 37 | 32 | P2.2/SCLK | P2.2: General-Purpose I/O, Port 2 Pin 2<br>SCLK: SPI Clock | | | | | | | # **Pin Description (continued)** | PIN | | | | | | | | |---------------|---------|------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | DIE | TQFN | NAME | FUNCTION | | | | | | 38 | 33 | P2.3/SSEL | P2.3: General-Purpose I/O, Port 2 Pin 3<br>SSEL: SPI Slave Select | | | | | | 39 | 34 | P2.4/TCK | P2.4: General-Purpose I/O, Port 2 Pin 4 TCK: JTAG Clock. The POR default for the PD2.4 bit activates the weak pullup. | | | | | | 40 | 35 | P2.5/TDI | P2.5: General-Purpose I/O, Port 2 Pin 5 TDI: JTAG Data In. The POR default for the PD2.5 bit activates the weak pullup. | | | | | | 43 | 38 | P2.6/TMS | P2.6: General-Purpose I/O, Port 2 Pin 6 TMS: JTAG Test Mode Select. The POR default for the PD2.6 bit activates the weak pullup. | | | | | | 44 | 39 | P2.7/TDO | P2.7: General-Purpose I/O, Port 2 Pin 7 TDO: JTAG Data Output. The POR default for the PD2.7 bit activates the weak pullup. | | | | | | 2 | 2 | P3.0/INT8 | P3.0: General-Purpose I/O, Port 3 Pin 0 INT8: External Interrupt 8 | | | | | | 4 | 4 | P3.1/INT9 | P3.1: General-Purpose I/O, Port 3 Pin 1 INT9: External Interrupt 9 | | | | | | 20 | 15 | P3.2/INT10 | P3.2: General-Purpose I/O, Port 3 Pin 2 INT10: External Interrupt 10 | | | | | | 21 | 16 | P3.3/INT11 | P3.3: General-Purpose I/O, Port 3 Pin 3 INT11: External Interrupt 11 | | | | | | 35 | 30 | P3.4/INT12 | P3.4: General-Purpose I/O, Port 3 Pin 4 INT12: External Interrupt 12 | | | | | | 36 | 31 | P3.5/INT13 | P3.5: General-Purpose I/O, Port 3 Pin 5 INT13: External Interrupt 13 | | | | | | 41 | 36 | P3.6/INT14 | P3.6: General-Purpose I/O, Port 3 Pin 6 INT14: External Interrupt 14 | | | | | | 42 | 37 | P3.7/INT15 | P3.7: General-Purpose I/O, Port 3 Pin 7 INT15: External Interrupt 15 | | | | | | 7 | _ | P4.0 | P4.0: General-Purpose I/O, Port 4 Pin 0 | | | | | | 10 | _ | P4.1 | P4.1: General-Purpose I/O, Port 4 Pin 1 | | | | | | 12 | | P4.2 | P4.2: General-Purpose I/O, Port 4 Pin 2 | | | | | | 14 | | P4.3 | P4.3: General-Purpose I/O, Port 4 Pin 3 | | | | | | 16 | _ | P4.4 | P4.4: General-Purpose I/O, Port 4 Pin 4 | | | | | | 26 | _ | P4.5 | P4.5: General-Purpose I/O, Port 4 Pin 5 | | | | | | NO CONN | ECTIONS | | | | | | | | _ | 23, 24 | D.N.C. | Do Not Connect. Internally connected. | | | | | | 27, 29,<br>30 | _ | N.C. | Do Not Connect | | | | | #### **MAXQ611 Detailed Description** The device provides integrated, low-cost solutions that simplify the design of IR communications equipment such as universal remote controls. The internal 12MHz oscillator requires no external components. Standard features include the highly optimized, single-cycle, MAXQ, 16-bit RISC core; 80KB flash memory; 2KB data RAM; soft stack; 16 general-purpose registers; and three data pointers. The MAXQ core has the industry's best MIPS/ mA rating, allowing developers to achieve the same performance as competing microcontrollers at substantially lower clock rates. Application-specific peripherals include flexible timers for generating IR carrier frequencies and modulation. A high-current IR drive pin operates with an internal receiver amplifier without external components. It also includes general-purpose I/O pins ideal for keypad matrix input, and a power-fail-detection circuit to notify the application when the supply voltage is nearing the microcontroller's minimum operating voltage. The combination of high-performance instructions and ultra-low stop-mode current increases battery life over competing microcontrollers. An integrated POR circuit with brownout support resets the device to a known condition following a power-up cycle or brownout condition. Additionally, a power-fail warning flag is set, and a power-fail interrupt can be generated when the system voltage falls below the power-fail warning voltage, V<sub>PFW</sub>. The power-fail warning feature allows the application to notify the user that the system supply is low and appropriate action should be taken. #### **MAXQ20S Architecture** The low-power MAXQ20S pipelined core supports the Harvard memory architecture with separate 16-bit program and data address busses. Most of the 16-bit instruction words execute in a single clock cycle with performance approaching 1MIPS per MHz. The 16-bit data path is implemented around register modules, and each register module contributes specific functions to the core. The accumulator module consists of sixteen 16-bit registers and is tightly coupled with the arithmetic logic unit (ALU). A configurable soft stack supports program flow. Execution of instructions is triggered by data transfer between functional register modules or between a functional register module and memory. Because data movement involves only source and destination modules, circuit switching activities are limited to active modules only. This approach localizes power dissipation and minimizes switching noise. The MAXQ instruction set is highly orthogonal. All arithmetical and logical operations can use any register in conjunction with the accumulator. Data can be arranged in 8 or 16 bits, and movement is supported between any two registers. Memory is accessed through specific datapointer registers with autoincrement/decrement support. #### **Memory** The microcontroller incorporates several memory types: - · 80KB flash memory - · 2KB SRAM data memory - · Dedicated utility ROM - · Soft stack #### **Memory Protection** The optional memory-protection feature segments code memory into three areas with different access privileges. This allows unique code segments to be loaded at different steps in the manufacturing process, while restricting access to higher-privilege segments that might have been loaded earlier in the process. The memory protection segments are: - System (highest privilege) - User-loader (medium privilege) - · User-application (lowest privilege) Code in the system area is typically loaded by the OEM, and can be read/write protected from code executing in lower privilege segments. In a similar manner, the user-loader segment can be read/write protected from code executing in the user-application area. #### **Stack Memory** The MAXQ20S core provides a soft stack that can be used to store program return addresses (for subroutine calls and interrupt handling) and other general-purpose data. This soft stack is located in data memory, which means that the SRAM data memory must be shared between the soft stack and general-purpose application data storage. However, the location and size of the soft stack is determined by the user, providing maximum flexibility when allocating resources for a particular application. The stack is used automatically by the processor when the CALL, RET, and RETI instructions are executed and when an interrupt is serviced. An application can also store and retrieve values explicitly using the stack by means of the PUSH, POP, and POPI instructions. The SP pointer indicates the current top of the stack, which initializes by default to the top of the SRAM data memory. As values are pushed onto the stack, the SP pointer decrements, which means that the stack grows downward towards the bottom (lowest address) of the data memory. Popping values off the stack causes the SP pointer value to increase. #### **Utility ROM** The utility ROM is located in program space beginning at address 8000h. This ROM includes the following routines: - Production test routines (internal memory tests, memory loader, etc.), which are used for internal testing only, and are generally of no use to the endapplication developer - User-callable routines for buffer copying and fast table lookup Following any reset, execution begins in the utility ROM at address 8000h. At this point, unless test mode has been invoked (which requires special programming through the JTAG interface), the utility ROM in the device always automatically jumps to location 0000h, which is the beginning of user application code. ## **Watchdog Timer** The internal watchdog timer greatly increases system reliability. The timer resets the device if software execution is disturbed. The watchdog timer is a free-running counter designed to be periodically reset by the application software. If software is operating correctly, the counter is periodically reset and never reaches its maximum count. However, if software operation is interrupted, the timer does not reset, triggering a system reset and optionally a watchdog timer interrupt. This protects the system against electrical noise or electrostatic discharge (ESD) upsets that could cause uncontrolled processor operation. The internal watchdog timer is an upgrade to older designs with external watchdog devices, reducing system cost and simultaneously increasing reliability. The watchdog timer functions as the source of both the watchdog timer timeout and the watchdog timer reset. The timeout period is user-programmable using the WD bits as shown in Table 1. An interrupt is generated when the timeout period expires if the interrupt is enabled. All watchdog timer resets follow the programmed interrupt timeouts by 512 system clock cycles. If the watchdog timer is not restarted for another full interval in this time period, a system reset occurs when the reset timeout expires. See Table 1. **Table 1. Watchdog Timer Settings** | WD<br>(CD = 00) | PERIOD | INTERRUPT (f <sub>SYS</sub> = 12MHz) | RESET (f <sub>SYS</sub> = 12MHz) | |-----------------|-----------------------------------|--------------------------------------|----------------------------------| | 00 | 2 <sup>15</sup> /f <sub>SYS</sub> | 2.7ms | 2.7ms + 42.7µs | | 01 | 2 <sup>18</sup> /f <sub>SYS</sub> | 21.9ms | 21.9ms + 42.7μs | | 10 | 2 <sup>21</sup> /f <sub>SYS</sub> | 174.7ms | 147.7ms + 42.7µs | | 11 | 2 <sup>24</sup> /f <sub>SYS</sub> | 1.4s | 1.4s + 42.7µs | ## Infrared Remote Control System-On-Chip #### **IR Module** The IR module provides low-speed communication capability for remote control applications. Dedicated timers simplify implementation and maximize application performance. The device is used in the traditional learning circuit mode, with the receiver accepting digital input. The peripheral provides the following features: - Transmit and receive (code learning) modes - · Automatic carrier generation/modulation - · Pulse-width glitch filter improves noise immunity - Configurable high-current driver supports multiple LED types - Supports receiver currents up 8µA - Transmit frequency up to 115.2kHz One instance of the IR peripheral is provided. ## **Timer/Counter Type B** Timer/counter type B is an enhanced 16-bit timer that provides input clock prescaling and pulse-width modulation (PWM) through set/reset/compare output functionality. It provides the following features: - 16-bit timer/counter - 16-bit up/down autoreload - · Counter function of external pulse - 16-bit timer with capture - · 16-bit timer with compare - · Set/reset/toggle output state on comparator match - · Clock output mode - Input/output enhancements for pulse-width modulation - Timer input prescale option Two instances of the peripheral are provided. #### Serial Peripherals #### SPI The serial peripheral interface (SPI) is a four-wire bus providing fast, synchronous, full-duplex communications between devices. The peripheral provides the following features: - Master or slave mode support - Maximum SPI master transfer rate is f<sub>SYS</sub>/2 - Maximum SPI slave transfer rate is f<sub>SYS</sub>/4 - 8 or 16-bit data length - · Programmable clock phase and polarity - · Robust fault detection: Mode fault detection Write collision detection Receiver overrun detection · Programmable slave select pin polarity One instance of the SPI peripheral is provided. #### I2C The I<sup>2</sup>C bus is a bidirectional, two-wire serial bus that provides a medium-speed communications network. It can operate as a one-to-one, one-to-many or many-to-many communications medium. It provides the following features: - · Master or slave mode operation - Information transferal over a serial data circuit (SDA) and serial clock circuit (SCL) - Supports standard (7-bit) addressing - Support for clock stretching to allow slower slave devices to operate on higher speed busses - Support for multiple transfer rates: Standard mode: 100kbps Fast mode: 400kbps Fast mode plus: 1Mbps - · On-chip filter to reject spikes on the data circuit. - · Receiver FIFO depth of 2 bytes - · Transmitter FIFO depth of 2 bytes One instance of the I<sup>2</sup>C peripheral is provided. #### **USART** The universal synchronous/asynchronous receiver/transmitter (USART) peripheral is a two-wire, serial interface that provides fast communication between devices. It provides the following features: - Full-duplex operation for asynchronous data transfers - Half-duplex operation for synchronous data transfers - Programmable interrupt when transmit or receive data operation completes - Independent, programmable baud-rate generator - 9th data bit can be fixed 0, 1, or used as a software parity bit - · Start and stop bits used in asynchronous modes - Maximum frequency in synchronous mode: f<sub>SRC</sub>/4 - Maximum frequency in asynchronous mode: f<sub>SRC</sub>/2<sup>21</sup> Two instances of the USART peripheral are provided. # General-Purpose I/0 and External Interrupts Port pins are provided for general-purpose I/O (GPIO) with the following features: - · CMOS output drivers - · Schmitt trigger inputs - Optional weak pullup to V<sub>DD</sub> when operating in input mode $\overline{\text{Table 2}}$ lists the available GPIO and external interrupts. Many GPIO pins share special functions with device peripherals and external interrupts. These special functions are listed in the $\underline{\textit{Pin Description}}$ section, and described in the relevant user's guide section. # Table 2. MAXQ611 GPIO and External Interrupts | PACKAGE | GPIO | EXTERNAL INTERRUPTS | |------------|-----------------------------------------------------|---------------------| | 44 TQFN-EP | P0[7:0]<br>P1[7:0]<br>P2[7:0]<br>P3[7:0] | INT[15:0] | | Bare die | P0[7:0]<br>P1[7:0]<br>P2[7:0]<br>P3[7:0]<br>P4[5:0] | INT[15:0] | #### **On-Chip Oscillator** An internal 12MHz oscillator is provided that requires no external components, thereby reducing system cost, PCB area, and radiated EMI. #### **Low-Power Operating Modes** The lowest power mode of operation is stop mode. In this mode, CPU state and memories are preserved, but the CPU is not actively running. Wake-up sources include external I/O interrupts, the power-fail warning interrupt, wake-up timer, or a power-fail reset. Any time the microcontroller is in a state where code does not need to be executed, the user software can put the device into stop mode. The nanopower ring oscillator is an internal ultra-low-power 8kHz ring oscillator that can drive a wake-up timer that exits stop mode. The wake-up timer is programmable by software in steps of 125µs up to approximately 8s. The power-fail monitor is always active during normal operation. During stop mode, the power-fail monitor can be enabled using the power-fail monitor bit (PFD). It is disabled (PFD = 1) by default after a POR. If disabled, the $V_{DD} < V_{RST}$ condition does not invoke a reset state. Regardless of the PFD bit, the $V_{DD} < V_{POR}$ condition generates a POR in stop mode. Regardless of the state of the PFD bit, the power-fail monitor is enabled immediately prior to exiting stop mode. If a power-fail warning condition ( $V_{DD} < V_{PFW}$ ) is then detected, the power-fail interrupt flag is set on stop mode exit. If a power-fail condition is detected ( $V_{DD} < V_{RST}$ ), the device remains in reset and drives the RESET pin low. #### **Power-Fail Detection** <u>Figure 1</u>, <u>Figure 2</u>, and <u>Figure 3</u> show the power-fail detection and response during normal and stop-mode operation. If a reset is caused by a power-fail, the power-fail monitor can be set to one of the following intervals: - Always on—continuous monitoring - 211 nanopower ring oscillator clocks (~256ms) - 2<sup>12</sup> nanopower ring oscillator clocks (~512ms) - 2<sup>13</sup> nanopower ring oscillator clocks (~1.024s) In the case where the power-fail circuitry is periodically turned on, the power-fail detection is turned on for two nanopower ring-oscillator cycles. If $V_{DD} > V_{RST}$ during detection, $V_{DD}$ is monitored for an additional nanopower ring-oscillator period. If $V_{DD}$ remains above $V_{RST}$ for the third nanopower ring period, the CPU exits the reset state and resumes normal operation from utility ROM at 8000h after satisfying the crystal warmup period. The voltage ( $V_{PFW}$ ) below which a power-fail warning is generated is user configurable through the PFWARNCN bits. See the <u>Electrical Characteristics</u> table for the $V_{PFW}$ options and corresponding PFWARNCN values. If the RESET pin is being driven active by an external source, or a watchdog timer reset occurs, the power-fail, internal regulator, and crystal oscillator (if present) remain on during the reset event. The reset is exited in less than 20 f<sub>OSC</sub> cycles after the reset source is removed. ## **Applications Information** The low-power, high-performance RISC architecture of this device makes it an excellent fit for many portable or battery-powered applications. It is ideally suited for applications such as universal remote controls that require the cost-effective integration of IR transmit/receive capability. #### **Grounds and Bypassing** Careful PCB layout significantly minimizes system-level digital noise that could interact with the microcontroller or peripheral components. The use of multilayer boards is essential to allow the use of dedicated power planes. The area under any digital components should be a continuous ground plane if possible. Keep bypass capacitor leads short for best noise rejection and place the capacitors as close as possible to the leads of the devices. Figure 1. Power-Fail Detection During Normal Operation **Table 3. Power-Fail Detection States During Normal Operation** | STATE | POWER-FAIL | INTERNAL<br>REGULATOR | CRYSTAL<br>OSCILLATOR | SRAM<br>RETENTION | COMMENTS | |-------|----------------------|-----------------------|-----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Α | On | Off | Off | _ | V <sub>DD</sub> < V <sub>POR</sub> . | | В | On | On | On | _ | V <sub>POR</sub> < V <sub>DD</sub> < V <sub>RST</sub> . Crystal warmup time, t <sub>XTAL_RDY</sub> . CPU held in reset. | | С | On | On | On | _ | V <sub>DD</sub> > V <sub>RST</sub> . CPU normal operation. | | D | On | On | On | _ | Power drop too short. Power-fail not detected. | | E | On | On | On | _ | V <sub>RST</sub> < V <sub>DD</sub> < V <sub>PFW</sub> . PFI is set when V <sub>RST</sub> < V <sub>DD</sub> < V <sub>PFW</sub> and maintains this state for at least t <sub>PFW</sub> , at which time a power-fail interrupt is generated (if enabled). CPU continues normal operation. | | F | On<br>(Periodically) | Off | Off | Yes | V <sub>POR</sub> < V <sub>DD</sub> < V <sub>RST</sub> . Power-fail detected. CPU goes into reset. Power-fail monitor turns on periodically. | | G | On | On | On | _ | V <sub>DD</sub> > V <sub>RST</sub> . Crystal warmup time, t <sub>XTAL_RDY</sub> . CPU resumes normal operation from 8000h. | | Н | On<br>(Periodically) | Off | Off | Yes | V <sub>POR</sub> < V <sub>DD</sub> < V <sub>RST</sub> . Power-fail detected. CPU goes into reset. Power-fail monitor turns on periodically. | | I | Off | Off | Off | _ | V <sub>DD</sub> < V <sub>POR</sub> . Device held in reset. No operation allowed. | Figure 2. Stop Mode Power-Fail Detection States with Power-Fail Monitor Enabled Table 4. Stop Mode Power-Fail Detection States with Power-Fail Monitor Enabled | STATE | POWER-FAIL | INTERNAL REGULATOR | CRYSTAL<br>OSCILLATOR | SRAM<br>RETENTION | COMMENTS | |-------|----------------------|--------------------|-----------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | А | On | Off | Off | Yes | Application enters stop mode. V <sub>DD</sub> > V <sub>RST</sub> . CPU in stop mode. | | В | On | Off | Off | Yes | Power drop too short. Power-fail not detected. | | С | On | On | On | Yes | V <sub>RST</sub> < V <sub>DD</sub> < V <sub>PFW</sub> . Power-fail warning detected. Turn on regulator and crystal. Crystal warmup time, t <sub>XTAL_RDY</sub> . Exit stop mode. | | D | On | Off | Off | Yes | Application enters stop mode. V <sub>DD</sub> > V <sub>RST</sub> . CPU in stop mode. | | E | On<br>(Periodically) | Off | Off | Yes | V <sub>POR</sub> < V <sub>DD</sub> < V <sub>RST</sub> . Power-fail detected. CPU goes into reset. Power-fail monitor turns on periodically. | | F | Off | Off | Off | _ | V <sub>DD</sub> < V <sub>POR</sub> . Device held in reset. No operation allowed. | Figure 3. Stop Mode Power-Fail Detection with Power-Fail Monitor Disabled ## Table 5. Stop Mode Power-Fail Detection States with Power-Fail Monitor Disabled | STATE | POWER-FAIL | INTERNAL<br>REGULATOR | CRYSTAL<br>OSCILLATOR | SRAM<br>RETENTION | COMMENTS | |-------|------------|-----------------------|-----------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | А | Off | Off | Off | Yes | Application enters stop mode. VDD > VRST. CPU in stop mode. | | В | Off | Off | Off | Yes | V <sub>DD</sub> < V <sub>PFW</sub> . Power-fail not detected because power-fail monitor is disabled. | | С | On | On | On | Yes | V <sub>RST</sub> < V <sub>DD</sub> < V <sub>PFW</sub> . An interrupt occurs that causes the CPU to exit stop mode. Power-fail monitor is turned on, detects a power-fail warning, and sets the power-fail interrupt flag. Turn on regulator and crystal. Crystal warmup time, t <sub>XTAL_RDY</sub> . On stop mode exit, CPU vectors to the higher priority of power-fail and the interrupt that causes stop mode exit. | Table 5. Stop Mode Power-Fail Detection States with Power-Fail Monitor Disabled (continued) | STATE | POWER-FAIL | INTERNAL<br>REGULATOR | CRYSTAL<br>OSCILLATOR | SRAM<br>RETENTION | COMMENTS | |-------|----------------------|-----------------------|-----------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D | Off | Off | Off | Yes | Application enters stop mode. VDD > VRST. CPU in stop mode. | | E | On<br>(Periodically) | Off | Off | Yes | V <sub>POR</sub> < V <sub>DD</sub> < V <sub>RST</sub> . An interrupt occurs that causes the CPU to exit stop mode. Power-fail monitor is turned on, detects a power-fail, and puts CPU in reset. Power-fail monitor is turned on periodically. | | F | Off | Off | Off | _ | V <sub>DD</sub> < V <sub>POR</sub> . Device held in reset. No operation allowed. | CMOS design guidelines for any semiconductor require that no pin be taken above $V_{\mbox{\scriptsize DD}}$ or below GND. Violation of this guideline can result in a hard failure (damage to the silicon inside the device) or a soft failure (unintentional modification of memory contents). Voltage spikes above or below the device's absolute maximum ratings can potentially cause a devastating IC latchup. Microcontrollers commonly experience negative voltage spikes through either their power pins or general-purpose I/O pins. Negative voltage spikes on power pins are especially problematic as they directly couple to the internal power buses. Devices such as keypads can conduct electrostatic discharges directly into the microcontroller and seriously damage the device. System designers must protect components against these transients that can corrupt system memory. #### **Additional Documentation** Engineers must have the following documents to fully use this device: - This data sheet, containing pin descriptions, feature overviews, and electrical specifications. - The device-appropriate user guide, containing detailed information and programming guidelines for core features and peripherals. - Errata sheets for specific revisions noting deviations from published specifications. For information regarding these documents, visit Technical Support at <a href="mailto:support.maximintegrated.com/micro">support.maximintegrated.com/micro</a>. #### MAXQ611 #### **Development and Technical Support** Contact technical support for information about highly versatile, affordable development tools, available from Maxim Integrated and third-party vendors. - Evaluation kits - Compilers - Integrated development environments (IDEs) - · USB interface modules for programming and debugging For technical support, go to support.maximintegrated.com/micro. ## **Ordering Information/Selector Guide** | PART | TEMP RANGE | OPERATING<br>VOLTAGE (V) | PROGRAM<br>MEMORY (KB) | DATA<br>MEMORY (KB) | GPIO | PIN-PACKAGE | |------------------|----------------|--------------------------|------------------------|---------------------|------|--------------| | MAXQ611J-XXXX+T* | -20°C to +70°C | 1.70 to 3.6 | 80 Flash | 2 | 32 | 44 TQFN-EP** | | MAXQ611X-XXXX+ | -20°C to +70°C | 1.70 to 3.6 | 80 Flash | 2 | 38 | Bare die | **Note:** The 4-digit suffix "-XXXX" indicates a device preprogrammed at Maxim Integrated with proprietary customer-supplied software. For more information on factory preprogramming of this device, contact Maxim Integrated at <a href="support.maximintegrated.com/micro">support.maximintegrated.com/micro</a>. ## **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE TYPE | PACKAGE CODE | OUTLINE NO. | LAND PATTERN NO. | |--------------|--------------|----------------|------------------| | 44 TQFN-EP | T4477+3C | <u>21-0144</u> | <u>90-0128</u> | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel. <sup>\*</sup>Future product—contact factory for availability. <sup>\*\*</sup>EP = Exposed pad. # **Appendix A** ## I<sup>2</sup>C Serial Peripheral Specifications (See Figure 4 and Figure 5.) | 24244 | 0.41501 | CONDITIONS | STANDAR | RD MODE | FAST | | | |----------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|---------------------------|---------------------------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | MIN | MAX | UNITS | | Input Low Voltage | V <sub>IL_I2C</sub> | Supply voltages that mismatch I <sup>2</sup> C bus levels must relate input levels to the R <sub>P</sub> pullup voltage | -0.5 | 0.3 x V <sub>DD</sub> | -0.5 | 0.3 x V <sub>DD</sub> | V | | Input High Voltage | V <sub>IH_I2C</sub> | Supply voltages that mismatch I <sup>2</sup> C bus levels must relate input levels to the R <sub>P</sub> pullup voltage | 0.7 x V <sub>DD</sub> | | 0.7 x V <sub>DD</sub> | V <sub>DD</sub> +<br>0.5V | V | | Input Hysteresis<br>(Schmitt) | V <sub>IHYS_I2C</sub> | V <sub>DD</sub> > 2V | | | 0.05 x<br>V <sub>DD</sub> | | V | | Output Logic-Low (Open Drain or Open Collector) | V <sub>OL_I2C</sub> | V <sub>DD</sub> > 2V, 3mA sink current | 0 | 0.4 | 0 | 0.4 | V | | Capacitive Load for Each Bus Line | C <sub>B</sub> | | | 400 | | 400 | рF | | Output Fall Time from V <sub>IH_MIN</sub> to V <sub>IL_MAX</sub> with Bus Capacitance from 10pF to 400pF | <sup>t</sup> OF_I2C | t <sub>R/F_I2C</sub> exceeds<br>t <sub>OF_I2C</sub> , which permits<br>RS to be connected as<br>shown in figure | | 250 | 20 +<br>0.1C <sub>B</sub> | 250 | ns | | Pulse Width of Spike<br>Filtering That Must Be<br>Suppressed by Input<br>Filter | <sup>t</sup> SP_I2C | | | | 0 | 50 | ns | | Input Current on I/O | I <sub>IN_I2C</sub> | Input voltage from 0.1 x V <sub>DD</sub> to 0.9 x V <sub>DD</sub> | -10 | +10 | -10 | +10 | μΑ | | I/O Capacitance | C <sub>IO_I2C</sub> | | | 10 | | 10 | рF | | I <sup>2</sup> C Bus Operating<br>Frequency | f <sub>I2C</sub> | | 0 | 100 | 0 | 400 | kHz | | System Frequency | f <sub>SYS</sub> | | 0.90 | | 3.60 | | MHz | | I <sup>2</sup> C Bit Rate | f <sub>I2C</sub> | | | f <sub>SYS</sub> /8 | | f <sub>SYS</sub> /8 | Hz | | Hold Time After<br>(Repeated) START | <sup>t</sup> HD:STA | | 4.0 | | 0.6 | | μs | | Clock Low Period | tLOW_I2C | | 4.7 | | 1.3 | | μs | | Clock High Period | tHIGH_I2C | | 4.0 | | 0.6 | | μs | | Setup Time for Repeated START | <sup>t</sup> SU:STA | | 4.7 | | 0.6 | | μs | ## I<sup>2</sup>C Serial Peripheral Specification (continued) (See Figure 4 and Figure 5.) | DADAMETED | OVMDOL | CONDITIONS | STANDAR | D MODE | FAST I | MODE | шито | |-----------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|---------------------------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | MIN | MAX | UNITS | | Hold Time for Data | <sup>t</sup> HD:DAT | A device must internally provide a hold time of at least 300ns for V <sub>IH_I2C(MIN)</sub> to bridge the undefined region of the falling edge of SCL. The maximum t <sub>HD:DAT</sub> needs to be met only if the device does not stretch the SCL low period | 0 | 3.45 | 0 | 0.9 | μs | | Setup Time for Data | <sup>†</sup> SU:DAT | A fast-mode I <sup>2</sup> C bus device can be used in a standard-mode I <sup>2</sup> C bus system; if such a device does not stretch the low period of the SCL signal, it must output the next data bit to the SDA line t <sub>R</sub> _I <sub>2</sub> C(MAX) + t <sub>SU:DAT</sub> = 1000 + 250 = 1250ns (according to the standard-mode I <sup>2</sup> C specification) before the SCL line is released | 250 | | 100 | | ns | | SDA/SCL Fall Time | t <sub>F_I2C</sub> | | | 300 | 20 +<br>0.1C <sub>B</sub> | 300 | ns | | SDA/SCL Rise Time | t <sub>R_I2C</sub> | | | 1000 | 20 +<br>0.1C <sub>B</sub> | 300 | ns | | Setup Time for STOP | t <sub>SU:STO</sub> | | 4.0 | | 0.6 | | μs | | Bus Free Time Between STOP and START | t <sub>BUF</sub> | | 4.7 | | 1.3 | | μs | | Noise Margin at the<br>Low Level for Each<br>Connected Device<br>(Including Hysteresis) | V <sub>nL_I2C</sub> | | 0.1 x V <sub>DD</sub> | | 0.1 x V <sub>DD</sub> | | V | | Noise Margin at the<br>Low Level for Each<br>Connected Device<br>(Including Hysteresis) | V <sub>nH_I2C</sub> | | 0.2 x V <sub>DD</sub> | | 0.2 x V <sub>DD</sub> | | V | # I<sup>2</sup>C Serial Diagrams Figure 4. Series Resistors ( $R_S$ ) for Protecting Against High-Voltage Spikes Figure 5. I<sup>2</sup>C Bus Controller Timing Diagram ## Serial Peripheral Interface (SPI) Specifications (See Figure 6 and Figure 7.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------|--------------------|------------|-----------------------------|---------------------|---------------------|-------| | SPI Master Frequency | f <sub>MCK</sub> | | | | f <sub>SYS</sub> /2 | MHz | | SPI Slave Frequency | f <sub>SCK</sub> | | | | f <sub>SYS</sub> /4 | MHz | | SPI Master Period | t <sub>MCK</sub> | | | 1/f <sub>MCK</sub> | | | | SPI Slave Period | t <sub>SCK</sub> | | | 1/f <sub>SCK</sub> | | | | SCLK Output Pulse-Width High/<br>Low | t <sub>MCH</sub> , | | t <sub>MCK</sub> /2<br>- 35 | | | ns | | MOSI Output Hold Time After SCLK Sample Edge | t <sub>MOH</sub> | | t <sub>MCK</sub> /2<br>- 35 | | | ns | | MOSI Output Valid to Sample Edge | t <sub>MOV</sub> | | t <sub>MCK</sub> /2<br>- 35 | | | ns | | MISO Input Valid to SCLK Sample<br>Edge Rise/Fall Setup | t <sub>MIS</sub> | | 35 | | | ns | | MISO Input to SCLK Sample Edge<br>Rise/Fall Hold | t <sub>MIH</sub> | | 0 | | | ns | | SCLK Input Pulse-Width High/Low | tsch, tscl | | | t <sub>SCK</sub> /2 | | ns | | SSEL Active to First Shift Edge | t <sub>SSE</sub> | | | 50 | | ns | | MOSI Input to SCLK Sample Edge Rise/Fall Setup | tsis | | 35 | | | ns | | MOSI Input from SCLK Sample<br>Edge Transition Hold | tsıн | | 35 | | | ns | | MISO Output Valid After SCLK Shift<br>Edge Transition | tsov | | | | 70 | ns | | SCLK Inactive to SSEL Rising | t <sub>SD</sub> | | 35 | | | ns | ## **SPI Timing Diagrams** Figure 6. SPI Master Communication Timing Figure 7. SPI Slave Communication Timing ## **USART Mode 0 Specifications** (See Figure 8.) | PARAMETER | SYMBOL | CONDITIONS | MIN TYP MAX | UNITS | |-------------------------------|-------------------|------------|---------------------|-------| | USART Clock Period | t <sub>CLCL</sub> | | 1/f <sub>SYS</sub> | | | TXD Clock Period | 4 | SM2 = 0 | 12t <sub>CLCL</sub> | ns | | TAD Clock Period | t <sub>XLXL</sub> | SM2 = 1 | 4t <sub>CLCL</sub> | ns | | TVD Clock High Time | 4 | SM2 = 0 | 3t <sub>CLCL</sub> | ns | | TXD Clock High Time | txhxl | SM2 = 1 | 2t <sub>CLCL</sub> | ns | | RXD Output Data Valid to TXD | 4 | SM2 = 0 | 10t <sub>CLCL</sub> | ns | | Clock Rising Edge | tQVXH | SM2 = 1 | 3t <sub>CLCL</sub> | ns | | RXD Output Data Hold from TXD | <b>t</b> | SM2 = 0 | 2t <sub>CLCL</sub> | ns | | Clock Rising Edge | <sup>t</sup> xhqh | SM2 = 1 | t <sub>CLCL</sub> | ns | | RXD Input Data Valid to TXD | <b>t</b> | SM2 = 0 | tCLCL | ns | | Clock Rising Edge | t <sub>DVXH</sub> | SM2 = 1 | t <sub>CLCL</sub> | ns | | RXD Input Data Hold after TXD | t <b>.</b> | SM2 = 0 | tCLCL | ns | | Clock Rising Edge | txhdh | SM2 = 1 | tclcl | ns | # **USART Timing** Figure 8. USART Timing Diagram ## **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 0 | 6/14 | Initial release | _ | | 1 | 12/14 | Updated General Description and Benefits and Features sections; added Typical Operating Characteristics; replaced Table 2; added new Figures 1–4 and renumbered remaining figures; updated IR Module section; corrected part number in Figure 9 | 1, 4, 6–9, 13 | For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.