Power-Off Protection $\pm 5 \mathrm{~V},+12 \mathrm{~V}$, Quad SPST Switches with $5 \Omega$ On Resistance

## FEATURES

## Power-off protection

Switch guaranteed off with no power supplies present Inputs are high impedance with no power
Switch turns off when input $>\mathrm{V}_{\mathrm{DD}}+\mathrm{V}_{\mathrm{T}}$
Overvoltage protection up to 16 V
PSS robust
Negative signal capability passes signals down to -5.5 V
$6.1 \Omega$ maximum on resistance
$1.4 \Omega$ on-resistance flatness
$\pm 3 \mathrm{~V}$ to $\pm 5.5 \mathrm{~V}$ dual supply
3 V to 12 V single supply
3 V logic compatible inputs
Rail-to-rail operation
16-lead TSSOP and 16-lead $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ LFCSP

## APPLICATIONS

## Hot swap applications

Data acquisition systems
Battery-powered systems

## Automatic test equipment

Communication systems
Relay replacement

## GENERAL DESCRIPTION

The ADG4612/ADG4613 contain four independent single-pole/single-throw (SPST) switches. The ADG4612 switches are turned on with Logic 1 on the appropriate control input. The ADG4613 has two switches with digital control logic similar to that of the ADG4612; the logic is inverted on the other two switches. Each switch conducts equally well in both directions when on, and each switch has an input signal range that extends to the supplies. The ADG4613 exhibits break-before-make switching action for use in multiplexer applications.

When no power supplies are present, the switch remains in the off condition, and the switch inputs are high impedance inputs, ensuring that no current flows, which can damage the switch or downstream circuitry. This is very useful in applications where analog signals may be present at the switch inputs before power is applied or where the user has no control over the power supply sequence.

In the off condition, signal levels up to 16 V are blocked. Also, when the analog input signal levels exceed $\mathrm{V}_{\mathrm{DD}}$ by $\mathrm{V}_{\mathrm{T}}$, the switch turns off.

## FUNCTIONAL BLOCK DIAGRAM



SWITCHES SHOWN FORA LOGIC 1 INPUT.
Figure 1.
The low on resistance of these switches make them ideal solutions for data acquisition and gain switching applications where low on resistance and distortion is critical. The onresistance profile is very flat over the full analog input range ensuring excellent linearity and low distortion when switching audio signals.

## PRODUCT HIGHLIGHTS

1. Power-Off Protection On Both S and D Pins.
2. PSS Robustness.
3. Overvoltage Protection up to 16 V .
4. $\quad 5.2 \Omega$ On Resistance.
5. 16 -Lead TSSOP and $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ LFCSP Packages.

## ADG4612/ADG4613

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
General Description .....  1
Functional Block Diagram .....  1
Product Highlights ..... 1
Specifications ..... 3
5 V Dual Supply ..... 3
12 V Single Supply .....  5
5 V Single Supply .....  7
Continuous Current Per Channel, Sx or Dx ..... 8
Power Supply Operation ..... 8
Absolute Maximum Ratings ..... 9
Thermal Resistance .....  9
ESD Caution. ..... 9
Pin Configurations and Function Descriptions ..... 10
Typical Performance Characteristics ..... 11
Test Circuits ..... 14
Terminology ..... 16
Theory of Operation ..... 17
Bipolar Operation and Single-Supply Operation ..... 18
Applications Information ..... 19
Outline Dimensions ..... 21
Ordering Guide ..... 22

## REVISION HISTORY

## 10/10-Revision 0: Initial Version

## SPECIFICATIONS

## 5 V DUAL SUPPLY

$\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted.
Table 1.

| Parameter | $25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH <br> Analog Signal Range (Normal Mode) <br> On Resistance (Ron) <br> On-Resistance Match Between Channels ( $\Delta$ Ron) <br> On-Resistance Flatness (Rflat (ON) | $\begin{aligned} & 5.2 \\ & 6.1 \\ & 0.05 \\ & \\ & 0.15 \\ & 1.4 \\ & 1.75 \end{aligned}$ | $\begin{aligned} & -5.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}} \\ & 7.6 \\ & 0.18 \\ & 2.2 \end{aligned}$ | V <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{SS}}=16 \mathrm{~V} \text { maximum } \\ & \mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-10 \mathrm{~mA} ; \text { see Figure } 22 \\ & \mathrm{~V}_{\mathrm{DD}}=+4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-10 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-10 \mathrm{~mA} \end{aligned}$ |
| LEAKAGE CURRENTS (NORMAL MODE) <br> Source Off Leakage, Is (Off) <br> Drain Off Leakage, $I_{D}$ (Off) <br> Channel On Leakage, $\mathrm{ID}_{\mathrm{D}}(\mathrm{On})$, $\mathrm{I}_{\mathrm{S}}(\mathrm{On})$ | $\begin{aligned} & \pm 5 \\ & \pm 10 \\ & \pm 5 \\ & \pm 10 \\ & \pm 10 \\ & \pm 16 \end{aligned}$ | $\pm 300$ <br> $\pm 300$ <br> $\pm 700$ | nA typ <br> nA max <br> nA typ <br> nA max <br> nA typ <br> nA max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=\mp 4.5 \mathrm{~V} \text {; see Figure } 23 \\ & \mathrm{~V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=\mp 4.5 \mathrm{~V} \text {; see Figure } 23 \\ & \mathrm{~V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{D}}= \pm 4.5 \mathrm{~V} \text {; see Figure } 24 \end{aligned}$ |
| LEAKAGE CURRENTS (ISOLATION MODE) <br> Source Off Leakage, Is (Off) <br> Drain Off Leakage, $I_{D}$ (Off) | $\begin{aligned} & \pm 0.03 \\ & \pm 0.1 \\ & \\ & \pm 8 \\ & \pm 22 \\ & \\ & \pm 0.03 \\ & \pm 0.1 \\ & \\ & \pm 8 \\ & \pm 22 \end{aligned}$ | $\begin{aligned} & \pm 2.5 \\ & \pm 30 \\ & \pm 2.5 \\ & \pm 30 \end{aligned}$ | $\mu \mathrm{A}$ typ $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ typ $\mu$ Amax <br> $\mu \mathrm{A}$ typ $\mu \mathrm{A} \max$ <br> $\mu \mathrm{A}$ typ $\mu \mathrm{A}$ max | $\mathrm{V}_{\mathrm{DD}}=0 \mathrm{~V}$ or floating, $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ or floating, $\mathrm{GND}=0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{S}}=-5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10.5 \mathrm{~V}$; or $\mathrm{V}_{\mathrm{S}}=+10.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-5.5 \mathrm{~V}$; <br> see Figure 23 $\begin{aligned} & V_{D D}=+5.5 \mathrm{~V}, \mathrm{~V}_{S S}=-5.5 \mathrm{~V} \text { or } 0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=-5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10.5 \mathrm{~V} \text {; or } \mathrm{V}_{S}=+10.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-5.5 \mathrm{~V} \text {; } \end{aligned}$ <br> see Figure 23 <br> $\mathrm{V}_{\mathrm{DD}}=0 \mathrm{~V}$ or floating, $\mathrm{V}_{5 S}=0 \mathrm{~V}$ or floating, $\mathrm{GND}=0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{S}}=-5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10.5 \mathrm{~V}$; or $\mathrm{V}_{\mathrm{S}}=+10.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-5.5 \mathrm{~V}$; <br> see Figure 23 <br> $\mathrm{V}_{\mathrm{DD}}=+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5.5 \mathrm{~V}$ or 0 V <br> $\mathrm{V}_{\mathrm{S}}=-5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10.5 \mathrm{~V}$; or $\mathrm{V}_{\mathrm{S}}=+10.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-5.5 \mathrm{~V}$; <br> see Figure 23 |
| DIGITAL INPUTS <br> Input High Voltage, Vinh <br> Input Low Voltage, VINL <br> Input Current, INL <br> Input Current, $l_{\text {INH }}$ <br> Logic Pull-Down Resistance, RPD <br> Digital Input Capacitance, C IN | $\begin{aligned} & \pm 0.015 \\ & \pm 0.1 \\ & \pm 13 \\ & \pm 16 \\ & 400 \\ & 4 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 0.8 \\ & \pm 0.15 \\ & \pm 18 \end{aligned}$ | $\vee$ min <br> V max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A} \max$ <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> k $\Omega$ typ <br> pF typ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{GND}} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}} \end{aligned}$ |
| DYNAMIC CHARACTERISTICS ${ }^{1}$ <br> ton <br> toff | $\begin{aligned} & 73 \\ & 125 \\ & 100 \\ & 125 \end{aligned}$ | $\begin{aligned} & 149 \\ & 149 \end{aligned}$ | ns typ ns max ns typ ns max | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V} ; \text { see Figure } 25 \\ & \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V} \text {; see Figure } 25 \end{aligned}$ |

## ADG4612/ADG4613



[^0]
## 12 V SINGLE SUPPLY

$\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted.
Table 2.

| Parameter | $25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH |  |  |  |  |
| Analog Signal Range |  | -5.5 V to $\mathrm{V}_{\mathrm{DD}}$ | V | $\mathrm{V}_{\text {D }}$ to $\mathrm{V}_{\text {SS }}=16 \mathrm{~V}$ maximum |
| On-Resistance (Ros) | 4.5 |  | $\Omega$ typ | $\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}$ to $+10 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-10 \mathrm{~mA}$; see Figure 22 |
|  | 5.1 | 6.4 | $\Omega$ max | $\mathrm{V}_{\mathrm{DD}}=10.8 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=0 \mathrm{~V}$ |
| On-Resistance Match Between Channels ( $\Delta$ Ron) | 0.05 |  | $\Omega$ typ | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$ to $+10 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-10 \mathrm{~mA}$ |
|  | 0.15 | 0.18 | $\Omega$ max |  |
| On-Resistance Flatness (Rflat (on) | 1 |  | $\Omega$ typ | $\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}$ to $+10 \mathrm{~V}, \mathrm{I}_{\mathrm{s}}=-10 \mathrm{~mA}$ |
|  | 1.25 | 1.6 | $\Omega$ max |  |
| LEAKAGE CURRENTS |  |  |  |  |
| Normal Mode |  |  |  | $\mathrm{V}_{\mathrm{DD}}=13.2 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ |
| Source Off Leakage, Is (Off) | $\pm 3$ |  | nA typ | $V_{S}=1 \mathrm{~V} / 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V} / 1 \mathrm{~V}$; see Figure 23 |
|  | $\pm 10$ | $\pm 200$ | nA max |  |
| Drain Off Leakage, $\mathrm{l}_{\mathrm{D}}$ (Off) | $\pm 3$ |  | nA typ | $\mathrm{V}_{\mathrm{S}}=1 \mathrm{~V} / 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V} / 1 \mathrm{~V}$; see Figure 23 |
|  | $\pm 10$ | $\pm 200$ | nA max |  |
| Channel On Leakage, $\mathrm{I}_{\mathrm{D}}(\mathrm{On}), \mathrm{I}_{\mathrm{S}}(\mathrm{On})$ | $\pm 7$ |  | nA typ | $\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{D}}=1 \mathrm{~V}$ or 10 V ; Figure 24 |
|  | $\pm 11$ | $\pm 300$ | nA max |  |
| Isolation Mode |  |  |  |  |
| Source Off Leakage, Is (Off) | $\pm 0.05$ |  | $\mu \mathrm{A}$ typ | $V_{D D}=0 V$ or floating, $V_{S S}=0 V$ or floating, $\mathrm{GND}=0 \mathrm{~V}$ |
|  | $\pm 0.3$ | $\pm 3$ | $\mu \mathrm{A}$ max | $\mathrm{V}_{\mathrm{S}}=1 \mathrm{~V} / 16 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=16 \mathrm{~V} / 1 \mathrm{~V}$; see Figure 23 |
|  | $\pm 10$ |  | $\mu A$ typ | $\mathrm{V}_{\mathrm{DD}}=13.2 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=16 \mathrm{~V} / 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=1 \mathrm{~V} / 16 \mathrm{~V} \text {; }$ see Figure 23 |
|  | $\pm 28$ | $\pm 38$ | $\mu \mathrm{A}$ max |  |
| Drain Off Leakage, $\mathrm{l}_{\mathrm{D}}$ (Off) | $\pm 0.05$ |  | $\mu \mathrm{A}$ typ | $\mathrm{V}_{\mathrm{DD}}=0 \mathrm{~V}$ or floating, $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ or floating, $\mathrm{GND}=0 \mathrm{~V} \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 16 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=16 \mathrm{~V} / 1 \mathrm{~V}$; see Figure 23 |
|  | $\pm 0.3$ | $\pm 3$ | $\mu \mathrm{A}$ max |  |
|  | $\pm 10$ |  | $\mu \mathrm{A}$ typ | $\begin{aligned} & V_{D D}=13.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=16 \mathrm{~V} / 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=1 \mathrm{~V} / 16 \mathrm{~V} \text {; see Figure } 23 \end{aligned}$ |
|  | $\pm 28$ | $\pm 38$ | $\mu \mathrm{A}$ max |  |
| DIGITAL INPUTS |  |  |  |  |
| Input High Voltage, $\mathrm{V}_{\text {INH }}$ |  | 2.0 | $\checkmark$ min |  |
| Input Low Voltage, VINL |  | 0.8 | $V$ max |  |
| Input Current, InL | $\pm 0.015$ |  | $\mu \mathrm{A}$ typ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{GND}}$ |
|  | $\pm 0.1$ | $\pm 0.15$ | $\mu \mathrm{A}$ max |  |
| Input Current, $\mathrm{I}_{\text {NH }}$ | $\pm 13$ |  | $\mu \mathrm{A}$ typ | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ |
|  | $\pm 16$ | $\pm 18$ | $\mu \mathrm{A}$ max |  |
| Input Current, 1 INH | $\pm 34$ |  | $\mu \mathrm{A}$ typ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}$ |
|  | $\pm 40$ | $\pm 42$ | $\mu \mathrm{A}$ max |  |
| Logic Pull-Down Resistance, RpD | 400 |  | $k \Omega \operatorname{typ}$ |  |
| Digital Input Capacitance, $\mathrm{C}_{\text {IN }}$ | 4 |  | pF typ |  |
| DYNAMIC CHARACTERISTICS¹ |  |  |  |  |
| ton | 46 |  | ns typ | $\mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 73 | 90 | ns max | $\mathrm{V}_{s}=8 \mathrm{~V}$; see Figure 25 |
| toff | 70 |  | ns typ | $\mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
|  | 91 | 103 | ns max | $\mathrm{V}_{\mathrm{s}}=8 \mathrm{~V}$; see Figure 25 |

## ADG4612/ADG4613

| Parameter | $25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| Break-Before-Make Time Delay, t $_{D}$ | 17 |  | ns typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
| (ADG4613 Only) |  | 11 | ns min | $\mathrm{V}_{51}=\mathrm{V}_{52}=8 \mathrm{~V}$; see Figure 26 |
| Fault Response Time | 250 |  | ns typ | $\mathrm{V}_{S}=9 \mathrm{~V}$ to $15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
| Fault Recovery Time | 1.4 |  | $\mu \mathrm{styp}$ | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ to $15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ |
| Threshold Voltage, $\mathrm{V}_{T}$ | 1.8 |  | V typ |  |
| Charge Injection | 292 |  | pC typ | $\mathrm{V}_{s}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}$; see Figure 27 |
| Off Isolation | -56 |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$; see Figure 28 |
| Channel-to-Channel Crosstalk | -74 |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$; see Figure 29 |
| Total Harmonic Distortion + Noise, THD + N | 0.26 |  | \% typ | $R \mathrm{~L}=110 \Omega, 6 \mathrm{~V}$ p-p, $\mathrm{f}=20 \mathrm{~Hz}$ to 20 kHz ; see Figure 31 |
| Insertion Loss | -0.27 |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} ; \mathrm{f}=1 \mathrm{MHz}$; see Figure 30 |
| -3 dB Bandwidth | 250 |  | MHz typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$; see Figure 30 |
| $\mathrm{C}_{s}$ (Off) | 11.5 |  | pF typ | $\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\mathrm{D}}$ (Off) | 11.5 |  | pF typ | $\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\mathrm{D}}(\mathrm{On}), \mathrm{C}_{S}(\mathrm{On})$ | 48 |  | pF typ | $\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| POWER REQUIREMENTS |  |  |  |  |
| Idd |  |  | $\mu \mathrm{A}$ typ | $\mathrm{V}_{\mathrm{DD}}=13.2 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ |
|  | 90 |  |  | Digital inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |
|  | 140 | 165 | $\mu \mathrm{A}$ max |  |
| IDD | 600 |  | $\mu \mathrm{A}$ typ | Digital inputs $=5 \mathrm{~V}$ |
|  | 660 | 900 | $\mu \mathrm{A}$ max |  |
| Isolation Mode IDD | 90140 |  |  | $\mathrm{V}_{\mathrm{DD}}=13.2 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ or floating |
|  |  |  | $\mu \mathrm{A}$ typ | $\mathrm{V}_{\mathrm{s}}=16 \mathrm{~V}$ or 1 V |
|  |  | 165 | $\mu \mathrm{A}$ max | Digital inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |

[^1]
## 5 V SINGLE SUPPLY

$\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted.
Table 3.

| Parameter | $25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH <br> Analog Signal Range On-Resistance (Ron) <br> On-Resistance Match Between Channels (ARon) <br> On-Resistance Flatness (Rflat (on) | $\begin{aligned} & 12.5 \\ & 14.7 \\ & 0.15 \\ & 0.5 \\ & 6.2 \\ & 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & -5.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}} \\ & 17 \\ & 0.6 \\ & 8.9 \end{aligned}$ | V <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}} \text { to } \mathrm{V}_{\mathrm{SS}}=16 \mathrm{~V} \text { maximum } \\ & \mathrm{V}_{\mathrm{S}}=0 \mathrm{~V} \text { to }+4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-10 \mathrm{~mA} \text {; see Figure } 22 \\ & \mathrm{~V}_{\mathrm{DD}}=4.5 \mathrm{~V}, \mathrm{~V} S \\ & \mathrm{~V}_{\mathrm{S}}=0 \mathrm{~V} \text { to }+4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-10 \mathrm{~mA} \\ & \\ & \mathrm{~V}_{\mathrm{S}}=0 \mathrm{~V} \text { to }+4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-10 \mathrm{~mA} \end{aligned}$ |
| LEAKAGE CURRENTS <br> Normal Mode <br> Source Off Leakage, IS (Off) <br> Drain Off Leakage, Io (Off) <br> Channel On Leakage, $I_{D}(O n), I_{s}(O n)$ <br> Isolation Mode <br> Source Off Leakage, Is (Off) <br> Drain Off Leakage, lo (Off) | $\begin{aligned} & \pm 0.8 \\ & \pm 3 \\ & \pm 0.8 \\ & \pm 3 \\ & \pm 2 \\ & \pm 5 \\ & \pm 0.05 \\ & \\ & \pm 0.15 \\ & \pm 10 \\ & \pm 28 \\ & \pm 0.05 \\ & \pm 0.15 \\ & \pm 10 \\ & \pm 28 \end{aligned}$ | $\begin{aligned} & \pm 80 \\ & \pm 80 \\ & \pm 120 \\ & \pm 3 \\ & \pm 38 \\ & \pm 3 \\ & \pm 38 \end{aligned}$ | nA typ <br> nA max <br> nA typ <br> nA max <br> nA typ <br> nA max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A} \max$ | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=4.5 \mathrm{~V} / 1 \mathrm{~V} \text {; see Figure } 23 \\ & \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=4.5 \mathrm{~V} / 1 \mathrm{~V} \text {; see Figure } 23 \\ & \\ & \mathrm{~V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{D}}=1 \mathrm{~V} \text { or } 4.5 \mathrm{~V} \text {; see Figure } 24 \\ & \\ & \\ & \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V} \text { or floating, } \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} \text { or floating, } \\ & \mathrm{GND}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 16 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=16 \mathrm{~V} / 1 \mathrm{~V} \text {; see Figure } 23 \\ & \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 16 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=16 \mathrm{~V} / 1 \mathrm{~V} \text {; Figure } 23 \\ & \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V} \text { or floating, } \mathrm{V} \text { SS }=0 \mathrm{~V} \text { or floating, } \\ & \mathrm{GND}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 16 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=16 \mathrm{~V} / 1 \mathrm{~V} \text {; see Figure } 23 \\ & \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=1 \mathrm{~V} / 16 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=16 \mathrm{~V} / 1 \mathrm{~V} \text {; see Figure } 23 \end{aligned}$ |
| DIGITAL INPUTS <br> Input High Voltage, Vinh <br> Input Low Voltage, VINL Input Current, linL <br> Input Current, linh <br> Logic Pull-Down Resistance, R RD Digital Input Capacitance, $\mathrm{C}_{\mathrm{IN}}$ | $\begin{aligned} & \pm 0.015 \\ & \pm 0.1 \\ & \pm 13 \\ & \pm 16 \\ & 400 \\ & 4 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 0.8 \end{aligned}$ $\pm 0.15$ $\pm 18$ | $\vee$ min <br> $V$ max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> k $\Omega$ typ <br> pF typ | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{GND}} \\ & \mathrm{~V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{DD}} \end{aligned}$ |
| DYNAMIC CHARACTERISTICS¹ <br> ton <br> toff <br> Break-Before-Make Time Delay, to (ADG4613 Only) <br> Fault Response Time <br> Fault Recovery Time <br> Threshold Voltage, $\mathrm{V}_{\mathrm{T}}$ <br> Charge Injection <br> Off Isolation | $\begin{aligned} & 116 \\ & 190 \\ & 87 \\ & 120 \\ & 70 \\ & \\ & 240 \\ & 1.2 \\ & 1.8 \\ & 75 \\ & -54 \end{aligned}$ | 226 136 32 | ns typ <br> ns max <br> ns typ <br> ns max <br> ns typ <br> ns min <br> ns typ <br> $\mu \mathrm{styp}$ <br> V typ <br> pC typ <br> dB typ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=300 \Omega, C_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V} ; \text { see Figure } 25 \\ & \mathrm{R}_{\mathrm{L}}=300 \Omega, C_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V} ; \text { see Figure } 25 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, C_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S} 1}=\mathrm{V}_{\mathrm{S} 2}=3 \mathrm{~V} ; \text { see Figure } 26 \\ & \mathrm{~V}_{\mathrm{S}}=2 \mathrm{~V} \text { to } 8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=2 \mathrm{~V} \text { to } 8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \\ & \\ & \mathrm{~V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=0 \Omega, C_{\mathrm{L}}=1 \mathrm{nF} \text {; see Figure } 27 \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega, C_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz} \text {; see Figure } 28 \end{aligned}$ |

## ADG4612/ADG4613

| Parameter | $25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| Channel-to-Channel Crosstalk | -71 |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}$; see Figure 29 |
| Total Harmonic Distortion + Noise, THD + N | 0.85 |  | \% typ | $\mathrm{R}_{\mathrm{L}}=110 \Omega, \mathrm{f}=20 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, \mathrm{~V}_{\mathrm{s}}=3.5 \mathrm{~V} \mathrm{p}-\mathrm{p} ;$ see Figure 31 |
| Insertion Loss | -0.5 |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{L}=5 \mathrm{pF} ; \mathrm{f}=1 \mathrm{MHz}$; see Figure 30 |
| -3 dB Bandwidth | 293 |  | $\begin{aligned} & \mathrm{MHz} \\ & \text { typ } \end{aligned}$ | $R_{L}=50 \Omega, C_{L}=5 \mathrm{pF}$; see Figure 30 |
| $\mathrm{C}_{s}$ (Off) | 14 |  | pF typ | $\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $C_{\text {d }}$ (Off) | 14 |  | pF typ | $\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\mathrm{D}}(\mathrm{On}), \mathrm{C}_{\text {S }}(\mathrm{On})$ | 50 |  | pF typ | $\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| POWER REQUIREMENTS |  |  |  |  |
| Normal Mode |  |  |  | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=0 \mathrm{~V}$ |
| IDD | 90 |  | $\mu \mathrm{A}$ typ | Digital inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |
|  | 140 | 165 | $\mu \mathrm{A}$ max |  |
| Isolation Mode |  |  |  | $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=0 \mathrm{~V}$ or floating |
| IdD | 90 |  | $\mu \mathrm{A}$ typ | Digital inputs $=0 \mathrm{~V}$ or 5.5 V |
|  | 140 | 165 | $\mu \mathrm{A}$ max | $\mathrm{V}_{\mathrm{S}}=1 \mathrm{~V} / 16 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=16 \mathrm{~V} / 1 \mathrm{~V}$ |

${ }^{1}$ Guaranteed by design, not subject to production test.

## CONTINUOUS CURRENT PER CHANNEL, SX OR DX

Table 4.

| Parameter | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | Unit |
| :---: | :---: | :---: | :---: |
| CONTINUOUS CURRENT, Sx OR Dx |  |  |  |
| $V_{D D}=+5 \mathrm{~V}, \mathrm{~V}_{S S}=-5 \mathrm{~V}$ |  |  |  |
| TSSOP ( $\theta_{\text {JA }}=112^{\circ} \mathrm{C} / \mathrm{W}$ ) | 109 | 52 | mA maximum |
| LFCSP ( $\theta_{\mathrm{JA}}=48.7^{\circ} \mathrm{C} / \mathrm{W}$ ) | 160 | 83 | mA maximum |
| $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ |  |  |  |
| TSSOP ( $\theta_{\text {JA }}=112^{\circ} \mathrm{C} / \mathrm{W}$ ) | 113 | 56 | mA maximum |
| LFCSP ( $\theta_{\text {JA }}=48.7^{\circ} \mathrm{C} / \mathrm{W}$ ) | 175 | 87 | mA maximum |
| $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=0 \mathrm{~V}$ |  |  |  |
| TSSOP ( $\theta_{\text {jA }}=112^{\circ} \mathrm{C} / \mathrm{W}$ ) | 78 | 39 | mA maximum |
| LFCSP ( $\theta_{\mathrm{JA}}=48.7^{\circ} \mathrm{C} / \mathrm{W}$ ) | 118 | 56 | mA maximum |

## POWER SUPPLY OPERATION

Temperature range is $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$, unless otherwise noted.
Table 5.

| Parameter | Min | Max | Unit | Comments |
| :--- | :--- | :--- | :--- | :--- |
| POWER SUPPLY |  | 16 | V |  |
| $V_{D D}$ to $V_{S S}$ | 2.7 | 16 | V | GND $=0 \mathrm{~V}$ |
| $\mathrm{~V}_{\mathrm{DD}}$ | -5.5 | 0 | V | $\mathrm{GND}=0 \mathrm{~V}$ |
| $\mathrm{~V}_{S S}$ | -5.5 | +10.5 | V | $\mathrm{GND}=0 \mathrm{~V}$ |

## ADG4612/ADG4613

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 6.

| Parameter | Rating |
| :--- | :--- |
| $V_{D D}$ to $V_{S S}$ | 18 V |
| $V_{D D}$ to $G N D$ | -0.3 V to +18 V |
| $\mathrm{~V}_{S S}$ to GND | +0.3 V to -7 V |
| Analog Inputs; $\mathrm{V}_{S}$ to $\mathrm{V}_{\mathrm{D}}$ | 18 V |
| Analog Inputs; $\mathrm{V}_{\mathrm{D}}, \mathrm{V}_{S}$ | -7 V to +18 V |
| Most Negative $\left(\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{D}}\right.$ or $\left.\mathrm{V}_{\mathrm{SS}}\right)$ to | 18 V |
| Most Positive $\left(\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{D}}, \mathrm{Inx}\right.$, or $\left.\mathrm{V}_{\mathrm{DD}}\right)$ |  |
| Digital Inputs, INx | $\mathrm{GND}-0.3 \mathrm{~V}$ to +18 V |
| Peak Current, Sx or Dx | 350 mA (pulsed at 1 ms, |
|  | $10 \%$ duty cycle max) |
| Continuous Current, Sx or Dx ${ }^{1}$ | Data $+15 \%$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Reflow Soldering Peak | $260(0 /-5)^{\circ} \mathrm{C}$ |
| Temperature, Pb-free |  |

[^2]Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Only one absolute maximum rating may be applied at any one time.

## THERMAL RESISTANCE

$\theta_{\text {IA }}$ is specified for a 4-layer board and, where applicable, with the exposed pad soldered to the board.

Table 7. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 16-Lead TSSOP | 112 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 16-Lead LFCSP | 48.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## ADG4612/ADG4613

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 2. TSSOP Pin Configuration


NOTES

1. EXPOSED PAD TIED TO SUBSTRATE, GND.
2. $\mathrm{NC}=\mathrm{NO}$ CONNECT

Figure 3. LFCSP Pin Configuration

Table 8. Pin Function Descriptions

| Pin No. |  | Mnemonic | Description |
| :---: | :---: | :---: | :---: |
| TSSOP | LFCSP |  |  |
| 1 | 15 | IN1 | Logic Control Input 1. This pin has an internal $400 \mathrm{k} \Omega$ pull-down resistor to GND. |
| 2 | 16 | D1 | Drain Terminal 1. Can be an input or output. |
| 3 | 1 | S1 | Source Terminal 1. Can be an input or output. |
| 4 | 2 | $\mathrm{V}_{\text {ss }}$ | Most Negative Power Supply Potential. |
| 5 | 3 | GND | Ground (0V) Reference. |
| 6 | 4 | S4 | Source Terminal 4. Can be an input or output. |
| 7 | 5 | D4 | Drain Terminal 4. Can be an input or output. |
| 8 | 6 | IN4 | Logic Control Input 4. This pin has an internal $400 \mathrm{k} \Omega$ pull-down resistor to GND. |
| 9 | 7 | IN3 | Logic Control Input 3. This pin has an internal $400 \mathrm{k} \Omega$ pull-down resistor to GND. |
| 10 | 8 | D3 | Drain Terminal 3. Can be an input or output. |
| 11 | 9 | S3 | Source Terminal 3. Can be an input or output. |
| 12 | 10 | NC | No Connection. |
| 13 | 11 | V ${ }_{\text {D }}$ | Most Positive Power Supply Potential. |
| 14 | 12 | S2 | Source Terminal 2. Can be an input or output. |
| 15 | 13 | D2 | Drain Terminal 2. Can be an input or output. |
| 16 | 14 | IN2 | Logic Control Input 2. This pin has an internal $400 \mathrm{k} \Omega$ pull-down resistor to GND. |
| N/A | 0 | EPAD | The exposed pad is connected to the substrate GND. For best heat dissipation, it is recommended that this pad be connected to GND. If heat dissipation is not a concern, it is possible to leave the pad floating. Connecting the exposed pad to $\mathrm{V}_{5 s}$ (if $\mathrm{V}_{5 s}$ is not equal to GND) can cause current to flow and can damage the part. |

Table 9. ADG4612 Truth Table

| ADG4612 INx | Switch Condition |
| :--- | :--- |
| 1 | On |
| 0 | Off |

Table 10. ADG4613 Truth Table

| ADG4613 INx | S1, S4 | S2, S3 |
| :--- | :--- | :--- |
| 0 | Off | On |
| 1 | On | Off |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. On Resistance as a Function of $V_{s,}, V_{D}$ (Dual Supply)


Figure 5. On Resistance as a Function of $V_{S}, V_{D}$ (Single Supply)


Figure 6. On Resistance as a Function of $V_{S}, V_{D}$ for Different Temperatures, 5 V Dual Supply


Figure 7. On Resistance as a Function of $V_{S}, V_{D}$ for Different Temperatures, 3 V Dual Supply


Figure 8. On Resistance as a Function of $V_{S}, V_{D}$ for Different Temperatures, 12 V Single Supply


Figure 9. On Resistance as a Function of $V_{S}, V_{D}$ for Different Temperatures,
5 V Single Supply

## ADG4612/ADG4613



Figure 10. Leakage Currents as a Function of Temperature, 5 V Dual Supply


Figure 11. Leakage Currents as a Function of Temperature, 3 V Dual Supply


Figure 12. Leakage Currents as a Function of Temperature, 12 V Single Supply


Figure 13. Leakage Currents as a Function of Temperature, 5 V Single Supply


Figure 14. IDD vs. Logic Level


Figure 15. Charge Injection vs. Source Voltage


Figure 16. ton/toff Times vs. Temperature


Figure 17. Off Isolation vs. Frequency


Figure 18. Crosstalk vs. Frequency


Figure 19. $T H D+N$ vs. Frequency


Figure 20. Fault Response Time/Fault Recovery Time


Figure 21. ACPSRR vs. Frequency

## ADG4612/ADG4613

## TEST CIRCUITS



Figure 22. On Resistance


Figure 23. Off Leakage


Figure 24. On Leakage


Figure 25. Switching Times


Figure 26. Break-Before-Make Time Delay, $t_{D}$


Figure 27. Charge Injection


Figure 28. Off Isolation


CHANNEL-TO-CHANNEL CROSSTALK $=20 \log \frac{\mathrm{~V}_{\text {OUT }}}{\mathrm{V}_{\mathrm{S}}}$
Figure 29. Channel-to-Channel Crosstalk


Figure 30. Bandwidth


Figure 31. THD + Noise

## ADG4612/ADG4613

## TERMINOLOGY

$I_{D D}$
$I_{D D}$ represents the positive supply current.
Iss
Iss represents the negative supply current.
$V_{\mathrm{D}}, \mathrm{V}_{\mathrm{s}}$
$V_{D}$ and $V_{s}$ represent the analog voltage on Terminal $D$ and Terminal S, respectively.
Ron
Ron represents the ohmic resistance between Terminal D and Terminal S.
$\Delta$ Ron $^{\prime}$
$\Delta$ Ron represents the difference between the Ron of any two channels.
$\mathbf{R}_{\text {flat (ON) }}$
Flatness that is defined as the difference between the maximum and minimum value of on resistance measured over the specified analog signal range is represented by $\mathrm{R}_{\mathrm{FLAT} \text { (ON). }}$
$\mathrm{I}_{\mathrm{s}}$ (Off)
$I_{S}$ (Off) is the source leakage current with the switch off.
$\mathrm{I}_{\mathrm{D}}$ (Off)
$\mathrm{I}_{\mathrm{D}}$ (Off) is the drain leakage current with the switch off.
$\mathrm{I}_{\mathrm{D}}(\mathbf{O n}), \mathrm{I}_{\mathrm{s}}(\mathbf{O n})$
$\mathrm{I}_{\mathrm{D}}(\mathrm{On})$ and $\mathrm{I}_{\mathrm{S}}(\mathrm{On})$ represent the channel leakage currents with the switch on.
$V_{\text {INL }}$
$\mathrm{V}_{\text {INL }}$ is the maximum input voltage for Logic 0 .
$V_{\text {INH }}$
$\mathrm{V}_{\text {INH }}$ is the minimum input voltage for Logic 1.
$\mathrm{I}_{\text {INL }}, \mathrm{I}_{\text {INH }}$
$\mathrm{I}_{\mathrm{INL}}$ and $\mathrm{I}_{\mathrm{INH}}$ represent the low and high input currents of the digital inputs.

## $\mathrm{C}_{\mathrm{D}}$ (Off)

$C_{D}$ (Off) represents the off switch drain capacitance, which is measured with reference to ground.
$\mathrm{C}_{\mathrm{s}}$ (Off)
$\mathrm{C}_{S}$ (Off) represents the off switch source capacitance, which is measured with reference to ground.
$\mathrm{C}_{\mathrm{D}}(\mathrm{On}), \mathrm{C}_{\mathrm{s}}(\mathrm{On})$
$C_{D}(\mathrm{On})$ and $C_{S}(\mathrm{On})$ represent on switch capacitances, which are measured with reference to ground.
$\mathrm{C}_{\text {IN }}$
$\mathrm{C}_{\text {IN }}$ is the digital input capacitance.
ton
ton represents the delay between applying the digital control input and the output switching on.
toff
toff represents the delay between applying the digital control input and the output switching off.
$t_{D}$
$t_{D}$ represents the off time measured between the $80 \%$ point of both switches when switching from one address state to another.

## Fault Response Time

Fault response time is the delay between a fault condition ( $\mathrm{V}_{\mathrm{s}}>$ $\mathrm{V}_{\mathrm{DD}}$ ) on an analog input and the corresponding output below $\mathrm{V}_{\mathrm{DD}}$.

## Fault Recovery Time

Fault recovery time is, in recovering from a fault condition, the delay between $50 \%$ of the input signal to $90 \%$ of the output signal.

## Charge Injection

A measure of the glitch impulse transferred from the digital input to the analog output during switching.

## Off Isolation

Off isolation is a measure of unwanted signal coupling through an off switch.

## Charge Injection

Charge injection is a measure of the glitch impulse transferred from the digital input to the analog output during switching.

## Crosstalk

Crosstalk is a measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.

## Bandwidth

Bandwidth is the frequency at which the output is attenuated by 3 dB .

## On Response

On response is the frequency response of the on switch.

## Insertion Loss

Insertion loss is the loss due to the on resistance of the switch.
Total Harmonic Distortion + Noise (THD + N)
The ratio of the harmonic amplitude plus noise of the signal to the fundamental is represented by THD + N.

## AC Power Supply Rejection Ratio (ACPSRR)

ACPSRR is the ratio of the amplitude of signal on the output to the amplitude of the modulation. This is a measure of the ability of the part to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.62 V p-p.

## THEORY OF OPERATION

The ADG4612/ADG4613 contain four independent single-pole/single-throw (SPST) switches. Each switch is rail-to-rail and conducts equally well in both directions when on.
The ADG4612/ADG4613 has two modes of operation: normal mode and isolation mode.
The operation modes are made possible by a special detection circuitry that monitors the voltage levels at the source or drain terminals and $V_{D D}$ relative to ground. Depending on these voltage levels, the device operates in normal mode or isolation mode accordingly.
Isolation mode is a useful feature that isolates the inputs from the outputs where input signals may be present before supplies or during positive fault conditions that can occur in applications.

## Normal Mode

In normal mode, the switch functions as a normal $4 \times$ SPST switch, whereby the switch is controlled by the logic input pins, IN1 to IN4.
The following three conditions need to be satisfied for the switch to be in the on condition;

- $\mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$; and
- Input signal, $\mathrm{V}_{\mathrm{s}}, \mathrm{V}_{\mathrm{D}}<\mathrm{V}_{\mathrm{DD}}+\mathrm{V}_{\mathrm{T}}$; and
- Logic input, INx set to on level

When the switch is in the on condition, if the signal range is from $V_{D D}$ to -5.5 V , the signals present on the switch inputs are passed through to the switch output. If the analog input exceeds
$V_{D D}$ by a threshold voltage, $\mathrm{V}_{\mathrm{T}}$, the switch turns off and is in isolation mode.
If the analog input signal exceeds the negative supply, $\mathrm{V}_{\text {ss }}$, when the switch is off, the switch blocks a signal up to -5.5 V . If the switch is on, the switch remains on, and this signal is passed to the output. See the Negative Fault Condition; Negative Signal Handling section for more details.

## Isolation Mode

In isolation mode, all switches are in the off condition. The switch inputs are isolated from the switch outputs. The switch inputs are high impedance inputs with greater than $475 \mathrm{k} \Omega$ impedance to $V_{D D}$ ground and across the switch. This prevents any current from flowing that can damage the switch. This is very useful in applications where analog signals may be present at the switch inputs before power is present or where the user has no control over the power supply sequence.
The switch is in isolation mode when

- No power supplies are present, that is, when $V_{D D}$ is floating or $\mathrm{V}_{\mathrm{DD}} \leq 1 \mathrm{~V}$; or
- Input signal, $\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{D}}>\mathrm{V}_{\mathrm{DD}}+\mathrm{V}_{\mathrm{T}}$

The negative supply rail, $\mathrm{V}_{\text {ss }}$, can be floating or 0 V to -5.5 V . The ground pin must be connected to the ground potential.

Table 11. Switch Operation Mode

| $V_{\text {DD }}$ | Vss ${ }^{1}$ | GND | $\begin{aligned} & \hline V_{S}, V_{D} \\ & \text { (Input Voltage, } S_{x} \text { or Dx) } \\ & \hline \end{aligned}$ | Switch Condition | Switch <br> Mode |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Floating | X | OV | $\begin{aligned} & -5.5 \mathrm{~V} \text { to }+10.5 \mathrm{~V} \\ & 0 \mathrm{~V} \text { to } 16 \mathrm{~V} \end{aligned}$ | All switches off Inputs isolated from outputs | Isolation |
| 0 V to 0.8 V | X | 0 V | $\begin{aligned} & -5.5 \mathrm{~V} \text { to }+10.5 \mathrm{~V} \\ & 0 \mathrm{~V} \text { to } 16 \mathrm{~V} \end{aligned}$ | All switches off Inputs isolated from outputs | Isolation |
| $V_{\text {DD }} \geq 2.7 \mathrm{~V}$ | x | OV | $V_{S}, V_{D}>V_{D D}+V_{T}$ | All switches off Inputs isolated from outputs | Isolation |
| $\mathrm{V}_{\mathrm{DD}} \geq 2.7 \mathrm{~V}$ to 16 V | 0 V to -5.5 V | OV | $V_{D D}$ to $V_{D D}-16 \mathrm{~V}$ | Switch state is determined by logic levels, INX | Normal |

[^3]
## ADG4612/ADG4613

## BIPOLAR OPERATION AND SINGLE-SUPPLY OPERATION

The ADG4612/ADG4613 have a maximum operational range from $V_{D D}$ to $V_{\text {Ss }}$ of 16 V . The maximum signal range from source to drain, $\mathrm{V}_{\mathrm{s}}$ to $\mathrm{V}_{\mathrm{D}}$, is also 16 V . During operation of the device, the signal range can exceed the power supply rails, but the voltage between the most negative voltage on the device ( $\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{D}}$ or $\mathrm{V}_{\mathrm{ss}}$ ) should be within 16 V of the most positive voltage ( $\mathrm{V}_{\mathrm{s}}, \mathrm{V}_{\mathrm{D}}, \mathrm{INx}$, or $\left.V_{\mathrm{DD}}\right)$. These voltage ratings should be adhered to at all times for guaranteed functionality. See Table 5 for guaranteed supply ranges. Signal ranges and power supply ranges exceeding 16 V may affect the long-term reliability of the device.
The ground pin must always be connected to the GND potential to ensure proper functionality in isolation and normal operation mode.

The minimum $V_{D D}$ voltage that the part is guaranteed operational is 2.7 V . The maximum recommended $\mathrm{V}_{\mathrm{DD}}$ voltage is 16 V .

The minimum supply voltage recommended on $\mathrm{V}_{\text {SS }}$ is -5.5 V , and the maximum voltage allowable on $\mathrm{V}_{\mathrm{ss}}$ is 0 V . Therefore, given that the $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\mathrm{SS}}$ range is 16 V maximum when, $\mathrm{V}_{\mathrm{SS}}=$ -5.5 V , the $\mathrm{V}_{\mathrm{DD}}=+10.5 \mathrm{~V}$ maximum.

## Positive Fault Condition

If the analog input exceeds $\mathrm{V}_{\mathrm{DD}}$ by a threshold voltage, $\mathrm{V}_{\mathrm{T}}$, then the switch turns off and is in isolation mode. The part can handle a fault of up to 16 V , referenced to the most negative signal. For example, if $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$, then the switch protects against an overvoltage of up to 16 V . If $\mathrm{V}_{\mathrm{SS}}=-5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$, then the switch protects against an overvoltage of up to +11 V .

## Negative Fault Condition; Negative Signal Handling

The ADG4612/ADG4613 are not damaged if the analog inputs exceed the negative supply, $\mathrm{V}_{\text {ss }}$. If the switch is in the off condition, the switch blocks a signal up to -5.5 V . If the switch is in the on condition, the switch remains on, and the negative signal is passed to the output; therefore, the ADG4612/ADG4613 can pass a negative signal up to -5.5 V with $\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$. The user must ensure that the downstream circuitry can handle this signal level. Also, the user should ensure the voltage between the most negative voltage on the device $\left(\mathrm{V}_{\mathrm{s}}, \mathrm{V}_{\mathrm{D}}\right.$ or $\left.\mathrm{V}_{\mathrm{ss}}\right)$ is within 16 V of the most positive voltage $\left(\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{D}}, \mathrm{INx}\right.$, or $\left.\mathrm{V}_{\mathrm{DD}}\right)$.

## APPLICATIONS INFORMATION

There are many application scenarios that benefit from the functionality offered on the ADG4612/ADG4613 switches.
The ADG4612/ADG4613 offer power-off protection, ensuring the switch is guaranteed off and inputs are high impedance with no power supplies present. This isolation mode is a useful feature that isolates the inputs from the outputs where input signals may be present before supplies. The isolation mode also protects the system against positive fault conditions that can occur in applications, ensuring that the switch turns off and protects downstream circuitry. For example, a module can be connected to a live backplane, supplying signals to the board before supplies are present. This is common in hot swap applications where a card could be hot plugged in a shelf where there are others cards already working and powered on.
The ADG4612/ADG4613 allow negative signals, down to -5.5 V to be passed without a negative supply. This can be very useful in applications that need to pass negative signals but do not have a negative supply available. This cannot be done with conventional CMOS switches because ESD protection diodes turn on and clamp the signals.

Theses features ensure the system is very robust to power supply sequencing issues that can be present in conventional CMOS devices.


Figure 32. Typical Application

## Signals on Inputs with No Power Present

In conventional CMOS switches, ESD protection diodes can be found on the analog and digital inputs to $V_{D D}$ and GND or $V_{S S}$ (see Figure 33, for example). If an input voltage is present on the switch inputs with no power supplies applied, current can flow through the ESD protection diodes. If this current is not limited to a safe level, it is possible to damage the ESD protection diodes and, hence, the switch. Input signals may pass through the switch to the output affecting downstream circuitry. The user may also be exceeding the absolute maximum ratings of the devices, and, therefore, affecting the long-term reliability of the device.


Figure 33. ESD Protection Diodes on Conventional CMOS Switch
Some users add external diodes or add current-limiting resistors to protect the device against the conditions shown in Figure 33. However, these solutions all have disadvantages in that they add extra board area, extra component count, and cost. The system level performance can also be affected by the higher on resistance from the current-limiting resistors or the higher leakage from external Schottky diodes. Using external diodes for protection still creates the problem where a floating $V_{D D}$ line can be pulled up to a diode drop from the input signal.


Figure 34. External Protection Added to Protect Switch Against Damage If Signals Present on Inputs Without Power Supplies
The ADG4612/ADG4613 eliminate the concerns shown in Figure 34. There are no internal ESD diodes from the analog or digital inputs to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\text {ss }}$. If signals are present on the ADG4612/ ADG4613 inputs before power is present, the switch is in isolation mode, which means that the inputs have high impedance to $V_{\mathrm{DD}}$, GND, and the output. This prevents current flow and protects the device from damage.

## ADG4612/ADG4613

## Power Supply Sequencing

Another benefit of the ADG4612/ADG4613 is it eliminates concerns about the power supply sequence. The part can be powered up in any sequence without damage. For devices with conventional CMOS switches, it is recommend that power supplies are powered up before analog or digital inputs are present. The ADG4612/ADG4613 do not have any power supply sequencing requirements, thereby making them a very robust design. However, a ground must first be present for the device to function in isolation mode and normal mode.

## VDD Supply

Another area of concern with conventional CMOS switches that have analog signals present before the part is powered up is that the $V_{D D}$ supply can be pulled up through the internal ESD
protection diodes. The VDD supply normally gets pulled up to the input voltage level minus a diode drop, $\mathrm{V}_{\mathrm{DD}} \sim \mathrm{V}_{\mathrm{s}}, \mathrm{V}_{\mathrm{D}}-\mathrm{V}_{\text {diode }}$. This voltage can be high enough to power up other chips that are connected to this supply rail in a system, potentially damaging other components in that system.

The ADG4612/ADG4613 architecture ensures that the $V_{D D}$ supply is isolated from the analog inputs, thereby preventing the supplies from being pulled to a higher potential when a signal is present on the inputs without any power having been applied.

## OUTLINE DIMENSIONS



Figure 35. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MO-220-WEED-6.
Figure 36. 16-Lead Lead Frame Chip Scale Package [LFCSP_WQ]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Thin Quad

$$
(C P-16-22)
$$

Dimensions shown in millimeters

## ADG4612/ADG4613

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADG4612BRUZ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package [TSSOP] | RU-16 |  |
| ADG4612BRUZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package [TSSOP] | RU-16 |  |
| ADG4612BCPZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Lead Frame Chip Scale Package [LFCSP_WQ] | CP-16-22 | LG5 |
| EVAL-ADG4612EBZ |  | Evaluation Board |  |  |
| ADG4613BRUZ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package [TSSOP] | RU-16 |  |
| ADG4613BRUZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package [TSSOP] | RU-16 |  |
| ADG4613BCPZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Lead Frame Chip Scale Package [LFCSP_WQ] | $\mathrm{CP}-16-22$ | S3Y |

[^4]NOTES

## ADG4612/ADG4613

## NOTES


[^0]:    Guaranteed by design; not subject to production test

[^1]:    ${ }^{1}$ Guaranteed by design, not subject to production test.

[^2]:    ${ }^{1}$ See Table 4.

[^3]:    ${ }^{1} \mathrm{X}=$ don't care; for example, floating, 0 V to -5.5 V .

[^4]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

