## Features

- Registered inputs and outputs for pipelined operation

■ $256 \mathrm{~K} \times 18$ common I/O Architecture
■ 3.3 V core power supply $\left(\mathrm{V}_{\mathrm{DD}}\right)$
$■ 2.5 \mathrm{~V}$ I/O power supply ( $\mathrm{V}_{\mathrm{DDQ}}$ )
■ Fast clock-to-output times
a 3.5 ns (for $166-\mathrm{MHz}$ device)
■ Provide high performance 3-1-1-1 access rate
■ User-selectable burst counter supporting Intel ${ }^{\circledR}$ Pentium ${ }^{\circledR}$ interleaved or linear burst sequences

- Separate processor and controller address strobes
- Synchronous self-timed writes

■ Asynchronous output enable
■ Offered in Pb-free 100-pin TQFP package
■ "ZZ" sleep mode option

## Functional Description

The CY7C1327G SRAM integrates $256 \mathrm{~K} \times 18$ SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered clock input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining chip enable ( $\overline{\mathrm{CE}}_{1}$ ), depth-expansion chip enables $\left(\mathrm{CE}_{2}\right.$ and $\left.\mathrm{CE}_{3}\right)$, burst control inputs (ADSC, ADSP, and $\overline{\mathrm{ADV}}$ ), write enables ( $\mathrm{BW}_{[\mathrm{A}: \mathrm{B}}$, and BWE), and global write $(\overline{\mathrm{GW}})$. Asynchronous inputs include the output enable ( $\overline{\mathrm{OE}}$ ) and the $Z Z$ pin.

Addresses and chip enables are registered at rising edge of clock when either address strobe processor ( $\overline{\mathrm{ADSP}}$ ) or address strobe controller ( $\overline{\mathrm{ADSC}}$ ) are active. Subsequent burst addresses can be internally generated as controlled by the advance pin (ADV).
Address, data inputs, and write controls are registered on-chip to initiate a self-timed Write cycle. This part supports byte write operations (see Pin Descriptions and Truth Table for further details). Write cycles can be one to two bytes wide as controlled by the byte write control inputs. GW when active LOW causes all bytes to be written.
The CY7C1327G operates from a +3.3 V core power supply while all outputs also operate with $\mathrm{a}+3.3 \mathrm{~V}$ or $\mathrm{a}+2.5 \mathrm{~V}$ supply. All inputs and outputs are JEDEC-standard JESD8-5compatible.

## Logic Block Diagram



Errata: For information on silicon errata, see "Errata" on page 21. Details include trigger conditions, devices affected, and proposed workaround.

## Contents

Selection Guide ..... 3
Pin Configurations ..... 3
Pin Definitions ..... 4
Functional Overview ..... 6
Single Read Accesses ..... 6
Single Write Accesses Initiated by ADSP ..... 6
Single Write Accesses Initiated by ADSC ..... 6
Burst Sequences ..... 6
Sleep Mode ..... 6
Interleaved Burst Address Table ..... 7
Linear Burst Address Table ..... 7
ZZ Mode Electrical Characteristics ..... 7
Truth Table ..... 8
Truth Table for Read/Write ..... 9
Maximum Ratings ..... 10
Operating Range ..... 10
Neutron Soft Error Immunity ..... 10
Electrical Characteristics ..... 10
Capacitance ..... 11
Thermal Resistance ..... 11
AC Test Loads and Waveforms ..... 12
Switching Characteristics ..... 13
Switching Waveforms ..... 14
Ordering Information ..... 18
Ordering Code Definitions ..... 18
Package Diagrams ..... 19
Acronyms ..... 20
Document Conventions ..... 20
Units of Measure ..... 20
Errata ..... 21
Part Numbers Affected ..... 21
Product Status ..... 21
Ram9 Sync ZZ Pin Issues Errata Summary ..... 21
Document History Page ..... 22
Sales, Solutions, and Legal Information ..... 24
Worldwide Sales and Design Support ..... 24
Products ..... 24
PSoC® Solutions ..... 24
Cypress Developer Community ..... 24
Technical Support ..... 24

## Selection Guide

| Description | $\mathbf{1 6 6} \mathbf{~ M H z}$ | $\mathbf{1 3 3} \mathbf{~ M H z}$ | Unit |
| :--- | :---: | :---: | :---: |
| Maximum access time | 3.5 | 4.0 | ns |
| Maximum operating current | 240 | 225 | mA |
| Maximum CMOS standby current | 40 | 40 | mA |

## Pin Configurations

Figure 1. 100-pin TQFP pinout ${ }^{[1]}$


Note

1. Errata: The $Z Z$ pin (Pin 64) needs to be externally connected to ground. For more information, see "Errata" on page 21.

## Pin Definitions

| Name | I/O | Description |
| :---: | :---: | :---: |
| $\mathrm{A}_{0}, \mathrm{~A}_{1}, \mathrm{~A}$ | Inputsynchronous | Address inputs used to select one of the 256 K address locations. Sampled at the rising edge of the CLK if $\overline{A D S P}$ or $\overline{A D S C}$ is active LOW, and $\overline{C E}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}$ are sampled active. A1, A0 feed the 2-bit counter. |
| $\overline{\mathrm{BW}}_{\mathrm{A}}, \overline{\mathrm{BW}}_{\mathrm{B}}$ | Inputsynchronous | Byte write select inputs, active LOW. Qualified with $\overline{\text { BWE }}$ to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. |
| GW | Inputsynchronous | Global write enable input, active LOW. When asserted LOW on the rising edge of CLK, a global write is conducted (all bytes are written, regardless of the values on $\overline{\mathrm{BW}}_{[\mathrm{A}: \mathrm{B}]}$ and $\overline{\mathrm{BWE}}$ ). |
| $\overline{\text { BWE }}$ | Inputsynchronous | Byte write enable input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. |
| CLK | Inputclock | Clock input. Used to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation. |
| $\overline{\text { CE }}$ | Inputsynchronous | Chip enable 1 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{2}$ and $\overline{\mathrm{CE}}_{3}$ to select/deselect the device. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is $\mathrm{HIGH} . \overline{\mathrm{CE}}_{1}$ is sampled only when a new external address is loaded. |
| $\mathrm{CE}_{2}$ | Inputsynchronous | Chip enable 2 input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\mathrm{CE}_{3}$ to select/deselect the device. $\mathrm{CE}_{2}$ is sampled only when a new external address is loaded. |
| $\overline{\mathrm{CE}}_{3}$ | Inputsynchronous | Chip enable 3 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\mathrm{CE}_{2}$ to select/deselect the device. $\mathrm{CE}_{3}$ is sampled only when a new external address is loaded. |
| $\overline{\mathrm{OE}}$ | Inputasynchronous | Output enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins. OE is masked during the first clock of a read cycle when emerging from a deselected state. |
| $\overline{\text { ADV }}$ | Inputsynchronous | Advance input signal, sampled on the rising edge of CLK, active LOW. When asserted, it automatically increments the address in a burst cycle. |
| $\overline{\text { ADSP }}$ | Inputsynchronous | Address strobe from processor, sampled on the rising edge of CLK, active LOW. When asserted LOW, A is captured in the address registers. A1:A0 are also loaded into the burst counter. When ADSP and $\overline{\text { ADSC }}$ are both asserted, only $\overline{\mathrm{ADSP}}$ is recognized. $\overline{\mathrm{ASDP}}$ is ignored when $\overline{\mathrm{CE}}_{1}$ is deasserted HIGH. |
| Z $Z^{[2]}$ | Inputasynchronous | ZZ "sleep" input, active HIGH. This input, when High places the device in a non-time-critical "sleep" condition with data integrity preserved. During normal operation, this pin has to be low or left floating. ZZ pin has an internal pull-down. |

[^0]Pin Definitions (continued)

| Name | 1/0 | Description |
| :---: | :---: | :---: |
| $\overline{\text { ADSC }}$ | Inputsynchronous | Address strobe from controller, sampled on the rising edge of CLK, active LOW. When asserted LOW, A is captured in the address registers. A1:A0 are also loaded into the burst counter. When ADSP and $\overline{\text { ADSC }}$ are both asserted, only $\overline{\text { ADSP }}$ is recognized. |
| $\begin{aligned} & \mathrm{DQ}_{\mathrm{A},} \mathrm{DQ}_{\mathrm{B}}, \\ & \mathrm{DQA}_{\mathrm{A}}, \\ & \mathrm{DQP} \mathrm{P}_{\mathrm{B}} \end{aligned}$ | I/Osynchronous | Bidirectional data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by "A" during the previous clock rise of the read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQP ${ }_{[A: B]}$ are placed in a tristate condition. |
| $\mathrm{V}_{\mathrm{DD}}$ | Power supply | Power supply inputs to the core of the device. |
| $\mathrm{V}_{\text {SS }}$ | Ground | Ground for the device. |
| $\mathrm{V}_{\text {DDQ }}$ | I/O ground | Ground for the I/O circuitry. |
| MODE | Inputstatic | Selects burst order. When tied to GND selects linear burst sequence. When tied to $\mathrm{V}_{\mathrm{DD}}$ or leff floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. Mode Pin has an internal pull-up. |
| NC, NC/9M, NC/18M, NC/72M, NC/144M, NC/288M, NC/576M, NC/1G | - | No connects. Not internally connected to the die. NC/9M, NC/18M, NC/72M, NC/144M, NC/288M, $\mathrm{NC} / 576 \mathrm{M}$ and $\mathrm{NC} / 1 \mathrm{G}$ are address expansion pins are not internally connected to the die. |

## Functional Overview

All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock.
The CY7C1327G supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and $1486^{\text {™ }}$ processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the processor address strobe ( $\overline{\mathrm{ADSP}}$ ) or the controller address strobe ( $\overline{\mathrm{ADSC}}$ ). Address advancement through the burst sequence is controlled by the $\overline{\mathrm{ADV}}$ input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access.
Byte write operations are qualified with the byte write enable (BWE) and byte write select ( $\overline{\mathrm{BW}}_{[\mathrm{A}: \mathrm{B}]}$ ) inputs. A global write enable ( $\overline{\mathrm{GW}}$ ) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry.
Three synchronous chip selects $\left(\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}\right)$ and an asynchronous output enable ( $\overline{O E}$ ) provide for easy bank selection and output tristate control. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH.

## Single Read Accesses

This access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\text { ADSP }}$ or ADSC is asserted LOW, (2) $\overline{C E}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ are all asserted active, and (3) the write signals ( $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$ ) are all deserted HIGH. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH. The address presented to the address inputs (A) is stored into the address advancement logic and the address register while being presented to the memory array. The corresponding data is allowed to propagate to the input of the output registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within $\mathrm{t}_{\mathrm{co}}$ if $\overline{\mathrm{OE}}$ is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always tristated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the $\overline{\mathrm{OE}}$ signal. Consecutive single read cycles are supported. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will tristate immediately.

## Single Write Accesses Initiated by $\overline{\text { ADSP }}$

This access is initiated when both of the following conditions are satisfied at clock rise: (1) ADSP is asserted LOW, and (2) $\overline{C E}_{1}$, $\mathrm{CE}_{2}, \mathrm{CE}_{3}$ are all asserted active. The address presented to A is loaded into the address register and the address advancement logic while being delivered to the memory array. The Write signals ( $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$, and $\overline{\mathrm{BW}}_{[\mathrm{A}: \mathrm{B}]}$ ) and ADV inputs are ignored during this first cycle.
ADSP-triggered Write accesses require two clock cycles to complete. If $\overline{\mathrm{GW}}$ is asserted LOW on the second clock rise, the data presented to the DQ inputs is written into the corresponding address location in the memory array. If $\overline{\mathrm{GW}}$ is HIGH, then the

Write operation is controlled by $\overline{\mathrm{BWE}}$ and $\overline{\mathrm{BW}}_{[\mathrm{A}: \mathrm{B}]}$ signals. The CY7C1327G provides byte write capability that is described in the Write Cycle Descriptions table. Asserting the byte write enable input ( $\overline{\mathrm{BWE}}$ ) with the selected byte write ( $\overline{\mathrm{BW}}_{[\mathrm{A}: \mathrm{B}]}$ ) input, will selectively write to only the desired bytes. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed Write mechanism has been provided to simplify the write operations.
Because the CY7C1327G is a common I/O device, the output enable ( $\overline{\mathrm{OE}})$ must be deserted HIGH before presenting data to the DQ inputs. Doing so will tristate the output drivers. As a safety precaution, DQs are automatically tristated whenever a Write cycle is detected, regardless of the state of OE.

## Single Write Accesses Initiated by $\overline{\text { ADSC }}$

$\overline{\mathrm{ADSC}}$ write accesses are initiated when the following conditions are satisfied: (1) ADSC is asserted LOW, (2) ADSP is deserted HIGH, (3) $\overline{C E}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ are all asserted active, and (4) the appropriate combination of the write inputs (GW, BWE, and $\left.\overline{B W}_{[A: B]}\right)$ are asserted active to conduct a write to the desired byte(s). ADSC-triggered Write accesses require a single clock cycle to complete. The address presented to $A$ is loaded into the address register and the address advancement logic while being delivered to the memory array. The ADV input is ignored during this cycle. If a global write is conducted, the data presented to DQ is written into the corresponding address location in the memory core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations.
Because the CY7C1327G is a common I/O device, the output enable $(\overline{\mathrm{OE}})$ must be deserted HIGH before presenting data to the DQ inputs. Doing so will tristate the output drivers. As a safety precaution, DQs are automatically tristated whenever a Write cycle is detected, regardless of the state of $\overline{\mathrm{OE}}$.

## Burst Sequences

The CY7C1327G provides a two-bit wraparound counter, fed by A1:A0, that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input.
Asserting $\overline{\mathrm{ADV}}$ LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both Read and Write burst operations are supported.

## Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, $\overline{\mathrm{CE}}_{3}, \overline{\mathrm{ADSP}}$, and $\overline{\mathrm{ADSC}}$ must remain inactive for the duration of $t_{\text {ZZREC }}$ after the $Z Z$ input returns LOW.

Interleaved Burst Address Table
(MODE = Floating or $\mathrm{V}_{\mathrm{DD}}$ )

| First <br> Address <br> $\mathbf{A 1}: \mathbf{A 0}$ | Second <br> Address <br> A1:A0 | Third <br> Address <br> A1:A0 | Fourth <br> Address <br> A1:A0 |
| :---: | :---: | :---: | :---: |
| 00 | 01 | 10 | 11 |
| 01 | 00 | 11 | 10 |
| 10 | 11 | 00 | 01 |
| 11 | 10 | 01 | 00 |

Linear Burst Address Table
(MODE = GND)

| First <br> Address <br> A1:A0 | Second <br> Address <br> A1:A0 | Third <br> Address <br> A1:A0 | Fourth <br> Address <br> A1:A0 |
| :---: | :---: | :---: | :---: |
| 00 | 01 | 10 | 11 |
| 01 | 10 | 11 | 00 |
| 10 | 11 | 00 | 01 |
| 11 | 00 | 01 | 10 |

ZZ Mode Electrical Characteristics

| Parameter | Description | Test Conditions | Min | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $I_{\text {DDZZ }}$ | Snooze mode standby current | $Z Z \geq V_{D D}-0.2 \mathrm{~V}$ | - | 40 | mA |
| $\mathrm{t}_{\mathrm{ZZS}}$ | Device operation to ZZ | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ | - | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\text {ZZREC }}$ | $Z Z$ recovery time | $\mathrm{ZZ} \leq 0.2 \mathrm{~V}$ | $2 \mathrm{t}_{\mathrm{CYC}}$ | - | ns |
| $\mathrm{t}_{\mathrm{ZZI}}$ | $Z \mathrm{ZZ}$ active to snooze current | This parameter is sampled | - | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\text {RZZI }}$ | ZZ Inactive to exit snooze current | This parameter is sampled | 0 | - | ns |

## Truth Table

The Truth Table for CY7C1327G follows. ${ }^{[3,4,5,6,7]}$

| Next Cycle | Add. Used | $\overline{C E}_{1}$ | $\mathrm{CE}_{2}$ | $\overline{C E}_{3}$ | ZZ | ADSP | ADSC | $\overline{\text { ADV }}$ | WRITE | $\overline{\mathrm{OE}}$ | CLK | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect cycle, power-down | None | H | X | X | L | X | L | X | X | X | L-H | Tristate |
| Deselect cycle, power-down | None | L | L | X | L | L | X | X | X | X | L-H | Tristate |
| Deselect cycle, power-down | None | L | X | H | L | L | X | X | X | X | L-H | Tristate |
| Deselect cycle, power-down | None | L | L | X | L | H | L | X | X | X | L-H | Tristate |
| Deselect cycle, power-down | None | L | X | H | L | H | L | X | X | X | L-H | Tristate |
| Snooze mode, power-down | None | X | X | X | H | X | X | X | X | X | X | Tristate |
| Read Cycle, Begin Burst | External | L | H | L | L | L | X | X | X | L | L-H | Q |
| Read Cycle, Begin Burst | External | L | H | L | L | L | X | X | X | H | L-H | Tristate |
| Write Cycle, Begin Burst | External | L | H | L | L | H | L | X | L | X | L-H | D |
| Read Cycle, Begin Burst | External | L | H | L | L | H | L | X | H | L | L-H | Q |
| Read Cycle, Begin Burst | External | L | H | L | L | H | L | X | H | H | L-H | Tristate |
| Read Cycle, Continue Burst | Next | X | X | X | L | H | H | L | H | H | L-H | Tristate |
| Read Cycle, Continue Burst | Next | X | X | X | L | H | H | L | H | L | L-H | Q |
| Read Cycle, Continue Burst | Next | H | X | X | L | X | H | L | H | L | L-H | Q |
| Read Cycle, Continue Burst | Next | H | X | X | L | X | H | L | H | H | L-H | Tristate |
| Write cycle, continue burst | Next | X | X | X | L | H | H | L | L | X | L-H | D |
| Write cycle, continue burst | Next | H | X | X | L | X | H | L | L | X | L-H | D |
| Read cycle, suspend burst | Current | X | X | X | L | H | H | H | H | L | L-H | Q |
| Read cycle, suspend burst | Current | X | X | X | L | H | H | H | H | H | L-H | Tristate |
| Read cycle, suspend burst | Current | H | X | X | L | X | H | H | H | L | L-H | Q |
| Read cycle, suspend burst | Current | H | X | X | L | X | H | H | H | H | L-H | Tristate |
| Write cycle, suspend burst | Current | X | X | X | L | H | H | H | L | X | L-H | D |
| Write cycle, suspend burst | Current | H | X | X | L | X | H | H | L | X | L-H | D |

## Notes

3. $X=$ "Don't Care." $H=$ Logic $H I G H, L=$ Logic LOW.
4. $\overline{\text { WRITE }}=L$ when any one or more byte write enable signals $\left(\overline{B W}_{A}, \overline{B W}_{B}\right)$ and $\overline{B W E}=L$ or $\overline{G W}=L . \overline{W R I T E}=H$ when all byte write enable signals $\left(\overline{B W}_{A}, \overline{B W}_{B}\right), \overline{B W E}^{\operatorname{BW}}$, $\mathrm{GW}=\mathrm{H}$.
5. The DQ pins are controlled by the current cycle and the $\overline{O E}$ signal. $\overline{O E}$ is asynchronous and is not sampled with the clock.
6. The SRAM always initiates a read cycle when $\overline{A D S P}$ is asserted, regardless of the state of $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$, or $\overline{\mathrm{BW}}$ [A: B]. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tristate. OE is a don't care for the remainder of the write cycle.
7. $\overline{\mathrm{OE}}$ is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tristate when $\overline{\mathrm{OE}}$ is inactive or when the device is deselected, and all data bits behave as output when $\overline{O E}$ is active (LOW).

## Truth Table for Read/Write

The Truth Table for Read/Write follows. ${ }^{\text {[8] }}$

|  | Function | $\overline{\mathbf{G W}}$ | $\overline{\mathbf{B W E}}$ | $\overline{\mathbf{B W}}_{\mathbf{B}}$ |
| :--- | :---: | :---: | :---: | :---: |
| Read | $\overline{\mathbf{B W}}_{\mathbf{A}}$ |  |  |  |
| Read | H | H | X | X |
| Write byte $\mathrm{A}-\left(\mathrm{DQ}_{\mathrm{A}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{A}}\right)$ | H | L | H | H |
| Write byte $\mathrm{B}-\left(\mathrm{DQ}_{\mathrm{B}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{B}}\right)$ | H | L | H | L |
| Write bytes $\mathrm{B}, \mathrm{A}$ | H | L | L | H |
| Write all bytes | H | L | L | L |
| Write all bytes | H | L | L | L |

Note
8. $\mathrm{X}=$ "Don't Care." H = Logic HIGH, L = Logic LOW.

CY7C1327G

## Maximum Ratings

Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested.
Storage temperature $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient temperature with
power applied ......................................... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply voltage on $\mathrm{V}_{\mathrm{DD}}$ relative to GND ....... -0.5 V to +4.6 V
Supply voltage on $V_{D D Q}$ relative to $G N D \ldots . .-0.5 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{DD}}$
DC voltage applied to outputs
in tristate
-0.5 V to $\mathrm{V}_{\mathrm{DDQ}}+0.5 \mathrm{~V}$
DC input voltage ................................. 0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
Current into outputs (LOW) ........................................ 20 mA
Static discharge voltage
(per MIL-STD-883, method 3015) .......................... > 2001 V
Latch-up current ...................................................> 200 mA

Operating Range

| Range | Ambient <br> Temperature | $\mathbf{V}_{\text {DD }}$ | $\mathbf{V}_{\text {DDQ }}$ |
| :--- | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $3.3 \mathrm{~V}-5 \% /$ <br> $+10 \%$ | $2.5 \mathrm{~V}-5 \%$ to <br> $\mathrm{V}_{\mathrm{DD}}$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | +0 |  |

Neutron Soft Error Immunity

| Parameter | Description | Test <br> Conditions | Typ | Max* | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| LSBU | Logical <br> single-bit <br> upsets | $25^{\circ} \mathrm{C}$ | 361 | 394 | $\mathrm{FIT} /$ <br> Mb |
| LMBU | Logical <br> multi-bit <br> upsets | $25^{\circ} \mathrm{C}$ | 0 | 0.01 | $\mathrm{FIT} /$ <br> Mb |
| SEL | Single event <br> latch-up | $85^{\circ} \mathrm{C}$ | 0 | 0.1 | $\mathrm{FIT} /$ <br> Dev |

* No LMBU or SEL events occurred during testing; this column represents a statistical $\chi^{2}, 95 \%$ confidence limit calculation. For more details refer to Application Note AN54908 "Accelerated Neutron SER Testing and Calculation of Terrestrial Failure Rates".


## Electrical Characteristics

Over the Operating Range

| Parameter ${ }^{[9,10]}$ | Description | Test Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Power supply voltage |  | 3.135 | 3.6 | V |
| $\mathrm{V}_{\text {DDQ }}$ | I/O supply voltage |  | 2.375 | $\mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH voltage | for $3.3 \mathrm{~V} \mathrm{I/O}, \mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA}$ | 2.4 | - | V |
|  |  | for $2.5 \mathrm{~V} \mathrm{I/O} \mathrm{IOH}=,-1.0 \mathrm{~mA}$ | 2.0 | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW voltage | for $3.3 \mathrm{~V} \mathrm{I/O}, \mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA}$ | - | 0.4 | V |
|  |  | for $2.5 \mathrm{~V} \mathrm{I} / \mathrm{O}, \mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH voltage ${ }^{\text {[9.] }}$ | for $3.3 \mathrm{~V} \mathrm{I/O}$ | 2.0 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
|  |  | for $2.5 \mathrm{~V} \mathrm{I/O}$ | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW voltage ${ }^{\text {[9]] }}$ | for $3.3 \mathrm{~V} \mathrm{I/O}$ | -0.3 | 0.8 | V |
|  |  | for $2.5 \mathrm{~V} \mathrm{I/O}$ | -0.3 | 0.7 | V |
| ${ }^{\text {I }}$ | Input leakage current except ZZ and MODE | $\mathrm{GND} \leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{DDQ}}$ | -5 | 5 | $\mu \mathrm{A}$ |
|  | Input current of MODE | Input $=\mathrm{V}_{\text {SS }}$ | -30 | - | $\mu \mathrm{A}$ |
|  |  | Input $=V^{\text {DD }}$ | - | 5 | $\mu \mathrm{A}$ |
|  | Input current of ZZ | Input $=\mathrm{V}_{\text {SS }}$ | -5 | - | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\mathrm{DD}}$ | - | 30 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{Oz}}$ | Output leakage current | $\mathrm{GND} \leq \mathrm{V}_{\mathrm{I}} \leq \mathrm{V}_{\mathrm{DDQ}}$, output disabled | -5 | 5 | $\mu \mathrm{A}$ |

[^1]Electrical Characteristics (continued)
Over the Operating Range

| Parameter ${ }^{[9,10]}$ | Description | Test Conditions |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DD}}$ operating supply current | $\begin{aligned} & V_{\mathrm{DD}}=\mathrm{Max}, \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}, \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ | 6 ns cycle, 166 MHz | - | 240 | mA |
|  |  |  | 7.5 ns cycle, 133 MHz | - | 225 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Automatic CE power-down current - TTL inputs | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\mathrm{Max}, \text { device deselected, } \\ & \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IL}}, \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ | 6 ns cycle, 166 MHz | - | 100 | mA |
|  |  |  | 7.5 ns cycle, 133 MHz | - | 90 | mA |
| $\mathrm{I}_{\text {SB2 }}$ | Automatic CE power-down current - CMOS inputs | $V_{D D}=$ Max, device deselected, <br> $\mathrm{V}_{\mathrm{IN}} \leq 0.3 \mathrm{~V}$ or $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\mathrm{DDQ}}-0.3 \mathrm{~V}$, $\mathrm{f}=0$ | All speeds | - | 40 | mA |
| $\mathrm{I}_{\text {SB3 }}$ | Automatic CE power-down current - CMOS inputs | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\mathrm{Max}, \text { device deselected, } \\ & \mathrm{V}_{\mathrm{IN}} \leq 0.3 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{DDQ}}-0.3 \mathrm{~V}, \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{CY}} \end{aligned}$ | 6 ns cycle, 166 MHz | - | 85 | mA |
|  |  |  | 7.5 ns cycle, 133 MHz | - | 75 | mA |
| $\mathrm{I}_{\text {SB4 }}$ | Automatic CE power-down current - TTL inputs | $\mathrm{V}_{\mathrm{DD}}=$ Max, device deselected, <br> $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IL }}, \mathrm{f}=0$ | All speeds | - | 45 | mA |

## Capacitance

| Parameter ${ }^{[11]}$ | Description | Test Conditions | 100-pin TQFP <br> Max | Unit |
| :--- | :--- | :--- | :--- | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, | 5 | pF |
| $\mathrm{C}_{\mathrm{CLK}}$ | Clock input capacitance | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDQ}}=3.3 \mathrm{~V}$ | 5 | pF |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ | Input/output capacitance |  | 5 | pF |

## Thermal Resistance

| Parameter ${ }^{[11]}$ | Description | Test Conditions | 100-pin TQFP Package | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\Theta_{\mathrm{JA}}$ | Thermal resistance (junction to ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, per EIA/JESD51. | 30.32 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Theta_{\text {Jc }}$ | Thermal resistance (junction to case) |  | 6.85 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Note

11. Tested initially and after any design or process change that may affect these parameters.

## AC Test Loads and Waveforms

Figure 2. AC Test Loads and Waveforms


## Switching Characteristics

Over the Operating Range

| Parameter ${ }^{[12,13]}$ | Description | -166 |  | -133 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |
| tpower | $\mathrm{V}_{\mathrm{DD}}$ (typical) to the first access ${ }^{[14]}$ | 1 | - | 1 | - | ms |
| Clock |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{CYC}}$ | Clock cycle time | 6.0 | - | 7.5 | - | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Clock HIGH | 2.5 | - | 3.0 | - | ns |
| $\mathrm{t}_{\mathrm{CL}}$ | Clock LOW | 2.5 | - | 3.0 | - | ns |
| Output Times |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{CO}}$ | Data output valid after CLK rise | - | 3.5 | - | 4.0 | ns |
| $\mathrm{t}_{\mathrm{DOH}}$ | Data output hold after CLK rise | 1.5 | - | 1.5 | - | ns |
| $\mathrm{t}_{\text {CLZ }}$ | Clock to low $\mathrm{Z}^{[15,16,17]}$ | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Clock to high $\mathrm{Z}^{[15,16,17]}$ | - | 3.5 | - | 4.0 | ns |
| toev | $\overline{\text { OE LOW to output valid }}$ | - | 3.5 | - | 4.5 | ns |
| toelz | $\overline{\mathrm{OE}}$ LOW to output low $\mathrm{Z}^{[15,16,17]}$ | 0 | - | 0 | - | ns |
| toenz | $\overline{\mathrm{OE}}$ HIGH to output high $\mathrm{Z}^{[15,16,17]}$ | - | 3.5 | - | 4.0 | ns |
| Set-up Times |  |  |  |  |  |  |
| $t_{\text {AS }}$ | Address set-up before CLK rise | 1.5 | - | 1.5 | - | ns |
| $\mathrm{t}_{\text {ADS }}$ | $\overline{\text { ADSC }}$, $\overline{\text { ADSP }}$ setup before CLK rise | 1.5 | - | 1.5 | - | ns |
| $\mathrm{t}_{\text {ADVS }}$ | $\overline{\mathrm{ADV}}$ setup before CLK rise | 1.5 | - | 1.5 | - | ns |
| $\mathrm{t}_{\text {WES }}$ | $\overline{\mathrm{GW}}$, $\overline{\mathrm{BWE}}, \overline{\mathrm{BW}}_{\mathrm{X}}$ setup before CLK rise | 1.5 | - | 1.5 | - | ns |
| $\mathrm{t}_{\mathrm{DS}}$ | Data input setup before CLK rise | 1.5 | - | 1.5 | - | ns |
| $\mathrm{t}_{\text {CES }}$ | Chip enable setup before CLK rise | 1.5 | - | 1.5 | - | ns |
| Hold Times |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{AH}}$ | Address hold after CLK rise | 0.5 | - | 0.5 | - | ns |
| $\mathrm{t}_{\text {ADH }}$ | $\overline{\text { ADSP, }} \overline{\text { ADSC }}$ hold after CLK rise | 0.5 | - | 0.5 | - | ns |
| $\mathrm{t}_{\text {ADVH }}$ | $\overline{\text { ADV }}$ hold after CLK rise | 0.5 | - | 0.5 | - | ns |
| $\mathrm{t}_{\text {WEH }}$ | $\overline{\mathrm{GW}}$, $\overline{\mathrm{BWE}}, \overline{\mathrm{BW}}_{\mathrm{X}}$ hold after CLK rise | 0.5 | - | 0.5 | - | ns |
| $t_{\text {DH }}$ | Data input hold after CLK rise | 0.5 | - | 0.5 | - | ns |
| $\mathrm{t}_{\text {CEH }}$ | Chip enable hold after CLK rise | 0.5 | - | 0.5 | - | ns |

## Notes

12. Timing references level is 1.5 V when $\mathrm{V}_{\mathrm{DDQ}}=3.3 \mathrm{~V}$ and is 1.25 V when $\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$ on all data sheets.
13. Test conditions shown in (a) of Figure 2 on page 12 unless otherwise noted.
14. This part has a voltage regulator internally; $t_{P O W E R}$ is the time that the power needs to be supplied above $V_{D D(m i n i m u m)}$ initially before a read or write operation can be initiated.
15. $\mathrm{t}_{\mathrm{CHZ}}, \mathrm{t}_{\mathrm{CLZ}}, \mathrm{t}_{\mathrm{OELZ}}$, and $\mathrm{t}_{\mathrm{OEHZ}}$ are specified with AC test conditions shown in part (b) of Figure 2 on page 12 . Transition is measured $\pm 200 \mathrm{mV}$ from steady-state voltage. 16. At any given voltage and temperature, $t_{O E H Z}$ is less than $t_{O E L Z}$ and $t_{C H Z}$ is less than $t_{C L Z}$ to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve high $Z$ prior to low $Z$ under the same system conditions.
16. This parameter is sampled and not $100 \%$ tested.

## Switching Waveforms

Figure 3. Read Cycle Timing ${ }^{[18]}$


Note
18. On this diagram, when $\overline{\mathrm{CE}}$ is LOW: $\overline{\mathrm{CE}}_{1}$ is LOW, $\mathrm{CE}_{2}$ is HIGH and $\overline{\mathrm{CE}}_{3}$ is LOW. When $\overline{\mathrm{CE}}$ is $\mathrm{HIGH}: \overline{\mathrm{CE}}_{1}$ is HIGH or $\mathrm{CE}_{2}$ is LOW or $\overline{\mathrm{CE}}_{3}$ is HIGH .

## Switching Waveforms (continued)

Figure 4. Write Cycle Timing ${ }^{[19,20]}$


[^2]
## Switching Waveforms (continued)

Figure 5. Read/Write Cycle Timing [21, 22, 23]


[^3]Switching Waveforms (continued)
Figure 6. ZZ Mode Timing ${ }^{[24,25]}$


[^4]
## Ordering Information

The table below contains only the parts that are currently available. If you don't see what you are looking for, please contact your local sales representative. For more information, visit the Cypress website at www.cypress.com and refer to the product summary page at http://www.cypress.com/products
Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices

| Speed <br> (MHz) | Ordering Code | Package <br> Diagram | Package Type | Operating <br> Range |
| :---: | :--- | :---: | :---: | :---: |
| 133 | CY7C1327G-133AXI | $51-85050$ | $100-$ pin TQFP $(14 \times 20 \times 1.4 \mathrm{~mm})$ Pb-free | Industrial |
| 166 | CY7C1327G-166AXC | $51-85050$ | $100-$ pin TQFP $(14 \times 20 \times 1.4 \mathrm{~mm}) \mathrm{Pb}-$ free | Commercial |

## Ordering Code Definitions

CY
7

## Package Diagrams

Figure 7. $100-\mathrm{pin}$ TQFP $(14 \times 20 \times 1.4 \mathrm{~mm})$ A100RA Package Outline, $51-85050$


## Acronyms

| Acronym | Description |
| :--- | :--- |
| $\overline{\mathrm{CE}}$ | Chip Enable |
| CMOS | Complementary Metal Oxide Semiconductor |
| EIA | Electronic Industries Alliance |
| I/O | Input/Output |
| JEDEC | Joint Electron Devices Engineering Council |
| LMBU | Logical Multi-Bit Upsets |
| LSBU | Logical Single-Bit Upsets |
| $\overline{\text { OE }}$ | Output Enable |
| SEL | Single Event Latch-Up |
| SRAM | Static Random Access Memory |
| TQFP | Thin Quad Flat Pack |
| TTL | Transistor-Transistor Logic |

## Document Conventions

## Units of Measure

| Symbol | Unit of Measure |
| :--- | :--- |
| ${ }^{\circ} \mathrm{C}$ | degree Celsius |
| MHz | megahertz |
| $\mu \mathrm{A}$ | microampere |
| mA | milliampere |
| ms | millisecond |
| mm | millimeter |
| mV | millivolt |
| nm | nanometer |
| ns | nanosecond |
| $\Omega$ | ohm |
| $\%$ | percent |
| pF | picofarad |
| V | volt |
| W | watt |

## Errata

This section describes the Ram9 Sync ZZ pin issue. Details include trigger conditions, the devices affected, proposed workaround and silicon revision applicability. Please contact your local Cypress sales representative if you have further questions.

## Part Numbers Affected

| Density \& Revision | Package Type | Operating Range |
| :---: | :---: | :---: |
| $4 M b-R a m 9$ Synchronous SRAMs: CY7C132*G | $100-$ pin TQFP | Commercial/ <br> Industrial |

## Product Status

All of the devices in the Ram9 4Mb Sync family are qualified and available in production quantities.

## Ram9 Sync ZZ Pin Issues Errata Summary

The following table defines the errata applicable to available Ram9 4Mb Sync family devices.

| Item | Issues | Description | Device | Fix Status |
| :---: | :---: | :--- | :---: | :---: |
| 1. | ZZ Pin | When asserted HIGH, the ZZ pin places <br> device in a "sleep" condition with data integrity <br> preserved.The ZZ pin currently does not have <br> an internal pull-down resistor and hence <br> cannot be left floating externally by the user <br> during normal mode of operation. | 4M-Ram9 (90nm) | For the 4M Ram9 (90 nm) <br> devices, there is no plan to fix <br> this issue. |

## 1. ZZ Pin Issue

- PROBLEM DEFINITION

The problem occurs only when the device is operated in the normal mode with ZZ pin left floating. The ZZ pin on the SRAM device does not have an internal pull-down resistor. Switching noise in the system may cause the SRAM to recognize a HIGH on the ZZ input, which may cause the SRAM to enter sleep mode. This could result in incorrect or undesirable operation of the SRAM.

■ TRIGGER CONDITIONS
Device operated with $Z Z$ pin left floating.

- SCOPE OF IMPACT

When the ZZ pin is left floating, the device delivers incorrect data.

■ WORKAROUND
Tie the ZZ pin externally to ground.

■ FIX STATUS
For the 4M Ram9 ( 90 nm ) devices, there is no plan to fix this issue.

## Document History Page

| Document Title: CY7C1327G, 4-Mbit (256 K × 18) Pipelined Sync SRAM Document Number: 38-05519 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Rev. | ECN No. | Submission Date | Orig. of Change | Description of Change |
| ** | 224367 | See ECN | RKF | New data sheet. |
| *A | 278513 | See ECN | VBL | Updated Ordering Information (Updated part numbers (Changed TQFP to Pb-free TQFP, added PB-free BGA packages)). |
| *B | 332895 | See ECN | SYT | Updated Features (Removed $225 \mathrm{MHz}, 100 \mathrm{MHz}$ frequencies related information). <br> Updated Selection Guide (Removed $225 \mathrm{MHz}, 100 \mathrm{MHz}$ frequencies related information). <br> Updated Pin Configurations (Modified Address Expansion balls in the pinouts for 100-pin TQFP and 119-ball BGA Packages as per JEDEC standards). Updated Pin Definitions. <br> Updated Electrical Characteristics (Removed $225 \mathrm{MHz}, 100 \mathrm{MHz}$ frequencies related information, updated Test Conditions of $\mathrm{V}_{\mathrm{OL}}$ and $\mathrm{V}_{\mathrm{OH}}$ parameters). Updated Thermal Resistance (Replaced values of $\Theta_{J A}$ and $\Theta_{J C}$ parameters from TBD to respective Thermal Values for all packages). <br> Updated Switching Characteristics (Removed $225 \mathrm{MHz}, 100 \mathrm{MHz}$ frequencies related information). <br> Updated Ordering Information (By shading and unshading MPNs as per availability, removed comment on the availability of BGA lead-free package). |
| *C | 351194 | See ECN | PCI | Updated Ordering Information (Updated part numbers). |
| *D | 366728 | See ECN | PCI | Updated Electrical Characteristics (Added test conditions for $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{DDQ}}$ parameters, updated Note 10 (Replaced $V_{I H} \leq V_{D D}$ with $\left.V_{I H}<V_{D D}\right)$ ). |
| *E | 419256 | See ECN | RXU | Changed status from Preliminary to Final. <br> Changed address of Cypress Semiconductor Corporation from "3901 North First Street" to "198 Champion Court". <br> Updated Electrical Characteristics (Changed "Input Load Current except ZZ and MODE" to "Input Leakage Current except ZZ and MODE" in the description of $I_{x}$ parameter). <br> Updated Ordering Information (Updated part numbers, replaced Package Name column with Package Diagram in the Ordering Information table). Updated Package Diagrams (spec 51-85050 (changed revision from *A to *B)). |
| *F | 480124 | See ECN | VKN | Updated Maximum Ratings (Added the Maximum Rating for Supply Voltage on $\mathrm{V}_{\mathrm{DDQ}}$ Relative to GND). <br> Updated Ordering Information (Updated part numbers). |
| *G | 2756340 | 08/26/2009 | VKN/AESA | Added Neutron Soft Error Immunity. Updated Ordering Information (By including parts that are available, and modified the disclaimer for the Ordering information). |
| *H | 3044512 | 10/01/2010 | NJY | Added Ordering Code Definitions. Updated Package Diagrams. Added Acronyms and Units of Measure. Minor edits and updated in new template |
| * | 3363203 | 09/05/2011 | PRIT | Updated Package Diagrams. Updated in new template. |

Document History Page (continued)

| Document Title: CY7C1327G, 4-Mbit (256 K $\times$ 18) Pipelined Sync SRAM <br> Document Number: 38-05519 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- | :---: | :---: | :---: |
| Rev. | ECN No. | Submission <br> Date | Orig. of <br> Change | Description of Change |  |  |  |

## Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

## Products

| Automotive | cypress.com/go/automotive |
| :--- | ---: |
| Clocks \& Buffers | cypress.com/go/clocks |
| Interface | cypress.com/go/interface |
| Lighting \& Power Control | cypress.com/go/powerpsoc |
| cypress.com/go/plc |  |
| Memory | cypress.com/go/memory |
| PSoC | cypress.com/go/psoc |
| Touch Sensing | cypress.com/go/touch |
| USB Controllers | cypress.com/go/USB |
| Wireless/RF | cypress.com/go/wireless |

## PSoC ${ }^{\circledR}$ Solutions

psoc.cypress.com/solutions
PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP
Cypress Developer Community
Community | Forums | Blogs | Video | Training

## Technical Support

cypress.com/go/support



 application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.



 the express written permission of Cypress.



 assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.


[^0]:    Note
    2. Errata: The $Z Z$ pin (Pin 64) needs to be externally connected to ground. For more information, see "Errata" on page 21.

[^1]:    Notes
    9. Overshoot: $\mathrm{V}_{\mathrm{IH}(\mathrm{AC})}<\mathrm{V}_{\mathrm{DD}}+1.5 \mathrm{~V}$ (Pulse width less than $\left.\mathrm{t}_{\mathrm{CYC}} / 2\right)$, undershoot: $\mathrm{V}_{\mathrm{IL}(\mathrm{AC})}>-2 \mathrm{~V}$ (Pulse width less than $\mathrm{t}_{\mathrm{CYC}} / 2$ ).
    10. $T_{\text {Power-up }}$ : Assumes a linear ramp from 0 V to $\mathrm{V}_{\mathrm{DD}(\min )}$ within 200 ms . During this time $\mathrm{V}_{I H}<\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{DDQ}} \leq \mathrm{V}_{\mathrm{DD}}$.

[^2]:    Notes
    19. On this diagram, when $\overline{\mathrm{CE}}$ is LOW: $\overline{\mathrm{CE}}_{1}$ is LOW, $\mathrm{CE}_{2}$ is HIGH and $\overline{\mathrm{CE}}_{3}$ is LOW. When $\overline{\mathrm{CE}}$ is $\mathrm{HIGH}: \overline{\mathrm{CE}}_{1}$ is HIGH or $\mathrm{CE}_{2}$ is LOW or $\overline{\mathrm{CE}}_{3}$ is HIGH . 20. Full width write can be initiated by either $\overline{\mathrm{GW}} \mathrm{LOW}$; or by $\overline{\mathrm{GW}}$ HIGH, $\overline{\mathrm{BWE}}$ LOW and $\overline{\mathrm{BW}}_{[\mathrm{A}: \mathrm{B}]} \mathrm{LOW}$.

[^3]:    Notes
    21. On this diagram, when $\overline{\mathrm{CE}}$ is LOW: $\overline{\mathrm{CE}}_{1}$ is LOW, $\mathrm{CE}_{2}$ is HIGH and $\overline{\mathrm{CE}}_{3}$ is LOW. When $\overline{\mathrm{CE}}$ is HIGH: $\overline{\mathrm{CE}}_{1}$ is HIGH or CE 2 is LOW or $\overline{\mathrm{CE}}_{3}$ is HIGH .
    22. The data bus (Q) remains in high Z following a WRITE cycle, unless a new read access is initiated by ADSP or ADSC.
    23. $\overline{\mathrm{GW}}$ is HIGH

[^4]:    Notes
    24. Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 25. DQs are in high $Z$ when exiting $Z Z$ sleep mode.

