## UT54LVDS031LV Low Voltage Quad Driver **Data Sheet** January 8, 2003 ### +FEATURES - □ >400.0 Mbps (200 MHz) switching rates - □ ±340mV nominal differential signaling - □ 3.3 V power supply - ☐ TTL compatible inputs - Cold sparing all pins - ☐ Ultra low power CMOS technology - ☐ 3.0ns maximum, propagation delay - □ 0.4ns maximum, differential skew - Radiation-hardened design; total dose irradiation testing to MIL-STD-883 Method 1019 - Total-dose: 300 krad(Si) and 1Mrad(Si) - Latchup immune (LET $> 100 \text{ MeV-cm}^2/\text{mg}$ ) - ☐ Packaging options: - 16-lead flatpack (dual in-line) - ☐ Standard Microcircuit Drawing 5962-98651 - QML Q and V compliant part ### INTRODUCTION The UT54LVDS031LV Quad Driver is a quad CMOS differential line driver designed for applications requiring ultra low power dissipation and high data rates. The device is designed to support data rates in excess of 400.0 Mbps (200 MHz) utilizing Low Voltage Differential Signaling (LVDS) technology. The UT54LVDS031LV accepts low voltage TTL input levels and translates them to low voltage (340mV) differential output signals. In addition, the driver supports a three-state function that may be used to disable the output stage, disabling the load current, and thus dropping the device to an ultra low idle power state. The UT54LVDS031LV and companion quad line receiver UT54LVDS032LV provide new alternatives to high power pseudo-ECL devices for high speed point-to-point interface applications. All pins have Cold Spare buffers. These buffers will be high impedance when $V_{DD}$ is tied to $V_{SS}$ . Figure 1. UT54LVDS031LV Quad Driver Block Diagram Figure 2. UT54LVDS031LV Pinout ## TRUTH TABLE | Enables | | Input | Output | | |------------------------|----|----------|------------|-------------------| | EN | EN | $D_{IN}$ | $D_{OUT+}$ | D <sub>OUT-</sub> | | L | Н | X | Z | Z | | All other combinations | | L | L | Н | | of ENABLE inputs | | Н | Н | L | ## PIN DESCRIPTION | Pin No. | Name | Description | |--------------|--------------------|-------------------------------------------------| | 1, 7, 9, 15 | D <sub>IN</sub> | Driver input pin, TTL/CMOS compatible | | 2, 6, 10, 14 | $D_{OUT+}$ | Non-inverting driver output pin,<br>LVDS levels | | 3, 5, 11, 13 | D <sub>OUT</sub> - | Inverting driver output pin,<br>LVDS levels | | 4 | EN | Active high enable pin, OR-ed with EN | | 12 | EN | Active low enable pin, OR-ed with EN | | 16 | $V_{\mathrm{DD}}$ | Power supply pin, $+3.3V \pm 0.3V$ | | 8 | V <sub>SS</sub> | Ground pin | ## APPLICATIONS INFORMATION The UT54LVDS031LV driver's intended use is primarily in an uncomplicated point-to-point configuration as is shown in Figure 3. This configuration provides a clean signaling environment for quick edge rates of the drivers. The receiver is connected to the driver through a balanced media such as a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically, the characteristic impedance of the media is in the range of $100\Omega$ . A termination resistor of $100\Omega$ should be selected to match the media and is located as close to the receiver input pins as possible. The termination resistor converts the current sourced by the driver into voltages that are detected by the receiver. Other configurations are possible such as a multireceiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities, as well as ground shifting, noise margin limits, and total termination loading must be taken into account. Figure 3. Point-to-Point Application The UT54LVDS031LV differential line driver is a balanced current source design. A current mode driver, has a high output impedance and supplies a constant current for a range of loads (a voltage mode driver on the other hand supplies a constant voltage for a range of loads). Current is switched through the load in one direction to produce a logic state and in the other direction to produce the other logic state. The current mode requires (as discussed above) that a resistive termination be employed to terminate the signal and to complete the loop as shown in Figure 3. AC or unterminated configurations are not allowed. The 3.4mA loop current will develop a differential voltage of 340mV across the $100\Omega$ termination resistor which the receiver detects with a 240mV minimum differential noise margin neglecting resistive line losses (driven signal minus receiver threshold (340 mV - 100 mV = 240 mV)). The signal is centered around +1.2V (Driver Offset, V<sub>OS</sub>) with respect to ground as shown in Figure 4. Note: The steady-state voltage $(V_{SS})$ peak-to-peak swing is twice the differential voltage $(V_{OD})$ and is typically 680mV. Note: The footprint of the UT54LVDS031LV is the same as the industry standard Quad Differential (RS-422) Driver. Figure 4. Driver Output Levels The current mode driver provides substantial benefits over voltage mode drivers, such as an RS-422 driver. Its quiescent current remains relatively flat versus switching frequency. Whereas the RS-422 voltage mode driver increases exponentially in most cases between 20 MHz - 50 MHz. This is due to the overlap current that flows between the rails of the device when the internal gates switch. Whereas the current mode driver switches a fixed current between its output without any substantial overlap current. This is similar to some ECL and PECL devices, but without the heavy static $I_{\rm CC}$ requirements of the ECL/PECL design. LVDS requires 80% less current than similar PECL devices. AC specifications for the driver are a tenfold improvement over other existing RS-422 drivers. The Three-State function allows the driver outputs to be disabled, thus obtaining an even lower power state when the transmission of data is not required. ## ABSOLUTE MAXIMUM RATINGS<sup>1</sup> (Referenced to V<sub>SS</sub>) | SYMBOL | PARAMETER | LIMITS | | |--------------------|---------------------------------------------------|------------------------------------|--| | $V_{\mathrm{DD}}$ | DC supply voltage | -0.3 to 4.0V | | | $V_{\mathrm{I/O}}$ | Voltage on any pin during operation | $-0.3 \text{ to } (V_{DD} + 0.3V)$ | | | | Voltage on any pin during cold spare | 3 to 4.0V | | | T <sub>STG</sub> | Storage temperature | -65 to +150°C | | | $P_{\mathrm{D}}$ | Maximum power dissipation | 1.25 W | | | $T_J$ | Maximum junction temperature <sup>2</sup> | +150°C | | | $\Theta_{ m JC}$ | Thermal resistance, junction-to-case <sup>3</sup> | 10°C/W | | | II | DC input current | ±10mA | | ## Notes: ## RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | LIMITS | | |-------------------|-------------------------|-----------------------|--| | $V_{\mathrm{DD}}$ | Positive supply voltage | 3.0 to 3.6V | | | $T_{\rm C}$ | Case temperature range | -55 to +125°C | | | V <sub>IN</sub> | DC input voltage | 0V to V <sub>DD</sub> | | <sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance. 2. Maximum junction temperature may be increased to +175°C during burn-in and life test. 3. Test per MIL-STD-883, Method 1012. # DC ELECTRICAL CHARACTERISTICS<sup>1, 2</sup> $(V_{DD} = 3.3V \pm 0.3V; -55^{\circ}C < T_{C} < +125^{\circ}C)$ | SYMBOL | PARAMETER | CONDITION | MIN | MAX | UNIT | |---------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|------| | $V_{IH}$ | High-level input voltage | (TTL) | 2.0 | $V_{\mathrm{DD}}$ | V | | $V_{IL}$ | Low-level input voltage | (TTL) | V <sub>SS</sub> | 0.8 | V | | V <sub>OL</sub> | Low-level output voltage | $R_L = 100\Omega$ | 0.925 | | V | | V <sub>OH</sub> | High-level output voltage | $R_L = 100\Omega$ | | 1.650 | V | | $I_{IN}$ | Input leakage current | $V_{IN} = V_{DD}$ or GND, $V_{DD} = 3.6V$ | -10 | +10 | μА | | $I_{CS}$ | Cold Spare Leakage Current | $V_{IN}$ =3.6V, $V_{DD}$ = $V_{SS}$ | -20 | +20 | μΑ | | $V_{\mathrm{OD}}^{-1}$ | Differential Output Voltage | $R_L = 100\Omega^{(figure\ 5)}$ | 250 | 400 | mV | | $\Delta V_{\mathrm{OD}}^{-1}$ | Change in Magnitude of V <sub>OD</sub> for<br>Complementary Output States | $R_L = 100\Omega^{(figure\ 5)}$ | | 35 | mV | | $V_{OS}$ | Offset Voltage | $R_{L} = 100\Omega$ , $\left( Vos = \frac{Voh + Vol}{2} \right)$ | 1.125 | 1.450 | V | | $\Delta V_{OS}$ | Change in Magnitude of V <sub>OS</sub> for Complementary Output States | $R_{L} = 100\Omega^{(figure\ 5)}$ | | 25 | mV | | $V_{CL}^{3}$ | Input clamp voltage | $I_{CL} = +18mA$ | -1.5 | | V | | I <sub>OS</sub> <sup>2, 3</sup> | Output Short Circuit Current | $V_{IN} = V_{DD}, V_{OUT+} = 0V \text{ or}$<br>$V_{IN} = GND, V_{OUT-} = 0V$ | | 9.0 | mA | | $I_{OZ}^{3}$ | Output Three-State Current | EN = 0.8V and $\overline{EN}$ = 2.0 V,<br>$V_{OUT}$ = 0V or $V_{DD}$ , $V_{DD}$ = 3.6V | -10 | +10 | μΑ | | I <sub>CCL</sub> <sup>3</sup> | Loaded supply current, drivers enabled | $R_L = 100\Omega$ all channels $V_{IN} = V_{DD}$ or $V_{SS}$ (all inputs) | | 20.0 | mA | | I <sub>CCZ</sub> <sup>3</sup> | Loaded supply current, drivers disabled | $\begin{aligned} &D_{IN} = V_{DD} \underbrace{\text{ or } V_{SS}}_{EN} \\ &EN = V_{SS}, \underbrace{EN} = V_{DD} \end{aligned}$ | | 4.0 | mA | <sup>1.</sup> Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except differential voltages. <sup>2.</sup> Output short circuit current ( $I_{OS}$ ) is specified as magnitude only, minus sign indicates direction only. <sup>3.</sup> Guaranteed by characterization. ## AC SWITCHING CHARACTERISTICS<sup>1, 2, 3</sup> $(V_{DD} = +3.3V \pm 0.3V, T_A = -55 \,^{\circ}\text{C to } +125 \,^{\circ}\text{C})$ | SYMBOL | PARAMETER | MIN | MAX | UNIT | |-------------------------------|------------------------------------------------------------------------------|-----|-----|------| | t <sub>PHLD</sub> 6 | Differential Propagation Delay High to Low (figures 6 and 7) | 0.3 | 3.0 | ns | | t <sub>PLHD</sub> 6 | Differential Propagation Delay Low to High (figures 6 and 7) | 0.3 | 3.0 | ns | | $t_{SKD}^{4}$ | Differential Skew (t <sub>PHLD</sub> - t <sub>PLHD</sub> ) (figures 6 and 7) | 0 | 0.4 | ns | | t <sub>SK1</sub> <sup>4</sup> | Channel-to-Channel Skew <sup>1</sup> (figures 6 and 7) | 0 | 0.5 | ns | | t <sub>SK2</sub> <sup>4</sup> | Chip-to-Chip Skew <sup>5</sup> (figure 6 and 7) | | 2.7 | ns | | ${\rm t_{TLH}}^4$ | Rise Time (figures 6 and 7) | | 1.5 | ns | | ${\rm t_{THL}}^4$ | Fall Time (figures 6 and 7) | | 1.5 | ns | | $t_{\mathrm{PHZ}}^{4}$ | Disable Time High to Z (figures 8 and 9) | | 5.0 | ns | | $t_{\rm PLZ}^{^4}$ | Disable Time Low to Z (figures 8 and 9) | | 5.0 | ns | | t <sub>PZH</sub> <sup>4</sup> | Enable Time Z to High (figures 8 and 9) | | 7.0 | ns | | ${\rm t_{PZL}}^4$ | Enable Time Z to Low (figures 8 and 9) | | 7.0 | ns | Notes: 1. Channel-to-Channel Skew is defined as the difference between the propagation delay of the channel and the other channels in the same chip with an event on the inputs. 2. Generator waveform for all tests unless otherwise specified: f=1 MHz, $Z_O=50$ , $t_r\leq 1$ ns, and $t_f\leq 1$ ns. $<sup>\</sup>begin{array}{l} {\rm 3.}\,\,C_L\,\,{\rm includes}\,\,{\rm probe}\,\,{\rm and}\,\,{\rm jig}\,\,{\rm capacitance}.\\ {\rm 4.}\,\,{\rm Guaranteed}\,\,{\rm by}\,\,{\rm characterization} \end{array}$ <sup>5.</sup> Chip to Chip Skew is defined as the difference between the minimum and maximum specified differential propagation delays. <sup>6.</sup> May be tested at higher load capacitance and the limit interpolated from characterization data to guarantee this parameter. Figure 6. Driver Propagation Delay and Transition $\overline{\overline{T}}$ ime Test Circuit or Equivalent Circuit Figure 7. Driver Propagation Delay and Transition Time Waveforms Figure 8. Driver Three-State Delay Test Circuit or Equivalant Circuit Figure 9. Driver Three-State Delay Waveform ## **PACKAGING** - 1. All exposed metalized areas are gold plated over electroplated nickel per MIL-PRF-38535. - 2. The lid is electrically connected to VSS. - 3. Lead finishes are in accordance to MIL-PRF-38535. - 4. Package dimensions and symbols are similar to MIL-STD-1835 variation F-5A. - Lead position and coplanarity are not measured. Lead position and coplanarity are not measured. Did ID mark symbol is vendor option. With solder, increase maximum by 0.003. Figure 10. 16-pin Ceramic Flatpack ## ORDERING INFORMATION ## **UT54LVDS031LV QUAD DRIVER:** - Notes: 1. Lead finish (A,C, or X) must be specified. 2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold). Tested at 25°C only. Lead finish is GOLD ONLY. Radiation neither 3. Prototype flow per UTMC Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY. Radiation neither tested nor guaranteed. - 4. Military Temperature Range flow per UTMC Manufacturing Flows Document. Devices are tested at -55 °C, room temp, and 125 °C. Radiation neither tested nor guaranteed. ## UT54LVDS031LV QUAD DRIVER: SMD ## **Notes:** - 1.Lead finish (A,C, or X) must be specified. - 2.If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold). - $3. Total\ dose\ radiation\ must\ be\ specified\ when\ ordering.\ QML\ Q\ and\ QML\ V\ not\ available\ without\ radiation\ hardening.$