# **CBTU4411**

# 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance Rev. 4 — 18 June 2012 Product data sheet

Product data sheet

#### **General description** 1.

This 11-bit bus switch is designed for 1.7 V to 1.9 V V<sub>DD</sub> operation and SSTL\_18 select input levels.

Each Host port pin (HPn) is multiplexed to one of four DIMM port pins (xDPn). The selection of the DIMM port to be connected to the Host port is controlled by a decoder driven by three hardware select pins S0, S1 and EN. Driving pin EN HIGH disconnects all DIMM ports from their respective host ports. When EN is driven LOW, pins S0 and S1 select one of four DIMM ports to be connected to their respective host port. When disconnected, any DIMM port is terminated to the externally supplied voltage V<sub>bias</sub> by means of an on-chip pull-down resistor of typically 400  $\Omega$ . The ON-state connects the Host port to the DIMM port through a 12  $\Omega$  nominal series resistance. The design is intended to have only one DIMM port active at any time.

The CBTU4411 can also be configured to support a differential strobe signal on channel 10 (TRUE) and channel 9 (complementary Strobe). When its LVCMOS configuration input strobe enable (STREN) is HIGH, channel 10 is pulled up to 3/4 of V<sub>DD</sub> internally by a resistive divider when the DIMM port is idle. When the CBTU4411 is disabled (EN = HIGH in Strobe mode), the pull-down on channel 10 is disabled for current savings, pulling channel 10 to V<sub>DD</sub>. When strobe enable (STREN) is LOW, channel 10 behaves the same as all other channels.

The select inputs (S0, S1) are pseudo-differential type SSTL\_18. A reference voltage should be provided to input pin VREF at nominally 0.5V<sub>DD</sub>. This topology provides accurate control of switching times by reducing dependency on select signal slew rates. S0 and S1 are provided with selectable input termination to 0.5V<sub>DD</sub> (active when LVCMOS input TERM is HIGH). When the CBTU4411 is disabled (EN = HIGH), both S0 and S1 inputs are pulled LOW.

The part incorporates a very low crosstalk design. It has a very low skew between outputs (< 30 ps) and low skew (< 30 ps) for rising and falling edges. The part has optimal performance in DDR2 data bus applications.

Each switch has been optimized for connection to 1- or 2-rank DIMMs.

The low internal RC time constant of the switch allows data transfer to be made with minimal propagation delay.

The CBTU4411 is characterized for operation from 0 °C to +85 °C.



#### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

### 2. Features and benefits

- Enable (EN) and select signals (S0, S1) are SSTL 18 compatible
- Optimized for use in Double Data Rate 2 (DDR2) SDRAM applications
- Suitable to be used with 400 Mbit/s to 800 Mbit/s, 200 MHz to 400 MHz DDR2 data bus
- Switch ON-resistance is designed to eliminate the need for series resistor to DDR2 SDRAM
- 12 Ω ON-resistance
- Controlled enable/disable times support fast bus turnaround
- Pseudo-differential select inputs support accurate and low-skew control of switching times
- Selectable built-in termination resistors on the Sn inputs
- Internal 400  $\Omega$  pull-down resistors on xDPn port
- VBIAS input for optimal DIMM-port pull-down when disabled
- Configurable to support differential strobe with pull-up to <sup>3</sup>/<sub>4</sub> of V<sub>DD</sub> on channel 10 when idle
- Low differential skew
- Matched rise/fall slew rate
- Low crosstalk data-data/data-DQM
- Simplified 1: 4 switch position control by 2-bit encoded input
- Single input pin puts all bus switches in OFF (high-impedance) position
- Latch-up protection exceeds 500 mA per JESD78
- ESD protection exceeds 1500 V HBM per JESD22-A114 and 750 V CDM per JESD22-C101

### 3. Ordering information

Table 1. Ordering information

 $T_{amb} = 0$  °C to +85 °C.

| Type number | Package |                                                                                                    |          |  |  |  |  |
|-------------|---------|----------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|             | Name    | Description                                                                                        | Version  |  |  |  |  |
| CBTU4411EE  | LFBGA72 | plastic low profile fine-pitch ball grid array package; 72 balls; body $7 \times 7 \times 1.05$ mm | SOT856-1 |  |  |  |  |

### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

# 4. Functional diagram





### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

# 5. Pinning information

### 5.1 Pinning



|   | 1     | 2     | 3        | 4    | 5    | 6    | 7    | 8    | 9    | 10              | 11      |
|---|-------|-------|----------|------|------|------|------|------|------|-----------------|---------|
| Α | S1    | STREN | $V_{DD}$ | 0DP0 | 1DP0 | 2DP0 | 1DP1 | 2DP1 | 3DP1 | 0DP2            | 1DP2    |
| В | TERM  | S0    | $V_{DD}$ | GND  | HP0  | 3DP0 | 0DP1 | HP1  | GND  | HP2             | 2DP2    |
| С | VREF  | ĒΝ    |          |      |      |      |      |      |      | 0DP3            | 3DP2    |
| D | VBIAS | GND   |          |      |      |      |      |      |      | HP3             | 1DP3    |
| Е | 2DP10 | 3DP10 |          |      |      |      |      |      |      | 2DP3            | 3DP3    |
| F | 1DP10 | HP10  |          |      |      |      |      |      |      | GND             | 0DP4    |
| G | 0DP10 | GND   |          |      |      |      |      |      |      | HP4             | 1DP4    |
| н | 3DP9  | 2DP9  |          |      |      |      |      |      |      | 2DP4            | 3DP4    |
| J | 1DP9  | HP9   |          |      |      |      |      |      |      | 1DP5            | 0DP     |
| к | 0DP9  | GND   | HP8      | 0DP8 | HP7  | 0DP7 | GND  | HP6  | 0DP6 | HP5             | 2DP     |
| L | 3DP8  | 2DP8  | 1DP8     | 3DP7 | 2DP7 | 1DP7 | 3DP6 | 2DP6 | 1DP6 | V <sub>DD</sub> | 3DP     |
|   |       |       |          |      |      |      |      |      |      |                 | 002aae8 |

Fig 5. Ball mapping (transparent top view)

Blank cell indicates no ball at that location.

### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

# 5.2 Pin description

Table 2. Pin description

| Table 2. Fill                | description                                          |                                                                                                                                                                                                                                                                                             |
|------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                       | Pin                                                  | Description                                                                                                                                                                                                                                                                                 |
| HP0 to HP10                  | B5, B8, B10, D10,<br>G10, K10, K8, K5,<br>K3, J2, F2 | Host ports                                                                                                                                                                                                                                                                                  |
| EN                           | C2                                                   | LVCMOS level enable input (active LOW). When connected HIGH, all DIMM ports will be disconnected (show a high-impedance path) from the Host ports.                                                                                                                                          |
| STREN                        | A2                                                   | Strobe enable. LVCMOS level strobe enable input (active HIGH). When tied LOW, channel 10 (HP10 and its DP ports) functions identically to all other channels. When tied HIGH, channel 10 is designated as the Strobe channel (see Section 6.1 "Function selection", Figure 2 and Figure 3). |
| S0                           | B2                                                   | Select inputs; type SSTL_18. See Section 6.1 "Function                                                                                                                                                                                                                                      |
| S1                           | A1                                                   | selection".                                                                                                                                                                                                                                                                                 |
| VREF                         | C1                                                   | Reference voltage for the pseudo-differential SSTL_18 select inputs (S0, S1).                                                                                                                                                                                                               |
| VBIAS                        | D1                                                   | Voltage bias for the DIMM port pull-down resistor ( $R_{pd}$ ).                                                                                                                                                                                                                             |
| TERM                         | B1                                                   | LVCMOS level input pin activates termination resistance on Sn inputs when HIGH; high-impedance when LOW.                                                                                                                                                                                    |
| 0DP0, 1DP0,<br>2DP0, 3DP0    | A4, A5,<br>A6, B6                                    | DIMM port 0                                                                                                                                                                                                                                                                                 |
| 0DP1, 1DP1,<br>2DP1, 3DP1    | B7, A7,<br>A8, A9                                    | DIMM port 1                                                                                                                                                                                                                                                                                 |
| 0DP2, 1DP2,<br>2DP2, 3DP2    | A10, A11,<br>B11, C11                                | DIMM port 2                                                                                                                                                                                                                                                                                 |
| 0DP3, 1DP3,<br>2DP3, 3DP3    | C10, D11,<br>E10, E11                                | DIMM port 3                                                                                                                                                                                                                                                                                 |
| 0DP4, 1DP4,<br>2DP4, 3DP4    | F11, G11,<br>H10, H11                                | DIMM port 4                                                                                                                                                                                                                                                                                 |
| 0DP5, 1DP5,<br>2DP5, 3DP5    | J11, J10,<br>K11, L11                                | DIMM port 5                                                                                                                                                                                                                                                                                 |
| 0DP6, 1DP6,<br>2DP6, 3DP6    | K9, L9,<br>L8, L7                                    | DIMM port 6                                                                                                                                                                                                                                                                                 |
| 0DP7, 1DP7,<br>2DP7, 3DP7    | K6, L6,<br>L5, L4                                    | DIMM port 7                                                                                                                                                                                                                                                                                 |
| 0DP8, 1DP8,<br>2DP8, 3DP8    | K4, L3,<br>L2, L1                                    | DIMM port 8                                                                                                                                                                                                                                                                                 |
| 0DP9, 1DP9,<br>2DP9, 3DP9    | K1, J1,<br>H2, H1                                    | DIMM port 9                                                                                                                                                                                                                                                                                 |
| 0DP10, 1DP10<br>2DP10, 3DP10 |                                                      | DIMM port 10                                                                                                                                                                                                                                                                                |
| GND                          | B4, B9, D2, F10,<br>G2, K2, K7                       | Ground                                                                                                                                                                                                                                                                                      |
| $V_{DD}$                     | A3, B3, L10                                          | Positive supply voltage                                                                                                                                                                                                                                                                     |
|                              |                                                      |                                                                                                                                                                                                                                                                                             |

### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

# 6. Functional description

Refer to Figure 1 "Functional diagram (positive logic)".

### 6.1 Function selection

Table 3. Function selection, channel 0 to channel 9

H = HIGH voltage level; L = LOW voltage level; high- Z = high-impedance; X = Don't care.

| Inputs |    |    |                 | Function  |                 |          |                 |          |                 |          |  |
|--------|----|----|-----------------|-----------|-----------------|----------|-----------------|----------|-----------------|----------|--|
|        |    |    | 0D              | 0DPn 1DPn |                 | 2D       | Pn              | 3DPn     |                 |          |  |
| EN     | S1 | S0 | HPn             | VBIAS     | HPn             | VBIAS    | HPn             | VBIAS    | HPn             | VBIAS    |  |
| L      | L  | L  | R <sub>ON</sub> | high-Z    | high-Z          | $R_{pd}$ | high-Z          | $R_{pd}$ | high-Z          | $R_{pd}$ |  |
| L      | L  | Н  | high-Z          | $R_{pd}$  | R <sub>ON</sub> | high-Z   | high-Z          | $R_{pd}$ | high-Z          | $R_{pd}$ |  |
| L      | Н  | L  | high-Z          | $R_{pd}$  | high-Z          | $R_{pd}$ | R <sub>ON</sub> | high-Z   | high-Z          | $R_{pd}$ |  |
| L      | Н  | Н  | high-Z          | $R_{pd}$  | high-Z          | $R_{pd}$ | high-Z          | $R_{pd}$ | R <sub>ON</sub> | high-Z   |  |
| Н      | Χ  | Χ  | high-Z          | $R_{pd}$  | high-Z          | $R_{pd}$ | high-Z          | $R_{pd}$ | high-Z          | $R_{pd}$ |  |

NXP

Semiconductors

H = HIGH voltage level; L = LOW voltage level; high- Z = high-impedance; X = Don't care.

|            | ln | puts |       |                 | Function |          |                 |          |          |                 |          |                 |                 |          |                 |
|------------|----|------|-------|-----------------|----------|----------|-----------------|----------|----------|-----------------|----------|-----------------|-----------------|----------|-----------------|
|            |    |      |       |                 | 0DP10    |          |                 | 1DP10    |          |                 | 2DP10    |                 |                 | 3DP10    |                 |
| EN         | S1 | S0   | STREN | HP10            | VBIAS    | $V_{DD}$ | HP10            | VBIAS    | $V_{DD}$ | HP10            | VBIAS    | V <sub>DD</sub> | HP10            | VBIAS    | V <sub>DD</sub> |
| L          | L  | L    | L     | R <sub>ON</sub> | high-Z   | high-Z   | high-Z          | $R_{pd}$ | high-Z   | high-Z          | $R_{pd}$ | high-Z          | high-Z          | $R_{pd}$ | high-Z          |
| L          | L  | L    | Н     | R <sub>ON</sub> | high-Z   | high-Z   | high-Z          | $R_{pd}$ | $R_{PU}$ | high-Z          | $R_{pd}$ | $R_{PU}$        | high-Z          | $R_{pd}$ | $R_{PU}$        |
| L          | L  | Н    | L     | high-Z          | $R_{pd}$ | high-Z   | R <sub>ON</sub> | high-Z   | high-Z   | high-Z          | $R_{pd}$ | high-Z          | high-Z          | $R_{pd}$ | high-Z          |
| L          | L  | Н    | Н     | high-Z          | $R_{pd}$ | $R_{PU}$ | R <sub>ON</sub> | high-Z   | high-Z   | high-Z          | $R_{pd}$ | $R_{PU}$        | high-Z          | $R_{pd}$ | $R_{PU}$        |
| L          | Н  | L    | L     | high-Z          | $R_{pd}$ | high-Z   | high-Z          | $R_{pd}$ | high-Z   | R <sub>ON</sub> | high-Z   | high-Z          | high-Z          | $R_{pd}$ | high-Z          |
| L          | Н  | L    | Н     | high-Z          | $R_{pd}$ | $R_{PU}$ | high-Z          | $R_{pd}$ | $R_{PU}$ | R <sub>ON</sub> | high-Z   | high-Z          | high-Z          | $R_{pd}$ | $R_{PU}$        |
| <u>≜</u> L | Н  | Н    | L     | high-Z          | $R_{pd}$ | high-Z   | high-Z          | $R_{pd}$ | high-Z   | high-Z          | $R_{pd}$ | high-Z          | R <sub>ON</sub> | high-Z   | high-Z          |
| informa.   | Н  | Н    | Н     | high-Z          | $R_{pd}$ | $R_{PU}$ | high-Z          | $R_{pd}$ | $R_{PU}$ | high-Z          | $R_{pd}$ | $R_{PU}$        | R <sub>ON</sub> | high-Z   | high-Z          |
| tion pr    | Χ  | Х    | L     | high-Z          | $R_{pd}$ | high-Z   | high-Z          | $R_{pd}$ | high-Z   | high-Z          | $R_{pd}$ | high-Z          | high-Z          | $R_{pd}$ | high-Z          |
| wided H    | Χ  | Χ    | Н     | high-Z          | high-Z   | $R_{PU}$ | high-Z          | high-Z   | $R_{PU}$ | high-Z          | high-Z   | $R_{PU}$        | high-Z          | high-Z   | $R_{PU}$        |

### Table 5. S0, S1 input termination

H = HIGH voltage level; L = LOW voltage level; X = Don't care.

| – | TI = THOTI Vollage level, L = Low Vollage level, X = Dott care. |      |                                                                                                   |  |  |  |  |
|---|-----------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------|--|--|--|--|
|   | EN                                                              | TERM | Sn input termination                                                                              |  |  |  |  |
|   | L                                                               | L    | Termination resistors on S0, S1 inputs disconnected (high-impedance).                             |  |  |  |  |
|   | L                                                               | Н    | Termination resistors on S0, S1 inputs active.                                                    |  |  |  |  |
|   | Н                                                               | Χ    | Pull-down to GND via $R_T \times 2$ . Also disables the S0, S1 input receivers for power savings. |  |  |  |  |

### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

# 7. Limiting values

Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). The package thermal impedance is calculated in accordance with JESD 51.

| Symbol           | Parameter              | Conditions         | Min             | Max            | Unit |
|------------------|------------------------|--------------------|-----------------|----------------|------|
| $V_{DD}$         | supply voltage         |                    | -0.5            | +2.5           | V    |
| I <sub>IK</sub>  | input clamping current | $V_{I/O} < 0 V$    | -               | -50            | mA   |
| VI               | input voltage          | S0, S1 pins only   | [1] _           | $V_{DD} + 0.3$ | V    |
|                  |                        | except S0, S1 pins | <u>[1]</u> –0.5 | +2.5           | V    |
| T <sub>stg</sub> | storage temperature    |                    | -65             | +150           | °C   |

<sup>[1]</sup> The input and output negative voltage ratings may be exceeded if the input and output clamping current ratings are observed.

### 8. Recommended operating conditions

Table 7. Operating conditions

All unused control inputs of the device must be held at  $V_{DD}$  or GND to ensure proper device operation.

| Symbol            | Parameter                   | Conditions               |     | Min                  | Тур                  | Max                  | Unit |
|-------------------|-----------------------------|--------------------------|-----|----------------------|----------------------|----------------------|------|
| $V_{DD}$          | supply voltage              |                          |     | 1.7                  | -                    | 1.9                  | V    |
| $V_{ref}$         | reference voltage           |                          |     | $0.49 \times V_{DD}$ | $0.50 \times V_{DD}$ | $0.51 \times V_{DD}$ | V    |
| $V_{\text{bias}}$ | bias voltage                | pull-down resistor input | [1] | 0                    | $0.30\times V_{DD}$  | $0.33\times V_{DD}$  | V    |
| $V_{T}$           | termination voltage         |                          |     | $V_{ref} - 0.04$     | $V_{ref}$            | $V_{ref} + 0.04$     | V    |
| $V_{i}$           | input voltage               |                          |     | 0                    | -                    | $V_{DD}$             | V    |
| $V_{IH(AC)}$      | AC HIGH-level input voltage | S0, S1 inputs            |     | $V_{ref}$ + 0.250    | -                    | -                    | V    |
| $V_{IL(AC)}$      | AC LOW-level input voltage  | S0, S1 inputs            |     | -                    | -                    | $V_{ref} - 0.250$    | V    |
| $V_{IH(DC)}$      | DC HIGH-level input voltage | S0, S1 inputs            |     | $V_{ref}$ + 0.125    | -                    | -                    | V    |
| $V_{IL(DC)}$      | DC LOW-level input voltage  | S0, S1 inputs            |     | -                    | -                    | $V_{ref} - 0.125$    | V    |
| $V_{IH}$          | HIGH-level input voltage    | EN, STREN, TERM pins     |     | $0.65 \times V_{DD}$ | -                    | -                    | V    |
| $V_{IL}$          | LOW-level input voltage     | EN, STREN, TERM pins     |     | -                    | -                    | $0.35 \times V_{DD}$ | V    |
| T <sub>amb</sub>  | ambient temperature         | operating in free air    |     | 0                    | -                    | +85                  | °C   |

<sup>[1]</sup>  $V_{bias} > 0.5 \times V_{DD}$  is reserved for test purposes only.

### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

### 9. Static characteristics

Table 8. Static characteristics

 $T_{amb} = 0$  °C to +85 °C

| Symbol          | Parameter              | Conditions                                                                                                         |     | Min                       | Typ[1]              | Max                        | Unit |
|-----------------|------------------------|--------------------------------------------------------------------------------------------------------------------|-----|---------------------------|---------------------|----------------------------|------|
| V <sub>IK</sub> | input clamping voltage | $V_{DD} = 1.7 \text{ V}; I_I = -18 \text{ mA}$                                                                     |     | -                         | -                   | -1.2                       | V    |
| V <sub>T</sub>  | termination voltage    | on S0, S1 inputs when<br>Sn = open circuit and<br>TERM = HIGH                                                      |     | $0.5V_{DD} - 0.04$        | 0.5V <sub>DD</sub>  | 0.5V <sub>DD</sub> + 0.04  | V    |
| $V_{pu}$        | pull-up voltage        |                                                                                                                    |     | 0.5V <sub>DD</sub> + 0.25 | 0.75V <sub>DD</sub> | 0.75V <sub>DD</sub> + 0.25 | V    |
| I <sub>LI</sub> | input leakage current  | $V_{DD}$ = 1.8 V; $V_{I}$ = $V_{DD}$ or GND;<br>Sn = $V_{DD}$ ; $V_{bias}$ = $V_{DD}$ ;<br>TERM = LOW              |     |                           |                     |                            |      |
|                 |                        | S0, S1                                                                                                             |     | -                         | -                   | ±100                       | μΑ   |
|                 |                        | host port                                                                                                          |     | -                         | -                   | ±100                       | μΑ   |
|                 |                        | DIMM port                                                                                                          |     | -                         | -                   | ±100                       | μΑ   |
| I <sub>DD</sub> | supply current         | $V_{DD} = 1.8 \text{ V}; I_{O} = 0 \text{ A};$<br>$V_{I} = V_{DD} \text{ or GND}$                                  |     |                           |                     |                            |      |
|                 |                        | EN = LOW                                                                                                           |     | -                         | 6                   | 9                          | mΑ   |
|                 |                        | EN = HIGH                                                                                                          |     | -                         | 5                   | 100                        | μΑ   |
| C <sub>in</sub> | input capacitance      | S0, S1 pins; $V_I = 1.8 \text{ V or } 0 \text{ V}$                                                                 |     | -                         | 3                   | -                          | pF   |
| C <sub>sw</sub> | switch capacitance     | switch ON; $V_I = 0.9 \text{ V}$                                                                                   |     | -                         | 4                   | 6                          | pF   |
| R <sub>ON</sub> | ON resistance          | $V_{DD}$ = 1.8 V; $V_{HPn}$ = $V_{ref}$ ;<br>$V_{xDPn}$ = $V_{ref}$ ± 250 mV                                       | [2] | 10                        | 12                  | 17                         | Ω    |
|                 |                        | $V_{DD}$ = 1.8 V; $V_{HPn}$ = $V_{ref}$ ;<br>$V_{xDPn}$ = $V_{ref}$ ± 500 mV                                       | [2] | 10                        | 12                  | 17                         | Ω    |
| R <sub>pd</sub> | pull-down resistance   | $\overline{\text{EN}}$ = HIGH; V <sub>bias</sub> = 0.54 V;<br>V <sub>DD</sub> = 1.8 V                              |     | 280                       | 400                 | 520                        | Ω    |
|                 |                        | channel 10; STREN = LOW                                                                                            |     | 280                       | 400                 | 520                        | Ω    |
|                 |                        | channel 10; STREN = HIGH                                                                                           |     | 780                       | 1120                | 1460                       | Ω    |
| $R_{PU}$        | pull-up resistance     | $\overline{\text{EN}}$ = HIGH; V <sub>bias</sub> = 0.54 V;<br>V <sub>DD</sub> = 1.8 V;<br>channel 10; STREN = HIGH |     | 430                       | 622                 | 810                        | Ω    |
| R <sub>T</sub>  | termination resistance | Sn input; Thevenin equivalent (see Figure 1); input voltage sweep $0 < V_I$ (Sn) $< V_{DD}$ ; TERM = HIGH          |     | 55                        | 80                  | 105                        | Ω    |

<sup>[1]</sup> All typical values are at  $V_{DD}$  = 1.8 V,  $T_{amb}$  = 25 °C.

<sup>[2]</sup> Measured by the current between the host and the DIMM terminals at the indicated voltages on each side of the switch.

### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance



# 10. Dynamic characteristics

Table 9. Dynamic characteristics

 $V_{DD} = 1.8 \text{ V} \pm 0.1 \text{ V}.$ 

| Symbol                | Parameter                            | Conditions                                              |            | Min  | Тур | Max  | Unit |
|-----------------------|--------------------------------------|---------------------------------------------------------|------------|------|-----|------|------|
| t <sub>PD</sub>       | propagation delay                    | from HPn or xDPn to xDPn or HPn;<br>Figure 9, Figure 13 | <u>[1]</u> | -    | 50  | 100  | ps   |
| t <sub>PZH</sub>      | driver enable delay to HIGH level    | from Sn to HPn or xDPn                                  |            | 0.75 | -   | 1.75 | ns   |
| $t_{PZL}$             | driver enable delay to LOW level     | from Sn to HPn or xDPn                                  |            | 0.75 | -   | 1.75 | ns   |
| t <sub>PHZ</sub>      | driver disable delay from HIGH level | from Sn to HPn or xDPn                                  |            | 0.75 | -   | 1.75 | ns   |
| t <sub>PLZ</sub>      | driver disable delay from LOW level  | from Sn to HPn or xDPn                                  |            | 0.75 | -   | 1.75 | ns   |
| t <sub>sk(o)</sub>    | output skew time                     | from any output to any output; Figure 12                | [2]        | -    | 25  | 30   | ps   |
| t <sub>sk(edge)</sub> | edge skew time                       | Figure 11                                               | [2][3]     | -    | 25  | 30   | ps   |

<sup>[1]</sup> This parameter is not production tested.

<sup>[2]</sup> Skew is not production tested.

<sup>[3]</sup> Difference of rising edge propagation delay to falling edge propagation delay.

#### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

### 11. HPn to xDPn AC waveforms and test circuit





- (1) See Section 6.1 "Function selection".
- (2) Waveform 1 is for an output with internal conditions such that the output is HIGH except when disabled by the output control.

Fig 8. 3-state output enable and disable times



### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

### 12. xDPn to HPn AC waveforms and test circuit



- (1) See Section 6.1 "Function selection".
- (2) Waveform 1 is for an output with internal conditions such that the output is LOW except when disabled by the output control.
- (3) Waveform 2 is for an output with internal conditions such that the output is HIGH except when disabled by the output control.

Fig 10. 3-state output enable and disable times





### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance



### 13. Test information

Table 10. I<sub>DD</sub> test mode

| Condition                             | Description                                                                                                                                                                  |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{\text{bias}} = V_{\text{DD}}$     | All DIMM ports are disconnected (high-impedance) from their host ports, and disconnected (high-impedance) from VBIAS and $R_{\text{PU}}$ . Used for production testing only. |
| $V_{\text{bias}} < 0.5 V_{\text{DD}}$ | Normal operation. See Section 6.1 "Function selection".                                                                                                                      |

### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

# 14. Package outline



Fig 14. Package outline SOT856-1 (LFBGA72)

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.

#### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

### 15. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description".

### 15.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 15.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

#### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

### 15.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 15</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 11 and 12

Table 11. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C | 3)    |  |  |  |
|------------------------|--------------------------------|-------|--|--|--|
|                        | Volume (mm³)                   |       |  |  |  |
|                        | < 350                          | ≥ 350 |  |  |  |
| < 2.5                  | 235                            | 220   |  |  |  |
| ≥ 2.5                  | 220                            | 220   |  |  |  |

Table 12. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |
|------------------------|---------------------------------|-------------|--------|--|
|                        | Volume (mm³)                    |             |        |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                             | 260         | 260    |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |
| > 2.5                  | 250                             | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 15.

### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

### 16. Abbreviations

Table 13. Abbreviations

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| CDM     | Charged-Device Model                                |
| DDR2    | Double Data Rate 2                                  |
| DIMM    | Dual In-Line Memory Module                          |
| DQM     | Data Queue Mask                                     |
| ESD     | ElectroStatic Discharge                             |
| НВМ     | Human Body Model                                    |
| LVCMOS  | Low Voltage Complementary Metal-Oxide Semiconductor |
| MUX     | Multiplexer                                         |
| PRR     | Pulse Repetition Rate                               |
| RC      | Resistor-Capacitor network                          |
| SDRAM   | Synchronous Dynamic Random Access Memory            |
| SSTL_18 | Stub Series Terminated Logic for 1.8 V              |

### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

# 17. Revision history

### Table 14. Revision history

| Document ID                      | Release date                                                                                                                                                               | Data sheet status  | Change notice | Supersedes   |  |  |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|--------------|--|--|
| CBTU4411 v.4                     | 20120618                                                                                                                                                                   | Product data sheet | -             | CBTU4411 v.3 |  |  |
| Modifications:                   | <ul> <li>Section 2 "Features and benefits", 18th bullet item: removed phrase "200 V MM per<br/>JESD22-A115"</li> </ul>                                                     |                    |               |              |  |  |
|                                  | • Table 8 "Static characteristics":                                                                                                                                        |                    |               |              |  |  |
|                                  | <ul> <li>Symbol/Parameter "C<sub>on</sub>, switch on capacitance" changed to "C<sub>sw</sub>, switch capacitance"<br/>(and placed "switch ON" under Conditions)</li> </ul> |                    |               |              |  |  |
|                                  | – R <sub>ON</sub> Min value for Condition " $V_{xDPn} = V_{ref} \pm 250$ mV" changed from "7 $\Omega$ " to "10 $\Omega$ "                                                  |                    |               |              |  |  |
|                                  | – R <sub>ON</sub> Min value for Condition " $V_{xDPn}$ = $V_{ref}$ ± 500 mV" changed from "7 $\Omega$ " to "10 $\Omega$ "                                                  |                    |               |              |  |  |
|                                  | <ul> <li>deleted ΔR<sub>ON</sub> row</li> </ul>                                                                                                                            |                    |               |              |  |  |
|                                  | <ul> <li><u>Table 13 "Abbreviations"</u>: removed "MM" from list of acronyms</li> </ul>                                                                                    |                    |               |              |  |  |
| CBTU4411 v.3                     | 20091012                                                                                                                                                                   | Product data sheet | -             | CBTU4411 v.2 |  |  |
| CBTU4411 v.2                     | 20060922                                                                                                                                                                   | Product data sheet | -             | CBTU4411 v.1 |  |  |
| CBTU4411 v.1<br>(9397 750 12977) | 20050107                                                                                                                                                                   | Product data sheet | -             | -            |  |  |

#### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

### 18. Legal information

#### 18.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 18.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 18.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

CBTU4411

#### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 19. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

#### 11-bit DDR2 SDRAM MUX/bus switch with 12 $\Omega$ ON resistance

### 20. Contents

| 1    | General description                           |
|------|-----------------------------------------------|
| 2    | Features and benefits                         |
| 3    | Ordering information 2                        |
| 4    | Functional diagram 3                          |
| 5    | Pinning information 4                         |
| 5.1  | Pinning                                       |
| 5.2  | Pin description                               |
| 6    | Functional description 6                      |
| 6.1  | Function selection6                           |
| 7    | Limiting values 8                             |
| 8    | Recommended operating conditions 8            |
| 9    | Static characteristics 9                      |
| 10   | Dynamic characteristics                       |
| 11   | HPn to xDPn AC waveforms and test circuit. 11 |
| 12   | xDPn to HPn AC waveforms and test circuit. 12 |
| 13   | Test information                              |
| 14   | Package outline                               |
| 15   | Soldering of SMD packages                     |
| 15.1 | Introduction to soldering                     |
| 15.2 | Wave and reflow soldering                     |
| 15.3 | Wave soldering                                |
| 15.4 | Reflow soldering                              |
| 16   | Abbreviations                                 |
| 17   | Revision history 18                           |
| 18   | Legal information                             |
| 18.1 | Data sheet status 19                          |
| 18.2 | Definitions                                   |
| 18.3 | Disclaimers                                   |
| 18.4 | Trademarks                                    |
| 19   | Contact information 20                        |
| 20   | Contents 21                                   |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.