# **AN8133FHP (Under development)**

High Speed Low Power Consumption Bi-CMOS 10-Bit A/D Converter

#### Overview

The AN8133FHP is a 10-bit A/D converter for image processing which employs the Bi-CMOS process to realize the low power consumption.

#### Features

- 10-bit resolution
- Maximum conversion rate: 40 MSPS (min.)
- Low power consumption: 200 mW (typ.)
- Operation on single power supply of 5 V
- S/H circuit not required
- Input/Output form: TTL level compatible

#### ■ Application Field

- Digital video broadcasting such as D-STB
- Image equipment such as HDTV
- OA equipment such as image scanner
- · Medical equipment such as ultrasonic diagnosis device

Note) Since the AN8133FHP is under development, the description here may be modified without any prior notice. When the final design is reviewed, refer to the up-to-date product standards.



#### Block Diagram



and D/A

### Absolute Maximum Rating (Ta=25%)

| Parameter                     | Symbol                                               | Rating                    | Unit |  |
|-------------------------------|------------------------------------------------------|---------------------------|------|--|
| Supply voltage                | V <sub>cc</sub>                                      | -0.5  to  +6.0            | v    |  |
| Analogue input voltage        | V <sub>IN</sub>                                      | 0 to $V_{CC}$ $\pm$ 0.3   | v    |  |
| Digital input voltage         | V <sub>CLK</sub>                                     | $-0.5$ to $V_{CC}+0.5$    | V    |  |
| Digital output current        | I <sub>OVF</sub> /I <sub>D0</sub> to I <sub>D9</sub> | -15                       | mA   |  |
| Reference voltage             | V <sub>RT</sub> /V <sub>RB</sub>                     | 0 to V <sub>CC</sub> +0.5 | V    |  |
| Power dissipation             | P <sub>D</sub>                                       | 700 (Ta=75°C)             | mW   |  |
| Operating ambient temperature | $T_{\mathrm{opr}}$                                   | 0 to 75                   | °C   |  |
| Storage temperature           | T <sub>stg</sub>                                     | -55  to  +150             | C    |  |

### ■ Recommended Operating Conditions (Ta=25°C)

| Parameter               | Symbol          | Condition       | min      | typ  | max      | Unit |
|-------------------------|-----------------|-----------------|----------|------|----------|------|
| Supply voltage          | V <sub>cc</sub> |                 | 4.75     | 5.0  | 5.25     | V    |
| Deference veltage       | V <sub>RT</sub> |                 |          | 4.25 |          | V    |
| Reference voltage       | $V_{RB}$        |                 |          | 2.25 | _        | V    |
| Analogue input voltage  | V <sub>IN</sub> |                 | $V_{RB}$ | _    | $V_{RT}$ | V    |
| Dirichly and            | $V_{ m IH}$     |                 | 2        |      | 4        | V    |
| Digital input voltage   | $V_{IL}$        | 030             | <u> </u> |      | 0.8      | V    |
| Digital autuut aumant   | $I_{OH}$        | $V_{OH}=2.7V$   |          | -0.4 |          | mA   |
| Digital output current  | $I_{OL}$        | $V_{OL} = 0.4V$ |          | 1.6  |          | mA   |
| Clock input pulse width |                 | 0, 0            |          | 50   | _        | %    |

### ■ Electrical Characteristics (V<sub>CC</sub>=5V, Ta=25°C)

| Parameter                    | Symbol          | Condition                                                                         | min                | typ   | max  | Unit       |
|------------------------------|-----------------|-----------------------------------------------------------------------------------|--------------------|-------|------|------------|
| Supply current               | $I_{CC}$        | 190 11/10 00 00                                                                   |                    | 40    | · =  | mA         |
| Reference resistive current  | $I_{RT}$        | V <sub>RT</sub> =4.25V                                                            | ~1 <del>0°</del> . | 2.4   | 0.77 | mA         |
| Reference resistive current  | $I_{RB}$        | V <sub>RB</sub> =2.25V                                                            | 12                 | -2.4  | ?    | mA         |
| Input bias current           | $I_{IN}$        | $V_{IN}=3.2V$                                                                     | 1                  | · Ch. | 150  | $\mu$ A    |
| Clark investment             | $I_{IH}$        | V <sub>CLK</sub> =2.7V                                                            | 25                 | 1     |      | μΑ         |
| Clock input current          | I <sub>IL</sub> | V <sub>CLK</sub> =0.4V                                                            | (0)                | 1     |      | $\mu$ A    |
| District                     | V <sub>OH</sub> | $I_{OH} = -400 \mu A$                                                             | 2.7                | 3.4   |      | V          |
| Digital output voltage       | V <sub>OL</sub> | I <sub>OL</sub> =1.6mA                                                            | ٧                  |       | 0.4  | V          |
| Linearity error              | EL              | $V_{IN}=2V_{P-P}$                                                                 |                    | ±1    |      | LSB        |
| Differential linearity error | E <sub>D</sub>  | $V_{IN}=2V_{P-P}$                                                                 | · —                |       | 1.0  | LSB        |
| Maximum conversion rate      | F <sub>C</sub>  | $V_{IN}=2V_{P-P}$                                                                 | 40                 | _     |      | MSPS       |
| Overstination                | CAT             | $f_{CLK}$ =40MHz, $f_{IN}$ =1MHz                                                  |                    | 55    |      | dB         |
| Quantization noise           | 5/N             | S/N $\frac{f_{CLK} = 40MHz, f_{IN} = 1MHz}{f_{CLK} = 40MHz, f_{IN} = 15MHz} - 55$ |                    | dB    |      |            |
| Difference gain              | DG              | IRE standard 15Kz Sawtooth 40% subcarrier                                         |                    | 0.5   | 1.0  | %          |
| Differential phase           | DP              | f <sub>CLK</sub> =20MHz, Nolock                                                   |                    | 0.5   | 1.0  | $^{\circ}$ |
| Input band                   | BW              | $V_{IN}=2V_{P-P}$ , $-3dB$                                                        | 50                 |       |      | MHz        |
| Digital output delay         | τ <sub>d</sub>  | f <sub>CLK</sub> =40MHz                                                           |                    | 20    |      | ns         |
| Input capacitance            | C <sub>IN</sub> | V <sub>IN</sub> =3.25V                                                            |                    | 10    |      | pF         |

### ■ Pin Description

| Pin No.                                                  | Symbol                                                                                        | Pin name                                                                                                                                                                                                                      | Standard waveform          | Voltage level           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 42                                                       | ĪNV                                                                                           | Digital output invert pin                                                                                                                                                                                                     |                            | TTL                     | Setting INV pin to "L" level inverts all the data outputs (D0-D9) but not the overflow output. This pin is set to "L" level with no connection and operates a synchronously with clock.                                                                                                                                                                                                                                                                                                     |
| 24,30<br>39,40<br>43,47                                  | DVCC                                                                                          | Digital power supply pin                                                                                                                                                                                                      |                            | 5V                      | It is a power supply pin for digital circuit block. Connect tantalum capacitor of several $\mu F$ and ceramic capacitor of $0.1  \mu F$ as near as possible to this pin between this pin and DGND.                                                                                                                                                                                                                                                                                          |
| 21,23<br>31,38<br>41,46                                  | DGND                                                                                          | Digital ground                                                                                                                                                                                                                |                            | 0V                      | Connect AGND and DGND with the possible lowest impedance at one point as near as possible to the chip.                                                                                                                                                                                                                                                                                                                                                                                      |
| 37                                                       | OVF                                                                                           | Overflow pin                                                                                                                                                                                                                  |                            | TTL                     | When overflow occurs, it becomes "H." This pin is not affected by INV pin.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 25<br>26<br>27<br>28<br>29<br>32<br>33<br>34<br>35<br>36 | D0<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7<br>D8<br>D9                                      | Digital output (LSB) Digital output (MSB) | Refer to the timing chart. | TTL                     | It is an output pin of TTL Level. In order to prevent the digital noise to entering the analogue circuit, suppress the ringing as far as possible.                                                                                                                                                                                                                                                                                                                                          |
| 3,6<br>8,10<br>13,15<br>18,45<br>48                      | AGND                                                                                          | Analogue ground                                                                                                                                                                                                               |                            | ov                      | Connect the AGND and DGND with the possible lowest impedance at one point as near as the chip.                                                                                                                                                                                                                                                                                                                                                                                              |
| 11<br>12<br>14<br>16<br>17                               | V <sub>RT</sub><br>V <sub>RTS</sub><br>V <sub>RM</sub><br>V <sub>RBS</sub><br>V <sub>RB</sub> | Reference voltage high<br>level,<br>Reference voltage middle<br>point level,<br>Reference voltage low<br>level                                                                                                                | luneq iven                 | 4.25V<br>3.25V<br>2.25V | It is used to set the reference voltage for comparator. Normally, $V_{RT}$ is given 4.25V and $V_{RB}$ is given 2.25V. Connect tantalum capacitor of several $\mu F$ and ceramic capacitor of 0.1 $\mu F$ in parallel between each pin and analogue ground. $V_{RM}$ is provided for linearity compensation, which gives middle point potential between $V_{RT}$ and $V_{RB}$ . However, it is normally opened. $V_{RTS}$ and $V_{RBS}$ are sense pin of $V_{RT}$ or $V_{RB}$ respectively. |
| 9                                                        | $V_{\rm IN}$                                                                                  | Analogue input pin                                                                                                                                                                                                            |                            | 2.25V~4.25V             | It is an input pin of analogue signal for A/D conversion circuit.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1,2<br>7,19<br>44                                        | AVCC                                                                                          | Analogue power supply pin                                                                                                                                                                                                     |                            | 5.0V                    | It is a power supply pin for analogue circuit block. Connect tantalum capacitor of several $\mu F$ and ceramic capacitor of $0.1\mu F$ as near as possible to this pin between this pin and AGND.                                                                                                                                                                                                                                                                                           |
| 22                                                       | CLK                                                                                           | Clock input                                                                                                                                                                                                                   | Refer to the timing chart. | TTL                     | It is a clock for sampling. For their timing, refer to the timing chart.                                                                                                                                                                                                                                                                                                                                                                                                                    |

Pin No.4, 5, 20: NC

A/D and D/A Converters

### ■ Output Code

|      | Input signal          | Digital output       |                      |  |  |
|------|-----------------------|----------------------|----------------------|--|--|
| Step |                       | <u>ī</u> NV=H        | <u>INV</u> =L        |  |  |
|      | 2.000VFS 1.953mV STEP | M L<br>OVF9876543210 | M L<br>OVF9876543210 |  |  |
| 000  | 4.250000              | 0 0000000000         | 0 111111111          |  |  |
| 001  | 4.248047              | 0 000000001          | 0 1111111110         |  |  |
| •    | •                     |                      | •                    |  |  |
| •    |                       | •                    | •                    |  |  |
| •    |                       |                      | •                    |  |  |
| 511  | 3.251953.             | 0 011111111          | 0 1000000000         |  |  |
| 512  | 3.250000              | 0 100000000          | 0 011111111          |  |  |
| 513  | 3.248047              | 0 100000001          | 0 0111111110         |  |  |
| •    |                       |                      | 2,000                |  |  |
| •    |                       | •                    | %° .                 |  |  |
| •    | •                     |                      | Ap.                  |  |  |
| 1023 | 2.251953              | 0 111111111          | 0 0000000000         |  |  |
| 1024 | 2.250000              | 1 111111111          | 1 0000000000         |  |  |

### Timing Chart



## Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book.
- (3) The products described in this book are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances).
  - Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - · Any applications other than the standard applications intended.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
- Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.

20080805