## Endicott Research Group, Inc. 2601 Wayne St., Endicott, NY 13760 607-754-9187 Fax 607-754-9255 http://www.ergpower.com # SFDKB4031F ## Specifications and Applications Information 03/23/11 The ERG Smart Force Series of LED Drivers are specifically designed for applications which require wide dimming and LCD brightness stability over a wide input voltage range. The SFDKB4031F is designed to provide backlight power for the Sharp LQ185K1LGN3 display. Designed, manufactured and supported within the USA, the SFDK features: - √ 8 mm or less in height - ✓ Wide input voltage range - ✓ Constant LED current - ✓ External dimming - ✓ High dimming ratio - ✓ Soft start - ✓ One year warranty | Connectors | | | | | | | | | |-------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------|-------|-------------------------------------------------------------------------|--|--|--|--| | Input Connector | Output Connectors * | | | | | | | | | Molex<br>53261-0871 | JST<br>10FLH-RSM1-TB | | | | | | | | | J1-1 Vin(+) J1-2 Vin(+) J1-3 GND J1-4 GND J1-5 Enable J1-6 (do not use) J1-7 (do not use) J1-8 (do not use) | | Anode A<br>Anode A<br>Anode A<br>Anode A<br>Cathode 2<br>Cathode 3 | J3-10 | Cathode 5 Anode B Anode B Anode B Anode B Cathode 5 Cathode 6 Cathode 6 | | | | | ## Smart Force LED Driver ### **Absolute Maximum Ratings** | Rating | Symbol | Value | Units | | |----------------------|---------------------|---------------|-------|--| | Input Voltage Range | V <sub>in</sub> | -0.3 to +20.0 | Vdc | | | Storage Temperature | T <sub>stg</sub> | -40 to +85 | °C | | | Enable Input Voltage | V <sub>Enable</sub> | 0 to Vin | Vdc | | ## **Operating Characteristics** Unless otherwise noted Vin = 12.00 Volts dc and Ta = 25°C. | Characteristic | Symbol | Min | Тур | Max | Units | | | | |----------------------------------------|---------------------|-------|-------|-------|-------|--|--|--| | Input Voltage | V <sub>in</sub> | +10.0 | +12.0 | +18.0 | Vdc | | | | | Component Surface Temperature (Note 1) | T <sub>s</sub> | -40 | - | +80 | °C | | | | | Input Current | I in | 0.92 | 1.09 | 1.25 | Adc | | | | | Peak Inrush Current (Note 2) | l<br>peak | - | 1.5 | - | Adc | | | | | LED String Voltage | $V_{LED}$ | 38.6 | 42.9 | 44.4 | Vdc | | | | | Efficiency | $\eta$ | - | 77 | - | % | | | | | Output Current (per string) | l <sub>out</sub> | 37 | 39 | 41 | mAdc | | | | | Enable Pin (Note 3) | | | | | | | | | | Turn-on Threshold | V <sub>thon</sub> | - | - | 2.0 | Vdc | | | | | Turn-off Threshold | $V_{ ext{thoff}}$ | 0.8 | - | - | Vdc | | | | | Enable Input Impedance (Note 4) | R <sub>Enable</sub> | - | 5 | - | kOhms | | | | Specifications subject to change without notice. Note 1 Surface temperature must not exceed 80°C. SOT89 package to be at or below 110°C. Note 2 Peak inrush occurs over a 1 to 3 ms time period, during initial startup. Note 3 The input voltage to the driver must be within its operating characteristic before the driver is enabled, otherwise the driver may not start or may shut down unexpectedly. Note 4 Input impedance is 5.0 kOhms to GND. #### **Application Information** The ERG SFDKB4031F has been designed to be configured in multiple ways: #### **NO DIMMING** - OPERATION: The SFD driver can be configured to operate without dimming by pulling up the Enable Pin (J1-5). - Pins 1 and 2 of connector J1 must be connected to +Vin, between 10 and 18 Vdc. Pins 3 and 4 of connector J1 must be connected to GND. #### **EXTERNAL PWM DIMMING** - OPERATION: External PWM configuration as shown in Figure 1 allows the user to control display brightness with an externally generated PWM signal. The user is responsible to provide the PWM signal. A dimming ratio up to 5000:1 at ≤ 200 Hz is possible with this configuration. - DIMMING: Dimming is accomplished by applying a PWM signal to the Enable Pin (J1-5). PWM on and off levels are specified in the Operating Characteristics section of the data sheet. Display brightness is modulated by controlling the PWM duty cycle as shown in Graph 1. - Pins 1 and 2 of connector J1 must be connected to +Vin, between 10 and 18 Vdc. Pins 3 and 4 of connector J1 must be connected to GND. ### **EXTERNAL PWM DIMMING** Graph 1 Figure 1 Endicott Research Group, Inc. (ERG) reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by ERG is believed to be accurate and reliable. However, no responsibility is assumed by ERG for its use.