131.072-Word x 8-Bit Multiport CMOS Video RAM # **■ DESCRIPTION** The HM538123 is a 1-Mbit multiport video RAM equipped with a 128k-word x 8-bit dynamic RAM and a 256-word x 8-bit SAM (serial access memory). Its RAM and SAM operate independently and asynchronously. It can transfer data between RAM and SAM and has a write mask function. In addition, it has two new functions. Flash write clears the data of one row in one cycle in RAM. Special read transfer internally detects that the last address in SAM is read and transfers the next data of one row automatically from RAM if a transfer cycle has previously been executed. These functions make it easier to use the HM538123. # **FEATURES** | Multiport Organization | of DANA and CANA Conshibits | |-----------------------------------------|-----------------------------| | Asynchronous and Simultaneous Operation | of HAM and SAM Capability | | RAM | 128k-word x 8-bit | | SAM | 256-word x 8-bit | | Access Time | | | RAM | 100 ns/120 ns/150 ns (max) | | SAM | 30 ns/40 ns/50 ns (max) | | Cycle Time | | | RAM | 190 ns/220 ns/260 ns (min) | | SAM | 30 ns/40 ns/60 ns (min) | | Low Power | | | Active | | | RAM | 385 mW (max) | | SAM | | | Standby | 40 mW (max) | | Mate Canad Dans Made Conshible | | - High-Speed Page Mode Capability - · Mask Write Mode Capability - Bidirectional Data Transfer Cycle between RAM and SAM Capability - Special Read Transfer Cycle Capability - · Flash Write Cycle Capability - 3 Variations of Refresh (8 ms/512 Cycles) RAS Only Refresh CAS Before RAS Refresh Hidden Refresh • TTL Compatible ## ORDERING INFORMATION | Part No. | Access Time | Package | |---------------|-------------|----------------------| | HM538123JP-10 | 100 ns | 400 mil | | HM538123JP-12 | 120 ns | 40-pin | | HM538123JP-15 | 150 ns | Plastic SOJ (CP-40D) | T- 46-23-20 # PIN OUT | HM538123JP Series | | | | | | | | | |---------------------|------------------|------------------------|--------|--|--|--|--|--| | scq | $\neg \setminus$ | √40 DVss1 | | | | | | | | SI/00 C | 2 | 39 J SI/07 | | | | | | | | SI/01 C | 3 | 38 D SI/06 | | | | | | | | SI/02 C | 4 | 37 D SI/05 | | | | | | | | SI/03 C | 5 | 36 D SI/O4 | | | | | | | | | 6 | 35 þ SĒ | | | | | | | | 1/00 <b>d</b> | 7 | 34 🕽 1/07 | | | | | | | | 1/01 🛭 | 8 | 33 1/06 | | | | | | | | 1/02 [ | 9 | 32 1/05 | | | | | | | | 1/03 0 | 10 | 31 1/04 | | | | | | | | V <sub>cc</sub> 1 C | 11 | 30 ) V <sub>33</sub> 2 | | | | | | | | ₩E d | 12 | 29 DSF | | | | | | | | NC C | 13 | 28 D NC | | | | | | | | RAS C | 14 | 27 D CAS | | | | | | | | NC C | 15 | 26 D QSF | | | | | | | | A8 C | 16 | 25 D AO | | | | | | | | A6 C | 17 | 24 D A1 | | | | | | | | A5 C | 18 | 23 A2 | | | | | | | | A4 C | 19 | 22 🕽 A3 | | | | | | | | Vcc2 C | 20 | 21 D A7 | | | | | | | | 1 | | | 0111-1 | | | | | | | | (Top View) | | | | | | | | # **■ PIN DESCRIPTION** | Pin Name | Function | |--------------------------------------|------------------------------| | A <sub>0</sub> -A <sub>8</sub> | Address Inputs | | I/O <sub>0</sub> -I/O <sub>7</sub> | RAM Port Data Inputs/Outputs | | SI/O <sub>0</sub> -SI/O <sub>7</sub> | SAM Port Data Inputs/Outputs | | RAS | Row Address Strobe | | CAS | Column Address Strobe | | WE | Write Enable | | DT/OE | Data Transfer Output Enable | | SC | Serial Clock | | SE | SAM Port Enable | | DSF | Special Function Input Flag | | QSF | Data Register Empty Flag | | V <sub>CC</sub> | Power Supply | | V <sub>SS</sub> | Ground | | NC | No Connection | # ■ BLOCK DIAGRAM ## **■ PIN FUNCTION** RAS (input pin): RAS is a basic RAM signal. It is active in low level and standby in high level. Row address and signals as shown in Table 1 are input at the falling edge of RAS. The input level of those signals determine the operation cycle of the HM538123. • Table 1. Operation Cycles of the HM538123 | Inpu | t Level at the | Operation Cycle | | | | |-------------|------------------|------------------|------------------|------------------|-------------------------------------------------------------------| | CAS | DT/OE | WE | SE | DSF | operation Cycle | | Н<br>Н<br>Н | Н<br>Н<br>Н<br>Н | H<br>H<br>L<br>L | X<br>X<br>X<br>X | L<br>H<br>L<br>H | RAM Read/Write<br>Color Register Set<br>Mask Write<br>Flash Write | | Н | L | н | x<br>x | L<br>H | Special Read Initialization Special Read Transfer | | H<br>H<br>L | L<br>L<br>X | L<br>L<br>X | H<br>L<br>X | X<br>X<br>X | Pseudo Transfer<br>Write Transfer<br>CBR Refresh | Note: X; Don't care. CAS (input pin): Column address is put into chip at the falling edge of CAS. CAS controls output impedance of I/O in RAM. A<sub>0</sub>-A<sub>8</sub> (input pins): Row address is determined by A<sub>0</sub>-A<sub>8</sub> level at the falling edge of RAS. Column address is determined by A<sub>0</sub>-A<sub>7</sub> level at the falling edge of CAS. In transfer cycles, row address is the address on the word line which transfers data with SAM data register, and column address is the SAM start address after transfer. WE (input pin): WE pin has two functions at the falling edge of RAS and after. When WE is low at the falling edge of RAS, the HM538123 turns to mask write mode. According to the I/O level at the time, write on each I/O can be masked. (WE level at the falling edge of RAS is don't care in read cycle.) When WE is high at the falling edge of RAS, a normal write cycle is executed. After that, WE switches read/write cycles as in a standard DRAM. In a transfer cycle, the direction of transfer is determined by WE level at the falling edge of RAS. When WE is low, data is transferred from SAM to RAM (data is written into RAM), and when WE is high, data is transferred from RAM to SAM (data is read from RAM). I/O<sub>0</sub>-I/O<sub>7</sub> (input/output pins): I/O pins function as mask data at the falling edge of RAS (in mask write and flash write mode). Data is written only on high I/O pins. Data on low I/O pins are masked and internal data are retained. After that, they function as input/output pins as those of a standard DRAM. DT/OE (input pin): DT/OE pin functions as DT (data transfer) pin at the falling edge of RAS and as OE (output enable) pin after that. When DT is low at the falling edge of RAS, this cycle becomes a transfer cycle. When DT is high at the falling edge of RAS, RAM and SAM operate independently. SC (input pin): SC is a basic SAM clock. In a serial read cycle, data is output from an SI/O pin synchronously with the rising edge of SC. In a serial write cycle, data on an SI/O pin at the rising edge of SC is put into the SAM data register. SE (input pin): SE pin activates SAM. When SE is high, SI/O is in the high impedance state in serial read cycle and data on SI/O is not put into the SAM data register in serial write cycle. SE can be used as a mask for serial write because internal pointer is incremented at the rising edge of SC. SI/O<sub>0</sub>-SI/O<sub>7</sub> (input/output pins): SI/Os are input/output pins in SAM. Direction of input/output is determined by the previous transfer cycle. When it was a special read transfer cycle or special read initialization cycle, SI/O outputs data. When it was a pseudo transfer cycle or write transfer cycle, SI/O inputs data. DSF (input pin): DSF is a special data input flag pin. It is set to high when new functions such as color register set, special read transfer, and flash write, are used. QSF (output pin): The HM538123 has a double buffer organization which includes two SAM data registers to relax the restriction on timings of $\overline{DT}/\overline{OE}$ and SC in real time transfer cycle. QSF flag turns high when output from one of SAM data registers finished (data register empty flag). If the condition is detected and special read transfer cycle is executed, data is transferred to the empty register. SC (serial clock) and data transfer cycle can be set asynchronously because detection of the last address in SAM and change of data register are executed automatically in the chip. It makes the system design flexible. # **■ OPERATION OF HM538123** # Operation of RAM Port RAM Read Cycle (DT/OE High, CAS High, DSF Low at the Falling Edge of RAS) Row address is entered at the RAS falling edge and column address at the CAS falling edge to the device as in standard DRAM. Then, when WE is high and DT/OE is low while CAS is low, the selected address data is output through I/O pin. At the falling edge of RAS, DT/OE and CAS become high to distinguish RAM read cycle from transfer cycle and CBR refresh cycle. Address access time (tAA) and RAS to column address delay time (tRAD) specifications are added to enable high-speed page mode. ## **RAM Write Cycle** (Early Write, Delayed Write, Read Modify Write) (DT/OE High, CAS High, DSF Low at the Falling Edge of RAS) Normal Mode Write Cycle (WE High at the Falling Edge of RAS) When CAS and WE are set low after driving RAS low, a write cycle is executed and I/O data is written in the selected addresses. When all 8 I/Os are written, WE should be high at the falling edge of RAS to distinguish normal mode from mask write mode. If WE is set low before the CAS falling edge, this cycle becomes an early write cycle and I/O becomes in high impedance. Data is entered at the CAS falling edge. If WE is set low after the CAS falling edge, this cycle becomes a delayed write cycle. Data is input at the WE falling. I/O does not become high impedance in this cycle, so data should be entered with OE in high. If $\overline{\text{WE}}$ is set low after $t_{\text{CWD}}$ (min) and $t_{\text{AWD}}$ (min) after the $\overline{\text{CAS}}$ falling edge, this cycle becomes a read modify write cycle and enables read/write to execute in the same address cycle. In this cycle also, to avoid I/O contention, data should be input after reading data and driving $\overline{\text{OE}}$ high. #### Mask Write Mode (WE Low at the Falling Edge of RAS) If WE is set low at the falling edge of RAS, the cycle becomes a mask write mode cycle which writes only to selected I/O. Whether or not an I/O is written depends on I/O level (mask data) at the falling edge of RAS. Then the data is written in high I/O pins and masked in low ones and internal data is preserved. This mask data is effective during the RAS cycle. So, in high-speed page mode cycle, the mask data is preserved during the page access. High-Speed Page Mode Cycle (DT/OE High, CAS High, DSF Low at the Falling Edge of RAS) High-speed page mode cycle reads/writes the data of the same row address at high speed by toggling $\overline{CAS}$ while $\overline{RAS}$ is low. Its cycle time is one third of the random read/write cycle and is higher than the standard page mode cycle by 70–80%. This product is based on static column mode, therefore, address access time ( $t_{AA}$ ), $\overline{RAS}$ to column address delay time ( $t_{RAD}$ ), and access time from $\overline{CAS}$ precharge ( $t_{ACP}$ ) are added. In one $\overline{RAS}$ cycle, 256-word memory cells of the same row address can be accessed. It is necessary to specify access frequency within $t_{RAS}$ max (10 $\mu$ s). # Flash Write Function (See Figure 1) Color Register Set Cycle (CAS-DT/OE-WE High, DSF High at the Falling Edge of RAS) In color register set cycle, color data is set to the internal color register used in flash write cycle. 8 bits of internal color register are provided at each I/O. This register is composed of static circuits, so once it is set, it preserves the data until reset. The data set is just as same as in the usual write cycle except that DSF is set high at the falling edge of FAS, and early write and delayed write cycle can be executed. In this cycle, memory array access is not executed, so it is unnecessary to give row and column addresses. Flash Write Cycle (CAS-DT/OE High, WE Low, DSF High at the Falling Edge of RAS) In a flash write cycle, a row of data (256 x 8 bit) is cleared to 0 or 1 at each I/O according to the data of color register mentioned before. It is also possible to mask I/O in this cycle. When $\overline{\text{CAS-DT/OE}}$ is set high, $\overline{\text{WE}}$ is low, and DSF is high at the falling edge of $\overline{\text{RAS}}$ , this cycle starts. Then, the row address to clear is given to row address and mask data is to I/O. Mask data is as same as that of a RAM write cycle. High I/O is cleared, low I/O is not cleared and the internal data is preserved. Cycle time is the same as those of RAM read/write cycles, so all bits can be cleared in 1/512 of the usual cycle time. Figure 1. Use of Flash Write ## Transfer Operation The HM538123 provides the special read initialization cycle, special read transfer cycle, pseudo transfer cycle, and write transfer cycle as data transfer cycles. These transfer cycles are set by driving DT/OE low at the falling edge of RAS. They have following functions: - (1) Transfer data between row address and SAM data register (except for pseudo transfer cycle) - (2) Determine direction of data transfer (b) write transfer cycle: (a) Special read initialization cycle, Special read transfer cycle: RAM -> SAM RAM ← SAM (3) Determine input or output of SAM I/O pin (SI/O) SI/O output Special read initialization cycle: Pseudo transfer cycle, write transfer cycle: SI/O Input (4) Determine first SAM address to access (SAM start address) after transferring at column address. When SAM start address is not changed, neither CAS nor address need to be set because SAM start address can be latched internally. Special Read Initialization Cycle (CAS High, DT/OE Low, WE High, DSF Low at the Falling Edge of RAS) If CAS is high, DT/OE is low, WE high, and DSF low at the falling edge of RAS, this cycle becomes a special read initialization cycle. Special read initialization is used (1) to start special read transfer operation and (2) to switch SAM input/output pin (SI/O) set in input state by pseudo transfer cycle or write transfer cycle, to output state. T-46-23-20 If the clock is set as mentioned before, address of SAM transfer word line is set to row address and first SAM address to access (SAM start address) to column address, it becomes possible to execute SAM read after tSRD (min) after RAS is high. In this cycle, SI/O outputs uncertain data after the RAS falling edge. So when SAM is in input state before executing this cycle, it is necessary to stop input before the RAS falling edge. SAM access is inhibited while RAS is low in this cycle. SC should not be raised during RAS low. Special Read Transfer Cycle (CAS High, DT/OE Low, WE High, DSF High at the Falling Edge of RAS) Ordinary multiport video RAM has some problems; (1) severe limitation on timings between processor clock DT/OE and CRT clock SC, (2) complicated external control circuit to detect SAM last address externally and to insert transfer cycle synchronously. Special read transfer cycle makes it possible to relax the timing limitations and to set serial clock (SC) and transfer cycle perfectly synchronously. Figure 2 shows the block diagram for a special read transfer. SAM double buffers are composed of two data registers (DR). When data is read out from DR0 serially, special read transfer cycle transfers a row of RAM data, which will be read from SAM next, to DR1. The end of data read from DR0 is detected internally and data register switching circuit automatically switches to DR1 output. So data can be output continuously. Figure 2. Block Diagram for Special Read Transfer Figure 3 shows special read transfer operation sequence. QSF flag indicates that reading out from data register has finished (data register empty flag), and special read transfer can be executed while QSF is high. At first, special read operation starts by executing a special read initialization cycle. So QSF becomes high, the processor gives row address and SAM start address, which is needed next, to the memory, and inserts a special read transfer cycle. Data register becomes full after a special read transfer cycle, so QSF becomes low during the cycle. When the last SAM address is accessed, QSF becomes high and the data register, which outputs from the next SAM address, changes, and serial access can be executed. By executing these handshakes, serial clock and transfer cycle can be executed perfectly asynchronously, and flexibility of the system design is improved. Special read transfer cycle is set by making CAS high, DT/OE low, WE high, and DSF high at the falling edge of RAS (same as for special read initialization cycle except DSF). Like in other transfer cycles, the address of the word line to transfer into data register is specified by row address and SAM start is specified by column address. When the last SAM address data is output, the next data is output from the SAM start address specified by this RAS cycle. This transfer cycle can be executed asynchronously with SAM cycle. However, it is necessary to execute SAM access after RAS becomes high after SAM start address is specified by RAS cycle. (See Figure 4). QSF should be high at the falling edge of RAS to execute a special read transfer cycle. A cycle whose QSF is low is neglected (refresh is executed). When the previous transfer cycle is a pseudo transfer or write transfer cycle and SI/O is in input state, special read transfer cycle cannot be used (neglected). Special read initialization cycle is required to switch SI/O to output state. Pseudo Transfer Cycle (CAS High, DT/OE Low, WE Low, and SE High at the Falling Edge of RAS) Pseudo transfer cycle is available for switching SI/O from output state to input state because data in RAM isn't rewritten. This cycle starts when $\overline{CAS}$ is high, $\overline{DT/OE}$ low, $\overline{WE}$ low, and $\overline{SE}$ high, at the falling edge of $\overline{RAS}$ . The output buffer in SI/O becomes high impedance within $t_{SRZ}$ (max) from the $\overline{RAS}$ falling edge. Data should be input to SI/O later than $t_{SID}$ (min) to avoid data contention. SAM access becomes enabled after $t_{SRD}$ (min) after $\overline{RAS}$ becomes high, like in the special read initialization cycle. In this cycle, SAM access is inhibited during $\overline{RAS}$ low, therefore, SC should not be raised. Figure 3. Special Read Transfer Operation Sequence Figure 4. The Restriction of Special Read Transfer # Write Transfer Cycle (CAS High, DT/OE Low, WE Low, and SE Low at the Falling Edge of RAS) Write transfer cycle can transfer a row of data input by serial write cycle to RAM. The row address of data transferred into RAM is determined by the address at the falling edge of RAS. The column address is specified as the first address to serial write after terminating this cycle. Also in this cycle, SAM access becomes enabled after t<sub>SRD</sub> (min) after RAS becomes high. SAM access is inhibited during RAS low. In this period, SC should not be raised. #### SAM Port Operation ## Serial Read Cycle SAM port is in read mode when the previous data transfer cycle is special read initialization cycle or special read transfer cycle. Access is synchronized with SC rising, and SAM data is output from SI/O. When the last address is accessed at the state of QSF low (data register is full), it is signaled to external circuits that special read transfer is enabled by making QSF high. Next, after SAM access, output data register is switched, then the row address data given by previous special read transfer cycle is output from the SAM start address. If special read transfer isn't performed (QSF high), the column address 0 of the same row address is accessed after the last address is accessed. ## Serial Write Cycle If previous data transfer cycle is pseudo transfer cycle or write transfer cycle, SAM port goes into write mode. In this cycle, SI/O data is programmed into data register at the SC rising edge like in the serial read cycle. If SE is high, SI/O data isn't input into data register. Internal pointer is incremented according to the SC rising edge, so SE high can be used to mask data for SAM. ## Refresh #### **RAM Refresh** RAM, which is composed of dynamic circuits, requires refresh to retain data. Refresh is performed by accessing all 512 row addresses every 8 ms. There are three refresh cvcles: (1) RAS only refresh cycle, (2) CAS before RAS (CBR) refresh cycle, and (3) Hidden refresh cycle. Besides them, the cycles which activate RAS such as read/write cycles or transfer cycles can refresh the row address. Therefore, no refresh cycle is required for accessing all row addresses ev- RAS Only Refresh Cycle: RAS only refresh cycle is performed by activating only RAS cycle with CAS fixed to high by inputting the row address (= refresh address) from external circuits. In this cycle, output is high-impedance and pow- T-46-23-20 HM538123 Series er dissipation is less than that of normal read/write cycles because $\overline{CAS}$ internal circuits don't operate. To distinguish this cycle from data transfer cycle, $\overline{DT}/\overline{OE}$ should be high at the falling edge of $\overline{RAS}$ . CBR Refresh Cycle: CBR refresh cycle is set by activating CAS before RAS. In this cycle, refresh address need not to be input through external circuits because it is input through an internal refresh counter. In this cycle, output is in high impedance and power dissipation is lowered like in RAS only refresh cycles because CAS circuits don't operate. Hidden Refresh Cycle: Hidden refresh cycle performs refresh by reactivating RAS when DT/OE and CAS keep low in normal RAM read cycles. #### **SAM Refresh** SAM parts (data register, shift register, selector), organized as fully static circuitry, don't require refresh. # **■ ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Rating | Unit | Note | |-----------------------|------------------|----------------|------|------| | Terminal Voltage | V <sub>T</sub> | - 1.0 to + 7.0 | v | 1 | | Power Supply Voltage | v <sub>cc</sub> | -0.5 to $+7.0$ | v | 1 | | Power Dissipation | P <sub>T</sub> | 1.0 | w | | | Operating Temperature | T <sub>opr</sub> | 0 to +70 | °C | | | Storage Temperature | T <sub>stg</sub> | - 55 to + 125 | °C | | Note: 1. Relative to VSS. # ■ ELECTRICAL CHARACTERISTICS # • Recommended DC Operating Conditions ( $T_A = 0 \text{ to } +70^{\circ}\text{C}$ ) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |--------------------|----------|------|-----|-----|------|------| | Supply Voltage | $v_{cc}$ | 4.5 | 5.0 | 5.5 | v | 1 | | Input High Voltage | $v_{IH}$ | 2.4 | _ | 6.5 | v | 1 | | Input Low Voltage | $v_{IL}$ | -0.5 | _ | 0.8 | v | 1, 2 | Notes: 1. All voltages referenced to VSS. 2. -3.0V for pulse width $\le 10$ ns. # $\bullet$ DC Electrical Characteristics (T\_A = 0 to +70°C, V\_{CC} = 5V $\pm 10\%$ , V\_SS = 0V) | | | _ | | | | | | | • | | | |---------------------|-------------------|--------------------|-----|------|-------------|-----|-------------|------|--------------------------------------------------|-------------------------------------------------------------|------| | Parameter | Symbol | Symbol HM538123-10 | | HM53 | HM538123-12 | | HM538123-15 | | To | est Conditions | I | | | Symbol | Min | Max | Min | Max | Min | Max | Unit | RAM Port | SAM Port | Note | | Operating | I <sub>CC1</sub> | | 70 | _ | 60 | | 50 | mA | RAS, CAS | $SC = V_{IL}, \overline{SE} = V_{IH}$ | | | Current | I <sub>CC7</sub> | | 120 | | 100 | _ | 80 | mA | Cycling t <sub>RC</sub> = Min | $\overline{SE} = V_{IL}$ , SC Cycling $t_{SCC} = Min$ | | | Standby | I <sub>CC2</sub> | | 7 | _ | 7 | _ | 7 | mA | D.C | $SC = V_{IL}, \overline{SE} = V_{IH}$ | | | Current | I <sub>CC8</sub> | _ | 50 | | 40 | _ | 30 | mA | $\frac{\overline{RAS}}{\overline{CAS}} = V_{IH}$ | SE = V <sub>IL</sub> , SC Cycling<br>t <sub>SCC</sub> = Min | | | RAS Only | I <sub>CC3</sub> | | 60 | _ | 50 | _ | 40 | mA | RAS Cycling | $SC = V_{IL}, \overline{SE} = V_{IH}$ | | | Refresh<br>Current | I <sub>CC9</sub> | _ | 110 | _ | 90 | _ | 70 | mA | $\overline{CAS} = V_{IH}$<br>$t_{RC} = Min$ | $\overline{SE} = V_{IL}$ , SC Cycling $t_{SCC} = Min$ | | | Page | I <sub>CC4</sub> | _ | 65 | | 55 | _ | 45 | mA | CAS Cycling | $SC = V_{IL}, \overline{SE} = V_{IH}$ | | | Mode | I <sub>CC10</sub> | _ | 115 | 1. | 95 | | 75 | mA | $\overline{RAS} = V_{IL}$ $t_{RC} = Min$ | SE = V <sub>IL</sub> , SC Cycling<br>t <sub>SCC</sub> = Min | | | CAS Before RAS | I <sub>CC5</sub> | | 60 | - | 50 | | 40 | mA | DAG 0 .11 | $SC = V_{IL}, \overline{SE} = V_{IH}$ | | | Refresh<br>Current | I <sub>CC11</sub> | | 110 | | 90 | _ | 70 | mA | $\overline{RAS}$ Cycling $t_{RC} = Min$ | $\overline{SE} = V_{IL}$ , SC Cycling $t_{SCC} = Min$ | | | Data | I <sub>CC6</sub> | | 90 | | 90 | | 90 | mA | RAS, CAS | $SC = V_{IL}, \overline{SE} = V_{IH}$ | | | Transfer<br>Current | I <sub>CC12</sub> | _ | 125 | _ | 125 | _ | 125 | mA | Cycling t <sub>RC</sub> = Min | SE = V <sub>IL</sub> , SC Cycling<br>t <sub>SCC</sub> = Min | | | DC Flectrical | Characteristics (TA | $= 0 to +70^{\circ}C$ | $V_{CC} = 5$ | / ±10%. | Vee = 0V | |-----------------|------------------------|-----------------------|--------------|---------|----------| | - DC Electrical | Vilal acteriouce ( I A | - 0 10 1 70 0, | *(C) | , | 133 11 | | Т | 16 | 23 | -20 | |-------|-----|-----|-----| | - 1 - | 40- | -23 | -20 | | | | | | | | | | | | J-20 | |---------------------------|-----------------|------|-------------|------|-------------|------|------|-----------------|----------------------------|-------| | | HM538123-10 | | HM538123-12 | | HM538123-15 | | Unit | Test Conditions | Note | | | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Oint | Test conditions | 11010 | | Input Leakage<br>Current | I <sub>LI</sub> | - 10 | 10 | - 10 | 10 | - 10 | 10 | μА | | | | Output Leakage<br>Current | ILO | - 10 | 10 | - 10 | 10 | - 10 | 10 | μΑ | | | | Output High<br>Voltage | v <sub>OH</sub> | 2.4 | | 2.4 | _ | 2.4 | _ | v | $I_{OH} = -2 \text{ mA}$ | | | Output Low<br>Voltage | V <sub>OL</sub> | _ | 0.4 | | 0.4 | _ | 0.4 | v | $I_{OL} = 4.2 \mathrm{mA}$ | | # • Capacitance ( $T_A = 25^{\circ}\text{C}$ , $V_{CC} = 5\text{V}$ , f = 1 MHz, Bias: Clock, I/O = $V_{CC}$ , Address = $V_{SS}$ ) | Item | Symbol | Min | Тур | Max | Unit | |-----------|------------------|-----|--------------|-----|------| | Address | C <sub>I1</sub> | _ | _ | 5 | pF | | Clock | C <sub>I2</sub> | _ | <del>-</del> | 5 | pF | | I/O, SI/O | C <sub>I/O</sub> | _ | _ | 7 | pF | • AC Characteristics ( $T_A = 0$ to $+70^{\circ}$ C, $V_{CC} = 5V \pm 10\%$ , $V_{SS} = 0V$ )1, 11 # **Test Conditions** Input Rise and Fall Time: Output Load: Input Timing Reference Levels: See Figures 0.8V, 2.4V 0.4V, 2.4V Note: 1. Including scope & jig. # **Common Parameter** # T-46-23-20 | Parameter | Sb.al | HM53 | 8123-10 | HM53 | 8123-12 | HM538 | 8123-15 | | | |------------------------------------|------------------|-------|---------|------|---------|-------|----------|------|----------| | rarameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | Note | | Random Read or Write<br>Cycle Time | tRC | 190 | _ | 220 | _ | 260 | - | ns | | | RAS Precharge Time | t <sub>RP</sub> | 80 | | 90 | _ | 100 | | ns | | | RAS Pulse Width | tRAS | 10000 | 100 | 120 | 10000 | 150 | 10000 | ns | | | CAS Pulse Width | t <sub>CAS</sub> | 30 | 10000 | 35 | 10000 | 40 | 10000 | ns | | | Row Address Setup Time | t <sub>ASR</sub> | 0 | | 0 | _ | 0 | _ | ns | | | Row Address Hold Time | t <sub>RAH</sub> | 15 | | 15 | | 20 | _ | ns | <u> </u> | | Column Address Setup Time | tASC | 0 | | 0 | _ | 0 | | ns | | | Column Address Hold Time | t <sub>CAH</sub> | 20 | _ | 20 | _ | 25 | <u> </u> | ns | | | RAS to CAS Delay Time | tRCD | 25 | 70 | 25 | 85 | 30 | 110 | ns | 5, 6 | | RAS Hold Time | trsh | 30 | _ | 35 | _ | 40 | _ | ns | | | CAS Hold Time | t <sub>CSH</sub> | 100 | _ | 120 | _ | 150 | | ns | | | CAS to RAS Precharge Time | tCRP | 10 | _ | 10 | _ | 10 | _ | ns | <u> </u> | | Transition Time (Rise to Fall) | t <sub>T</sub> | 3 | 50 | 3 | 50 | 3 | 50 | ns | _ | | Refresh Period | tref | _ | 8 | | 8 | | 8 | ns | | | DT to RAS Setup Time | t <sub>DTS</sub> | 0 | - | 0 | _ | 0 | _ | ns | | | DT to RAS Hold Time | tDTH | 15 | _ | 15 | _ | 20 | | ns | | | DSF to RAS Setup Time | tSFS | 0 | _ | 0 | _ | 0 | _ | ns | | | DSF to RAS Hold Time | t <sub>SFH</sub> | 25 | _ | 25 | _ | 30 | _ | ns | | | Data-in to OE Delay Time | t <sub>DZO</sub> | 0 | _ | 0 | | 0 | | ns | | | Data-in to CAS Delay Time | t <sub>DZC</sub> | 0 | - | 0 | _ | 0 | | ns | | # Read Cycle (RAM), Page Mode Read Cycle | Parameter | Symbol | HM53 | 8123-10 | HM53 | 8123-12 | HM53 | 8123-15 | T | | |------------------------------------------------|-------------------|------|---------|------|---------|------|---------|------|------| | rarameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | Note | | Access Time from RAS | tRAC | _ | 100 | _ | 120 | _ | 150 | ns | 2, 3 | | Access Time from CAS | t <sub>CAC</sub> | _ | 30 | _ | 35 | _ | 40 | ns | 3, 5 | | Access Time from $\overline{OE}$ | toac | | 30 | _ | 35 | _ | 40 | ns | 3 | | Address Access Time | t <sub>AA</sub> | _ | 45 | _ | 55 | _ | 70 | ns | 3, 6 | | Output Buffer Turn-off Delay Referenced to CAS | t <sub>OFF1</sub> | 0 | 25 | 0 | 30 | 0 | 40 | ns | 7 | | Output Buffer Turn-off Delay Referenced to OE | t <sub>OFF2</sub> | 0 | 25 | 0 | 30 | 0 | 40 | ns | 7 | | Read Command Setup Time | tRCS | 0 | _ | 0 | _ | 0 | _ | ns | | | Read Command Hold Time | t <sub>RCH</sub> | 0 | _ | 0 | _ | 0 | _ | ns | 12 | | Read Command Hold Time<br>Referenced to RAS | trrh | 10 | _ | 10 | _ | 10 | _ | ns | 12 | | RAS to Column Address<br>Delay Time | t <sub>RAD</sub> | 20 | 55 | 20 | 65 | 25 | 80 | ns | 5, 6 | | Page Mode Cycle Time | t <sub>PC</sub> | 55 | _ | 65 | | 80 | _ | ns | | | CAS Precharge Time | t <sub>CP</sub> | 10 | _ | 15 | _ | 20 | | ns | | | Access Time from<br>CAS Precharge | tACP | _ | 50 | | 60 | | 75 | ns | | # Write Cycle (RAM), Page Mode Write Cycle, Color Register Set Cycle | _ | | HM53 | 8123-10 | HM538 | 3123-12 | HM538 | 3123-15 | Unit | Note | |--------------------------------|------------------|------|-------------|-------|---------|-------|----------|------|----------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Oint | None | | Write Command Setup Time | twcs | 0 | _ | 0 | - | 0 | | ns | 9 | | Write Command Hold Time | twcH | 25 | | 25 | _ | 30 | | ns | | | Write Command Pulse Width | twp | 15 | 1- | 20 | _ | 25 | _ | ns | | | Write Command to RAS Lead Time | t <sub>RWL</sub> | 30 | _ | 35 | _ | 40 | | ns | | | Write Command to CAS Lead Time | t <sub>CWL</sub> | 30 | _ | 35 | _ | 40 | | ns | | | Data-in Setup Time | t <sub>DS</sub> | 0 | _ | 0 | | 0 | | ns | 10 | | Data-in Hold Time | <sup>t</sup> DH | 25 | _ | 25 | | 30 | | ns | 10 | | WE to RAS Setup Time | tws | 0 | _ | 0 | _ | 0 | _ | ns | | | WE to RAS Hold Time | twH | 15 | _ | 15 | _ | 20 | _ | ns | | | Mask Data to RAS Setup Time | t <sub>MS</sub> | 0 | _ | 0 | _ | 0 | _ | ns | l | | Mask Data to RAS Hold Time | t <sub>MH</sub> | 15 | _ | 15 | | 20 | | ns | <u> </u> | | OE Hold Time Referenced to WE | toeh | 10 | <del></del> | 15 | | 20 | | ns | | | Page Mode Cycle Time | tPC | 55 | _ | 65 | _ | 80 | <u> </u> | ns | | | CAS Precharge Time | tCP | 10 | _ | 15 | _ | 20 | _ | ns | | # Read-Modify-Write Cycle | _ | | HM53 | 3123-10 | HM538 | 8123-12 | HM538 | 123-15 | Unit | Note | |--------------------------------------------------|-------------------|------|--------------|----------|---------|-------|----------|------|----------| | Parameter | Symbol | Min | Max | Min | Max | Min | Мах | Umt | NOU | | Read-Modify-Write Cycle Time | tRWC | 255 | _ | 295 | _ | 350 | _ | ns | | | RAS Pulse Width | tRWS | 165 | 10000 | 195 | 10000 | 240 | 10000 | ns | | | RAS to WE Delay | tCWD | 65 | | 75 | _ | 90 | | ns | 9 | | Column Address to WE Delay | tAWD | 80 | | 95 | | 120 | | ns | 9 | | OE to Data-in Delay Time | todd | 25 | _ | 30 | | 40 | | ns | | | Access Time from RAS | tRAC | | 100 | _ | 120 | | 150 | ns | 2, | | Access Time from CAS | t <sub>CAC</sub> | _ | 30 | _ | 35 | _ | 40 | ns | 3, | | Access Time from OE | toac | _ | 30 | — | 35 | _ | 40 | ns | 3 | | Address Access Time | t <sub>AA</sub> | _ | 45 | <u> </u> | 55 | | 70 | ns | 3, | | RAS to Column Address Delay | tRAD | 20 | 55 | 20 | 65 | 25 | 80 | ns | 5, | | Output Buffer Turn-off Delay<br>Referenced to OE | t <sub>OFF2</sub> | 0 | 25 | 0 | 30 | 0 | 40 | ns | | | Read Command Setup Time | †RCS | 0 | <u> </u> | 0 | _ | 0 | | ns | L | | Write Command to RAS Lead Time | †RWL | 30 | _ | 35 | | 40 | | ns | | | Write Command to CAS Lead Time | t <sub>CWL</sub> | 30 | | 35 | | 40 | <u> </u> | ns | <u> </u> | | Write Command Pulse Width | twp | 15 | _ | 20 | | 25 | | ns | | | Data-in Setup Time | t <sub>DS</sub> | 0 | _ | 0 | | 0 | | ns | 1 | | Data-in Hold Time | t <sub>DH</sub> | 25 | _ | 25 | | 30 | | ns | 10 | | WE to RAS Setup Time | tws | 0 | <del>-</del> | 0 | | 0 | | ns | ļ., | | WE to RAS Hold Time | twH | 15 | | 15 | | 20 | | ns | | | Mask Data to RAS Setup Time | t <sub>MS</sub> | 0 | | 0 | | 0 | | ns | | | Mask Data to RAS Hold Time | <sup>t</sup> MH | 15 | _ | 15 | | 20 | <u> </u> | ns | | | OE Hold Time Referenced to WE | t <sub>OEH</sub> | 10 | T - | 15 | - | 20 | <u> </u> | ns | | # Refresh Cycle # T-46-23-20 | Parameter | Symbol | HM538123-10 | | HM538123-12 | | HM538123-15 | | 77 | Note | |--------------------------------------------|------------------|-------------|-----|-------------|-----|-------------|-----|------|------| | Talanetei | Symbol | Min | Max | Min | Max | Min | Max | Unit | Note | | CAS Setup Time<br>(CAS Before RAS Refresh) | t <sub>CSR</sub> | 10 | _ | 10 | _ | 10 | _ | ns | | | CAS Hold Time<br>(CAS Before RAS Refresh) | <sup>t</sup> CHR | 20 | _ | 25 | _ | 30 | _ | ns | | | RAS Precharge to CAS Hold Time | tRPC | 10 | _ | 10 | _ | 10 | _ | ns | | # **Transfer Cycle** | Parameter | Symbol | HM53 | 8123-10 | HM53 | 8123-12 | HM538 | 3123-15 | | | |----------------------------------------------|------------------|------|----------|----------|------------|-------|---------|------|------| | T at atticues | Symbol | Min | Max | Min | Max | Min | Max | Unit | Note | | WE to RAS Setup Time | tws | 0 | _ | 0 | _ | 0 | | ns | | | WE to RAS Hold Time | twH | 15 | <u> </u> | 15 | _ | 20 | _ | ns | | | SE to RAS Setup Time | t <sub>ES</sub> | 0 | | 0 | _ | 0 | _ | ns | | | SE to RAS Hold Time | t <sub>EH</sub> | 15 | _ | 15 | _ | 20 | | ns | | | RAS to SC Delay Time | tSRD | 25 | _ | 30 | _ | 35 | | ns | | | SC to RAS Setup Time | tsrs | 30 | _ | 40 | _ | 45 | _ | ns | | | RAS to QSF Delay Time | †RQD | _ | 100 | _ | 120 | _ | 150 | ns | 4 | | RAS to QSF (High) Delay Time | <sup>t</sup> RQH | | TBD | <u> </u> | TBD | _ | TBD | ns | | | Serial Data Input Delay Time from RAS | t <sub>SID</sub> | 50 | _ | 60 | _ | 75 | _ | ns | | | Serial Data Input to RAS Delay Time | tszr | | 10 | | 10 | _ | 10 | ns | | | Serial Output Buffer Turn-off Delay from RAS | tSRZ | 10 | 50 | 10 | 60 | 10 | 75 | ns | 7 | | RAS to S <sub>out</sub> (Low-Z) Delay Time | t <sub>RLZ</sub> | 5 | _ | 10 | · <u>-</u> | 10 | _ | ns | | | Serial Clock Cycle Time | tscc | 30 | _ | 40 | - | 60 | _ | ns | | | Access Time from SC | tsca | | 30 | _ | 40 | | 50 | ns | 4 | | Serial Data-out Hold Time | t <sub>SOH</sub> | 7 | _ | 7 | _ | 7 | _ | ns | 4 | | SC Pulse Width | t <sub>SC</sub> | 10 | _ | 10 | | 10 | | ns | | | SC Precharge Width | tSCP | 10 | | 10 | _ | 10 | _ | ns | | | Serial Data-in Setup Time | tsis | 0 | + | 0 | _ | 0 | _ | ns | | | Serial Data-in Hold Time | t <sub>SIH</sub> | 15 | | 20 | _ | 25 | _ | ns | | # Serial Read Cycle | Parameter | Symbol | HM538123-10 | | HM538123-12 | | HM538123-15 | | Unit | Note | |------------------------------------------------|------------------|-------------|-----|-------------|-----|-------------|-----|------|------| | rarameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | Note | | Serial Clock Cycle Time | tscc | 30 | _ | 40 | _ | 60 | T - | ns | | | Access Time from SC | t <sub>SCA</sub> | _ | 30 | | 40 | _ | 50 | ns | 4 | | Access Time from SE | t <sub>SEA</sub> | | 25 | | 30 | | 40 | ns | 4 | | Serial Data-out Hold Time | tson | 7 | | 7 | _ | 7 | | ns | 4 | | SC Pulse Width | t <sub>SC</sub> | 10 | | 10 | | 10 | T - | ns | | | SC Precharge Width | tscp | 10 | _ | 10 | _ | 10 | _ | ns | | | Serial Output Buffer Turn-off<br>Delay from SE | tsez | 0 | 25 | 0 | 25 | 0 | 30 | ns | 7 | | Last SC to QSF Delay Time | tsop | _ | TBD | _ | TBD | _ | TBD | ns | 4 | ■ 447P5N7 NN7425N LOV HM538123 Series ## **Serial Write Cycle** T-46-23-20 | _ | | HM538123-10 | | HM53 | 8123-12 | HM538 | 123-15 | Unit | Note | |---------------------------------|------------------|-------------|-----|------|--------------|-------|--------|------|------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Onit | Hote | | Serial Clock Cycle Time | tscc | 30 | _ | 40 | _ | 60 | | ns | | | SC Pulse Width | t <sub>SC</sub> | 10 | ,— | 10 | _ | 10 | _ | пѕ | | | SC Precharge Width | t <sub>SCP</sub> | 10 | _ | 10 | <del>-</del> | 10 | _ | ns | | | Serial Data-in Setup Time | t <sub>SIS</sub> | 0 | _ | 0 | _ | 0 | _ | ns | | | Serial Data-in Hold Time | t <sub>SIH</sub> | 15 | _ | 20 | _ | 25 | _ | ns | | | Serial Write Enable Setup Time | tsws | 0 | _ | 0 | | 0 | _ | ns | | | Serial Write Enable Hold Time | tswH | 30 | | 35 | _ | 50 | | ns | | | Serial Write Disable Setup Time | tswis | 0 | _ | 0 | | 0 | _ | ns | | | Serial Write Disable Hold Time | tswih | 30 | | 35 | | 50 | _ | ns | | ## Flash Write Cycle | _ | | HM538 | 3123-10 | HM53 | 8123-12 | HM53 | 8123-15 | Unit | Note | |----------------------------------------------|-------------------|-------|---------|------|---------|------|---------|------|------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | Note | | Flash Write Cycle Write | tRCFW | 230 | | 265 | | 310 | | ns | | | RAS Pulse Width | tRCSFW | 140 | _ | 165 | | 200 | _ | ns | | | WE to RAS Setup Time | tws | 0 | | 0 | | 0 | _ | ns | | | WE to RAS Hold Time | twH | 15 | _ | 15 | T - | 20 | | ns | | | CAS High Level Hold Time<br>Reference to RAS | t <sub>CHHR</sub> | 20 | | 25 | _ | 30 | | ns | | | Mask Data to RAS Setup Time | t <sub>MS</sub> | 0 | _ | 0 | | 0 | | ns | | | Mask Data to RAS Hold Time | t <sub>MH</sub> | 15 | _ | 15 | _ | 20 | - | ns | | Notes: 1. AC measurements assume $t_T = 5$ ns. - Assume that t<sub>RCD</sub> ≤ t<sub>RCD</sub> (max) and t<sub>RAD</sub> ≤ t<sub>RAD</sub> (max). If t<sub>RCD</sub> or t<sub>RAD</sub> is greater than the maximum recommended value shown in this table, t<sub>RAC</sub> exceeds the value shown. - 3. Measured with a load circuit equivalent to 2 TTL load and 100 pF. - 4. Measured with a load circuit equivalent to 2 TTL load and 50 pF. - 5. When t<sub>RCD</sub> ≥ t<sub>RCD</sub> (max) and t<sub>RAD</sub> ≤ t<sub>RAD</sub> (max), access time is specified by t<sub>CAC</sub>. - 6. When $t_{RCD} \le t_{RCD}$ (max) and $t_{RAD} \ge t_{RAD}$ (max), access time is specified by $t_{AA}$ . - 7. toff (max) is defined as the time at which the output achieves the open circuit condition (VoH 200 mV, VoL + 200 mV). - 8. V<sub>IH</sub> (min) and V<sub>IL</sub> (max) are reference levels for measuring timing of input signals. Transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>. - 9. When t<sub>WCS</sub> ≥ t<sub>WCS</sub> (min), the cycle is an early write cycle, and I/O pins remain in an open circuit (high impedance) condition. When t<sub>AWD</sub> ≥ t<sub>AWD</sub> (min) and t<sub>CWD</sub> ≥ t<sub>CWD</sub> (min), the cycle is a read-modify-write cycle; the data of the selected address is read out from a data out pin and input data is written into the selected address. In this case, impedance on I/O pins is controlled by OE. - These parameters are referenced to CAS falling edge in early write cycles or to WE falling edge in delayed write or readmodify-write cycles. - 11. After power-up, pause for 100 µs or more and execute at least 8 initialization cycles (normal memory cycles or refresh cycles), then start operation. - 12. If either t<sub>RCH</sub> or t<sub>RRH</sub> is satisfied, operation is guaranteed. T-46-23-20 # **■ TIMING WAVEFORMS** • Read Cycle # • Early Write Cycle Note: \*1. When WE is high level, all the data on I/Os can be written into the memory cell. When WE is low level, the data on I/Os are not written except for the case that the I/O is high at the falling edge of RAS. # • Delayed Write Cycle Note: \*1. When WE is high level, all the data on I/Os can be written into the memory cell. When WE is low level, the data on I/Os are not written except for the case that the I/O is high at the falling edge of RAS. # • Read-Modify-Write Cycle Note: \*1. When WE is high level, all the data on I/Os can be written into the memory cell. When WE is low level, the data on I/Os are not written except for the case that the I/O is high at the falling edge of RAS. # • Page Mode Write Cycle (Early Write) Note: \*1. When WE is high level, all the data on I/Os can be written into the memory cell. When WE is low level, the data on I/Os are not written except for the case that the I/O is high at the falling edge of RAS. Note: 1. When WE is high level, all the data on I/Os can be written into the memory cell. When WE is low level, the data on I/Os are not written except for the case that the I/O is high at the falling edge of RAS. # • RAS Only Refresh Cycle HM538123 Series • CAS Before RAS Refresh Cycle T-46-23-20 RAS Address WE I/O (Input) I/O (Output) DT/OE DSF Don't care. # • Hidden Refresh Cycle SS : Inhibit rising transient I/O : Don't care 0111-19 Notes: \*1. When the previous data transfer cycle is a special read transfer cycle or special read initialization cycle, it is specified as special read initialization cycle (1). - \*2. $\overline{\overline{SE}}$ is in low level. (When $\overline{\overline{SE}}$ is high, SI/O becomes high impedance state.) - \*3. CAS and SAM start address don't need to be specified every cycle, if SAM start address is not changed. # • Special Read Initialization Cycle (2)\*1,\*2 SI/O (Outout) DSF Notes: \*1. When the previous data transfer cycle is a write or pseudo transfer cycle, it is specified as special read initialization cycle - \*2. SE is in low level. (When SE is high, SI/O becomes high impedance state.) - \*3. CAS and SAM start address don't need to be specified every cycle, if SAM start address is not changed. • Special Read Transfer Cycle \*1, \*2 Notes: \*1. When QSF is low level at the falling edge of RAS, the special read transfer cycle is not performed. \*2. SE is in low level. (When SE is high, SI/O becomes high impedance state.) \*3. CAS and SAM start address don't need to be specified every cycle, if SAM start address is not changed. ## • Pseudo Transfer Cycle Note: \*1. CAS and SAM start address don't need to be specified every cycle, if SAM start address is not changed. # • Write Transfer Cycle Note: \*1. CAS and SAM start address don't need to be specified every cycle, if SAM start address is not changed. 0111-24 • Serial Write Cycle \*1, \*2 Note: \*1. When SE is high level in a serial write cycle, data is not written into SAM, however, the pointer is incremented. \*2. Address 0 is accessed next to address 255. Note: \*1. Address (i) is the SAM start address provided in the previous special read transfer cycle. When special read transfer cycle isn't executed (QSF remains in high level), address 0 is accessed next to address 255. # • Color Register Set Cycle (Early Write) Note: \*1. The level of address pin is don't care, but cannot be changed in this period. Note: \*1. The level of address pin is don't care, but cannot be changed in this period. # • Flash Write Cycle # ■ PACKAGE INFORMATION T- 90-20 Dual-in-line Plastic Unit: mm (inch) Scale 3/2 • TSOP (Thin Small Outline Package) HITACHI/ LOGIC/ARRAYS/MEM Unit: mm (inch) Scale 3/2 • TFP-20DA • TFP-20DAR T-90-20 8.0 (0.315) 8.0 (0.315) 8.2 max (0.323 max) 8.2 max 11 (0.323 max) 20 18.40 (0.724) 18.40 (0.724) 10 0.50 (0.020) 0.50 (0.020) 0.20±0.10 ⊕ 0.08 (0.003) (M) 0.20±0.10 20.0±0.2(0.787±0.008) ⊕ 0.08 (0.003) (M) (0.008±0.004) 20.0±0.2(0.787±0.008) (0.008±0.004) (0.551±0.008) (0.551±0.008) 0-5° 0-5 1.20 max (0.047 max) 0.17±0.05 (0.007±0.002) 0 min (0 min) 0.2 max (0.008 max) 0.17±0.05 (0.007±0.002) 1.20 max (0.047 max) 0.2 max (0.008 max) 0 min (0 min) 0.10 (0.004) 0.10 (0.004) 0.50±0.10 0.50±0.10 (0.020±0.004) (0.020±0.004) • TTP-20D • TTP-20DR 17.14 17.14 17.54max 17.54max 10 1.27 0.40±0.10 0.4010.10 **⊕** 0.21€ **⊕** 0.21€ 9.2210.2 9.2220.2 GRAGA detelelele 0.08min 0.08min 0.18max 0.10 a 0.10 0.5020.10 0.50±0.10