# μPD78C14 Family (μPD78C10A/C11A/C12A/C14/C14A/CP14) 8-Bit, Single-Chip Microcontrollers With A/D Converter September 1993 #### Description This family of microcontrollers integrates sophisticated on-chip peripheral functions normally provided by external components. Their internal 16-bit ALU and data paths, combined with a powerful instruction set and addressing, make the devices appropriate in data processing as well as control applications. The devices integrate a 16-bit ALU, 4K, 8K, or 16K-byte ROM, 256-byte RAM, an eight-channel A/D converter, a multifunction 16-bit timer/event counter, two 8-bit timers, a USART, and two zero-cross detect inputs on a single die, allowing their use in fast, high-end processing applications. This involves analog signal interface and processing. The $\mu$ PD78C14 family includes: 4K, 8K, and 16K-byte mask ROM devices, embedded with a custom customer program; ROMless devices for use with up to 64K-bytes of external memory; and 16K-byte EPROM or OTP ROM devices for prototyping and low-volume production. The $\mu$ PD78C11A/C12A/C14A also have mask optional pullup resistors available on ports A, B, and C. #### **Features** - CMOS technology - -- 25 mA operating current (78C10A/C11A/C12A) - 30 mA operating current (78C14/C14A) - □ Complete single-chip microcontroller - 16-bit ALU - 4K, 8K, or 16K x 8 ROM - 256-byte RAM - □ 44 I/O lines - Mask optional pullup resistors - Ports A, B, and C ( $\mu$ PD78C11A/C12A/C14A only) - Two zero-cross detect inputs - □ Two 8-bit timers - □ Expansion capabilities - 8085A-like bus - 60K-byte external memory address range - Eight-channel, 8-bit A/D converter - Autoscan mode - Channel select mode - □ Full-duplex USART - Synchronous and asynchronous - □ 159 instructions - 16-bit arithmetic, multiply, and divide - HALT and STOP instructions - □ 0.8-µs instruction cycle time (15-MHz operation) - Prioritized interrupt structure - Three external - Eight internal - Standby function - On-chip clock generator # μPD78C14 Family | Part Number (Note 1) | Package | Package Drawing | Quality Grade (Note 3) | | |----------------------|-------------------------|----------------------|------------------------|--| | ROMiess | | | | | | μPD78C10ACW | 64-pin SDIP | P64C-70-750A, C | Standard | | | AGF-3BE | 64-pin QFP (Note 2) | P64GF-100-3B8, 3BE-1 | Standard | | | AGF(A)-3BE | | | Special | | | AGQ-36 | 64-pin QUIP | P64GQ-100-36 | Standard | | | AGQ(A)-36 | | | Special | | | AL | 68-pin PLCC P68L-50A1-1 | | Standard | | | AL(A) | <del></del> | | Special | | | 4K Mask ROM | | | | | | uPD78C11ACW-xxx | 64-pin SDIP | P64C-70-750A, C | Standard | | | AGF-xxx-3BE | | | Standard | | | AGF (A)-xxx-3BE | | | Special | | | AGQ-xxx-36 | 64-pin QUIP | P64GQ-100-36 | Standard | | | AGQ(A)-xxx-36 | | | Special | | | AGQ-xxx-37 | 64-pin QUIP (straight) | P64GQ-100-37 | Standard | | | AL-xxx | 68-pin PLCC P68L-50A1-1 | | Standard | | | AL(A)-xxx | | | Special | | | 8K Mask ROM | | | | | | μPD78C12ACW-xxx | 64-pin SDIP | P64C-70-750A, C | Standard | | | AG-xxx-37 | 64-pin QUIP (straight) | P64GQ-100-37 | Standard | | | AG-xxx-36 | 64-pin QUIP | P64GQ-100-36 | Standard | | | AG(A)-xxx-36 | | | Special | | | AGF-xxx-3BE | 64-pin QFP (Note 2) | P64GF-100-3B8, 3BE-1 | Standard | | | AL-xxx | 68-pin PLCC | P68L-50A1-1 | Standard | | | AL(A)-xxx | | | Special | | | 16K Mask ROM | | | | | | μPD78C14AG-xxx-AB8 | 64-pin QFP | P64GC-80-AB8-2 | Standard | | | CW-xxx | 64-pin SDIP | P64C-70-750A, C | | | | G-xxx-36 | 64-pin QUIP | P64GQ-100-36 | | | | G-xxx-37 | 64-pin QUIP (straight) | P64GQ-100-37 | | | | G-xxx-1B | 64-pin QFP (Note 2) | P64G-100-12, 1B-1 | | | | GF-xxx-3BE | 64-pin QFP (Note 2) | P64GF-100-3B8, 3BE-1 | | | | L-xxx | 68-pin PLCC | P68L-50A1-1 | | | | 16K OTP ROM | | | | | | | 64-pin SDIP | P64C-70-750A, C | Standard | | | G-36 | 64-pin QUIP | P64GQ-100-36 | | | | G-37 | 64-pin QUIP (straight) | P64GQ-100-37 | | | | GF-3BE | 64-pin QFP (Note 2) | P64GF-100-3B8, 3BE-1 | | | | L | 68-pin PLCC | P68L-50A1-1 | | | #### Ordering Information (cont) | Part Number (Note 1) | Package | Package Drawing | Quality Grade (Note 3) | | |----------------------|--------------------------|-----------------|------------------------|--| | 16K UV EPROM | - | | | | | μPD78CP14DW | 64-pin CER SDIP w/window | P64DW-70-750A | Standard | | | R | 64-pin CER QUIP w/window | P64RQ-100-A | | | | 16K OTP ROM | | | | | | μPD78CP14G(A)-36 | 64-pin QUIP | P64GQ-100-36 | Special | | #### Notes: - (1) xxx indicates ROM code suffix - (2) Engineering samples supplied in a ceramic QFP package - (3) Special grade devices have the symbol (A) embedded in the part number #### Pin Configurations #### 64-Pin QUIP or SDIP (Plastic or Ceramic) #### Pin Configurations (cont) #### 64-Pin QFP (20mm x 14mm) #### Pin Configurations (cont) #### 64-Pin QFP (14mm x 14mm) ## Pin Configurations (cont) #### 68-Pin PLCC #### Pin Identification | Symbol | Function | |-------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | ALE | Address latch enable output | | ANO-AN7 | A/D converter analog inputs 0-7 | | INT1 | Interrupt request 1 input | | MODE0 | Mode 0 input; I/O memory output | | MODE1 | Mode 1 input | | NMI | Nonmaskable interrupt input | | PA <sub>0</sub> - PA <sub>7</sub> | Port A I/O | | PB <sub>0</sub> - PB <sub>7</sub> | Port B I/O | | PC <sub>0</sub> /TxD | Port C I/O line 0; transmit data output | | PC <sub>1</sub> /RxD | Port C I/O line 1; receive data input | | PC <sub>2</sub> /SCK | Port C I/O line 2; serial clock I/O | | PC <sub>3</sub> /TI/INT2 | Port C I/O line 3; timer input; interrupt request 2 input | | PC <sub>4</sub> /TO | Port C I/O line 4; timer output | | PC <sub>5</sub> /CI | Port C I/O line 5; counter input | | PC <sub>6</sub> , PC <sub>7</sub> /<br>CO <sub>0</sub> ,CO <sub>1</sub> | Port C I/O lines 6, 7; counter outputs 0, 1 | | PD <sub>0</sub> - PD <sub>7</sub> | Port D I/O; expansion memory address, data bus (bits AD <sub>0</sub> - AD <sub>7</sub> ) | | PF <sub>0</sub> - PF <sub>7</sub> | Port F I/O; expansion memory address,<br>(bits AB <sub>8</sub> - AB <sub>15</sub> ) | | RD | Read strobe output | | RESET | Reset input | | STOP | Stop mode control input | | VAREF | A/D converter reference voltage | | WA | Write strobe output | | X1, X2 | Crystal connections 1, 2 | | AV <sub>DD</sub> | A/D converter power supply voltage | | AV <sub>SS</sub> | A/D converter power supply ground | | V <sub>DD</sub> | 5 V power supply | | V <sub>SS</sub> | Ground | | IC | Internal connection | #### **PIN FUNCTIONS** ALE (Address Latch Enable). The ALE output is used to latch the address of $PD_0$ - $PD_7$ into an external latch. ANO-AN7 (Analog Inputs). These are the eight analog inputs to the A/D converter. AN4-AN7 can also be used as a digital input for falling edge detection. CI (Counter Input). External pulse input to timer/ event counter. CO<sub>0</sub>, CO<sub>1</sub> (Counter Outputs). Programmable waveform outputs based on timer/event counter. **INT1** (Interrupt Request 1). INT1 is a rising edge triggered, maskable interrupt input. It is also an acinput, zero-cross detection terminal. If the optional pullup resistor is specified for this pin on the $\mu$ PD78C11A/C12A/C14A, the zero-cross detection circuitry will not function. INT2 (Interrupt Request 2). INT2 is a falling edge triggered, maskable interrupt input. It is also an acinput, zero-cross detection terminal. MODE0, MODE1 (Mode 0, 1). The MODE0 and MODE1 inputs select the amount of external memory. MODE0 outputs the $\overline{\text{IO}}$ signal and MODE1 outputs the $\overline{\text{M1}}$ signal. An external pullup resistor to $V_{DD}$ is required if the input is to be a logic high. The value of this pullup resistor, R, is dependent on $t_{CYC}$ and is calculated as follows: R in $K\Omega$ is $4 \le R \le 0.4$ $t_{CYC}$ where $t_{CYC}$ is in ns units. NMI (Nonmaskable Interrupt). Falling edge, Schmitt-triggered nonmaskable interrupt input. $PA_0$ - $PA_7$ (Port A). Port A is an 8-bit three-state port. Each bit is independently programmable as either input or output. Reset makes all lines of port A inputs. Mask optional pullup resistors are available on the $\mu$ PD78C11A/C12A/C14A. $PB_0$ - $PB_7$ (Port B). Port B is an 8-bit three-state port. Each bit is independently programmable as either input or output. Reset makes all lines of port B inputs. Mask optional pullup resistors are available on the $\mu$ PD78C11A/C12A/C14A. PC<sub>0</sub> - PC<sub>7</sub> (Port C). Port C is an 8-bit three-state port. Each bit is independently programmable as either input or output. Alternatively, the lines of port C can be used as control lines for the USART, interrupts, and timer. Reset makes all lines of port C inputs. Mask optional pullup resistors are available on the $\mu$ PD78C11A/C12A/C14A. PD<sub>0</sub> - PD<sub>7</sub> (Port D). Port D is an 8-bit three-state port. It can be programmed as either 8 bits of input or 8 bits of output. When external expansion memory is used, port D acts as the multiplexed address/data bus. PF<sub>0</sub> - PF<sub>7</sub> (Port F). Port F is an 8-bit three-state port. Each bit is independently programmable as either input or output. When external expansion memory is used, port F outputs the high-order address bits. RD (Read Strobe). The three-state RD output goes low to gate data from external devices onto the data bus. RD goes high during reset. RESET (Reset). When the Schmitt-triggered RESET input is brought low, it initializes the device. RxD (Receive Data). Serial data input terminal. SCK (Serial Clock). Output for the serial clock when internal clock is used. Input for serial clock when external clock is used. STOP (STOP Mode Control Input). A low-level input on STOP (Schmitt-triggered input) stops the system clock oscillator. TI (Timer Input). Timer input terminal. **TO (Timer Output).** The output of TO is a square wave with a frequency determined by the timer/counter. TxD (Transmit Data). Serial data output terminal. $V_{AREF}$ (A/D Converter Reference). $V_{AREF}$ sets the upper limit for the A/D conversion range. WR (Write Strobe). The three-state WR output goes low to indicate that the data bus holds valid data. It is a strobe signal for external memory or I/O write operations. WR goes high during reset. X1, X2 (Crystal Connections). X1 and X2 are the system clock crystal oscillator terminals. X1 is the input for an external clock. AV<sub>DD</sub> (A/D Converter Power). This is the power supply voltage for the A/D converter. AV<sub>SS</sub> (A/D Converter Power Ground). AV<sub>SS</sub> is the ground potential for the A/D converter power supply. $V_{DD}$ (Power Supply). $V_{DD}$ is the +5-volt power supply. V<sub>SS</sub> (Ground). Ground potential. #### **Block Diagram** Figure 1. Memory Map #### **FUNCTIONAL DESCRIPTION** #### **Memory Map** The $\mu$ PD78C14 family can directly address up to 64K bytes of memory. Except for the on-chip ROM (or PROM) and RAM (FF00H-FFFFH), any memory location can be used as ROM or RAM. The memory map, figure 1, defines the 0 to 64K-byte memory space for the $\mu$ PD78C14 family. The µPD78CP14 can be programmed in software to have 4K, 8K, or 16K-bytes of internal program memory. This programming is transparent to the ROM-based device, allowing easy transfer of code to a ROM-based device. #### Input/Output The µPD78C14 family has 44 digital I/O lines, five 8-bit ports (ports A, B, C, D, F), and four digital input lines (AN4-AN7). **Analog Input Lines.** AN0-AN7 are configured as analog input lines for the on-chip A/D converter. Lines AN4-AN7 can be used as digital input lines for falling-edge detection. **Port A, Port B, Port C, Port F.** Each line of these ports can be individually programmed as an input or output. When used as I/O ports, all have latched outputs and high-impedance inputs. On the $\mu$ PD78C11A/C12A/C14A, mask optional pullup resistors are available for ports A, B, and C. **Port D.** Port D can be programmed as a byte input or a byte output. **Control Lines.** Under software control, each line of port C can be configured individually as a control line for the serial interface, timer, and timer/counter or as an I/O port. **Memory Expansion.** In addition to the single-chip operation mode, the µPD78C14 family has four memory expansion modes. Under software control, port D can provide a multiplexed low-order address and data bus; port F can provide a high-order address bus. Table 1 shows the relation between memory expansion modes and the pin configurations of port D and port F. Table 1. Memory Expansion Modes and Port Configurations | Memory Expansion | Port | Port Configuration | |------------------|--------------------------------------------|----------------------------------| | None | Port D | I/O port | | | Port F | I/O port | | 256 bytes | Port D | Multiplexed address/<br>data bus | | | Port F | i/O port | | 4K bytes | Port D | Multiplexed address/<br>data bus | | | Port F (PF <sub>0</sub> -PF <sub>3</sub> ) | Address bus | | | Port F (PF <sub>4</sub> -PF <sub>7</sub> ) | I/O port | | 16K bytes | Port D | Multiplexed address/<br>data bus | | | Port F (PF <sub>0</sub> -PF <sub>5</sub> ) | Address bus | | | Port F (PF <sub>6</sub> -PF <sub>7</sub> ) | I/O port | | 60K bytes | Port D | Multiplexed address/<br>data bus | | | Port F | Address bus | #### **Timers** The two 8-bit timers may be programmed independently or cascaded as a 16-bit timer. The timer can be software set to increment at intervals of four machine cycles (0.8 $\mu$ s at 15-MHz operation) or 128 machine cycles (25.6 $\mu$ s at 15 MHz), or to increment on receipt of a pulse at TI. Figure 2 is the block diagram for the timer. #### Timer/Event Counter The 16-bit multifunctional timer/event counter (figure 3) can be used for the following operations: - Interval timer - External event counter - Frequency measurement - Pulse-width measurement - Programmable frequency and duty cycle waveform output - Single-pulse output #### 8-Bit A/D Converter - · Eight input channels - · Four conversion result registers - · Two powerful operation modes - Autoscan mode - Channel select mode - Successive approximation technique - Absolute accuracy: 0.6% FSR ± 1/2 LSB - Conversion range: 0 to 5 V Conversion times: 39.4 via - Conversion time: 38.4 μs - · Interrupt generation #### Figure 2. Timer Block Diagram Figure 3. Block Diagram for the Timer/Event Counter #### Analog/Digital Converter The µPD78C14 family features an 8-bit, high-speed, high accuracy A/D converter. The A/D converter is made up of a 256-resistor ladder and a successive approximation register (SAR). There are four conversion result registers (CR0-CR3). The eight-channel analog input may be operated in either of two modes. In the select mode, the conversion value of one analog input is sequentially stored in CR0-CR3. In the scan mode, either the upper four channels or the lower four channels may be specified. Then those four channels will be consecutively selected and the conversion results stored sequentially in the four conversion result registers. Figure 4 is the block diagram for the A/D converter. To stop the operation of the A/D converter and thus reduce power consumption, set $V_{ARFF} = 0 \text{ V}$ . #### Interrupt Structure There are 12 interrupt sources in the µPD78C14 family of chips. Three are external interrupts and nine are internal. Table 2 shows 11 interrupt sources divided into seven priority levels where IRQ0 is the highest and IRQ6 is the lowest. See figure 5. Figure 4. A/D Converter Block Diagram Table 2. Interrupt Sources | Interrupt Request | Interrupt Request Interrupt Address Type of Interrupt IRQ0 4 NMI (Nonmaskable interrupt) | | Internal/External | |-------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------| | IRQ0 | | | External | | IRQ1 | 8 | INTTO, INTT1 (Coincidence signals from timers 0, 1) | Internal | | IRQ2 | 16 | INT1, INT2 (Maskable interrupts) | External | | IRQ3 | 24 | INTEO, INTE1 (Coincidence signals from timer/<br>event counter) | Internal | | IRQ4 | 32 | INTEIN (Falling signal of CI or TO into the timer/<br>event counter) | Internal or External | | | | INTAD (A/D converter interrupt) | Internal | | IRQ5 | 40 | INTSR (Serial receive interrupt) | Internal | | | | INST (Serial send interrupt) | • | | IRQ6 | 96 | SOFTI instruction | Internal | Figure 5. Interrupt Structure Block Diagram #### Standby Functions The µPD78C14 family has two standby modes: HALT and STOP. The HALT mode reduces power consumption to 50% of normal operating requirements, while maintaining the contents of on-chip registers, RAM, and control status. The system clock and on-board peripherals continue to operate, but the CPU stops executing instructions. The HALT mode is initiated by executing the HLT instruction. The HALT mode can be released by any nonmasked interrupt or by RESET. The STOP mode reduces power consumption to less than 0.1% of normal operating requirements. There are two STOP modes: type A and type B. Type A is initiated by executing a STOP instruction. If $V_{DD}$ is held above 2.5 V, the on-board RAM is saved. The oscillator is stopped. The STOP mode can be released by an input on NMI or RESET. The user can program oscillator stabilization time up to 52.4 ms via timer 1. By checking the standby flag (SB), the user can determine whether the processor has been in the standby mode or has been powered up. Type B is initiated by inputting a low level on the STOP input. The RAM contents are saved if V<sub>DD</sub> is held above 2.5 V. The oscillator is stopped. The STOP mode is released by raising STOP to a high level. The oscillator stabilization time is fixed at 52.4 ms; 52.4 ms after STOP is raised, instruction execution will automatically begin at location 0. The stabilization time can be increased by holding RESET low for the required time period. #### Universal Serial Interface The serial interface can operate in one of three modes: synchronous, asynchronous, and I/O interface. The I/O interface mode transfers data MSB first, for easy interfacing to certain NEC peripheral devices. Synchronous and asynchronous modes transfer data LSB first. Synchronous operation offers two modes of data reception: search and nonsearch. In the search mode, data is transferred one bit at a time from the serial register to the receive buffer. This allows a software search for a sync character. In the nonsearch mode, data transfer from the serial register to the transmit buffer occurs eight bits at a time. Figure 6 shows the universal serial interface block diagram. Figure 6. Universal Serial Interface Block Diagram #### **Zero-Crossing Detector** The INT1 and $\overline{\text{INT2}}$ terminals (used common to Tl and PC3) can detect the zero-crossing point of low-frequency AC signals. When driven directly, these pins respond as a normal digital input. Figure 7 shows the zero-crossing detection circuitry. Figure 7. Zero-Crossing Detection Circuit The zero-crossing detection capability allows you to make the 50-60 Hz power signal the basis for system timing and to control voltage phase-sensitive devices. To use the zero-cross detection mode, an AC signal of 1.0 to 1.8 V (peak-to-peak) and a maximum frequency of 1 kHz is coupled through an external capacitor to the INT1 and INT2 pins. For the INT1 pin, the internal digital state is sensed as a 0 until the rising edge crosses the average DC level, when it becomes a 1 and an INT1 interrupt is generated. For the INT2 pin, the state is sensed as a 1 until the falling edge crosses the average DC level, when it becomes a 0 and INT2 is generated. # NEC #### **ELECTRICAL SPECIFICATIONS** #### Absolute Maximum Ratings $T_A = 25^{\circ}C$ Power supply voltage, VDD -0.5 to +7.0 V Power supply voltage, AVDD AV<sub>SS</sub> to V<sub>DD</sub> + 0.5 V Power supply voltage, AVSS -0.5 to +0.5 V Power supply voltage, VPP (µPD78CP14 only) -0.5 to +13.5 V Input voltage, Vi -0.5 to V<sub>DD</sub>+ .5 V STOP pin (µPD78CP14 only) -0.5 to +13.5 V Output voltage, VO -0.5 to V<sub>DD</sub>+ .5 V Output current, low; Int Each output pin 4.0 mA Total 100 mA Output current, high; IOH Each output pin -2.0 mA -50 mA Reference input voltage, VAREF -0.5 to AV<sub>DD</sub> + 0.3 V Operating temperature, TOPR -40 to +85°C f<sub>XTAL</sub> ≤ 15 MHz Storage temperature, TSTG -65 to +150°C Exposure to Absolute Maximum Ratings for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The device should be operated within the limits specified under DC and AC Characteristics. #### Capacitance $T_A = 25^{\circ}C; V_{DD} = V_{SS} = 0 V$ | Parameter | Symbol | Max | Ünit | Conditions | |--------------------|--------|-----|------|------------------------------------| | Input capacitance | CI | 10 | pF | f <sub>c</sub> = 1 MHz; | | Output capacitance | Со | 20 | pF | unmeasured pins<br>returned to 0 V | | I/O capacitance | Cio | 20 | ρF | | #### **Oscillation Characteristics** $T_{A} = -40 \text{ to } 85^{\circ}\text{C}; V_{DD} = \text{AV}_{DD} = 5 \text{ V} \pm 10\% \text{ ($\pm 5\% $\mu$PD78CP14$)}; V_{SS} = \text{AV}_{SS} = 0 \text{ V}; V_{DD} - 0.8 \text{ V} \leq \text{AV}_{DD} \leq \text{V}_{DD}; 3.4 \text{ V} \leq \text{V}_{AREf} \leq \text{AV}_{DD} \leq \text{AV}_{DD} = 0.8 \text{ V} \text{AV}_{DD}$ | Resonator | Recommended<br>Circuit | Parameter | Min | Тур | Max | Unit | Conditions | |-----------------------------------------------------------------|------------------------|--------------------------------------------------------------|-----|-----|-----|------|------------------------| | Ceramic resonator (Note 1) or crystal oscillator (XTAL)(Note 4) | (Note 2) | Oscillation frequency (f <sub>XX</sub> ) | 4 | | 15 | MHz | A/D converter not used | | | | | 5.8 | | 15 | MHz | A/D converter used | | | | | 6 | | 15 | MHz | μPD78CP14 only | | External clock | (Note 3) | X1 input frequency (f <sub>X</sub> ) | 4 | | 15 | MHz | A/D converter not used | | | | | 5.8 | | 15 | MHz | A/D converter used | | | | | 6 | | 15 | MHz | μPD78CP14 only | | | | X1 input, rise, fall time (t <sub>f</sub> , t <sub>f</sub> ) | 0 | | 20 | ns | | | | | X <sub>1</sub> input low- and high-level | 20 | | 250 | ns | | | | | width ( $t\phi_L$ , $t\phi_H$ ) | 20 | | 167 | ns | μPD78CP14 | - (1) Refer to the Resonator and Capacitance Requirements table for the recommended ceramic resonators. - (2) For XTAL, see the Recommended XTAL or Ceramic Resonator Oscillation Circuit Diagram. - (3) See the following recommended external clock diagram. - (4) When using a crystal oscillator, it should be a parallel-resonant, fundamental mode, "AT cut" crystal. Capacitors C1 and C2 are required for frequency stability. The values of C1 and C2 (C1 = C2) can be calculated from the load capacitance ( $C_L$ ), specified by the crystal manufacturer: $$C_{L} = \frac{C1 \times C2}{C1 + C2} + C_{S}$$ Where CS is any stray capacitance in parallel with the crystal such as the $\mu$ PD78C10A, $\mu$ PD78C11A, or $\mu$ PD78C14/14A input capacitance between X1 and X2. #### Recommended XTAL or Ceramic Resonator Oscillation Circuit Diagram #### Recommended External Clock Diagram # Resonator and Capacitance Requirements $T_A = -40 \text{ to } +85^{\circ}\text{C}$ | Manufacturer | Product Number | C1, C2 (pF) | Conditions | |--------------|----------------|--------------|------------------------------| | Murata | CSA15.0MX3 | 22 | μPD78C14/C14A | | | CSA10.0MT | 30 | - | | | CST10.0MT | Not required | | | | CSA6.00MG | 30 | - | | | CST6.00MG | Not required | | | | CSA12.0MT | 30 | μPD78C10A/C11A/C12A/C14/C14A | | | CST12.0MT | Not required | | | | CSA15.00MX001 | 15 | μPD78C10A/C11A/C12A | | | CSA7.37MT | 30 | - | | | CST7.37MT | Not required | | | TDK | FCR12.9MC | Not required | μPD787C14/C14A | # NEC #### **DC Characteristics** $T_{A} = -40 \text{ to } +85 ^{\circ}\text{C}; \ V_{SS} = 0 \text{ V}; \ V_{DD} = +5.0 \text{ V} \pm 10\% \ (\mu PD78C10A/C11A/C12A/C14A); \ V_{DD} = +5.0 \text{ V} \pm 5\% \ (\mu PD78CP14 \text{ only})$ | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |----------------------------------|-------------------|-----------------------|-----|---------------------|------|------------------------------------------------------------------------------------------------------------------------------------| | Input voltage, low | V <sub>IL1</sub> | 0 | | 0.8 | ٧ | All except Note 1 inputs | | | V <sub>IL2</sub> | 0 | | 0.2 V <sub>DD</sub> | ٧ | Note 1 inputs | | Input voltage, high | V <sub>IH1</sub> | 2.2 | | V <sub>DD</sub> | ν | All except X1, X2, and Note 1 inputs | | | V <sub>IH2</sub> | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | V | X1, X2, and Note 1 inputs | | Output voltage, low | VoL | | | 0.45 | ٧ | I <sub>OL</sub> = 2.0 mA | | Output voltage, high | V <sub>OH</sub> | V <sub>DD</sub> – 1.0 | | | ٧ | I <sub>OH</sub> = 1.0 mA | | | | V <sub>DD</sub> – 0.5 | | | ٧ | $I_{OH} = -100 \mu\text{A}$ | | Data retention voltage | V <sub>DDDR</sub> | 2.5 | | | ٧ | STOP mode | | Input current | 1 <sub>11</sub> | | - | ±200 | μA | INT1 (Note 2); TI (PC <sub>3</sub> ) (Note 3); 0 V $\leq$ V <sub>I</sub> $\leq$ V <sub>DD</sub> | | Input current<br>(µPD78C14 only) | l <sub>12</sub> | | | ±200 | μΑ | INT1 (Note 2); TI (PC <sub>3</sub> ) (Note 3); 0 V $\leq$ V <sub>I</sub> $\leq$ V <sub>DD</sub> | | Input current<br>(µPD78C14 only) | l <sub>l3</sub> | | _ | -300 | μΑ | I <sub>0</sub> –I <sub>7</sub> (upper input pin); V <sub>1</sub> = 0 | | input leakage current | 1 <sub>L1</sub> | | | ±10 | μΑ | All except INT1, TI (PC <sub>3</sub> ), 0 V $\leq$ V <sub>I</sub> $\leq$ V <sub>DD</sub> | | | | | | ±1 | μΑ | AN7-0, $0 \text{ V} \leq \text{V}_1 \leq \text{V}_{DD}$<br>( $\mu$ PDC10A(A)/C11A(A)/C12A(A)/CP14A(A) only) | | Output leakage current | ILO | | | ±10 | μΑ | $0 \text{ V} \leq \text{V}_{\text{O}} \leq \text{V}_{\text{DD}}$ | | AV <sub>DD</sub> supply current | Al <sub>DD1</sub> | | 0.5 | 1.3 | mA | f = 15 MHz | | | Al <sub>DD2</sub> | | 10 | 20 | μА | STOP mode | | V <sub>DD</sub> supply current | I <sub>DD1</sub> | | 13 | 25 | mA | Normal operation; f = 15 MHz;<br>(µPD78C10A/C11A/C12A only) | | | I <sub>DD2</sub> | | 7 | 13 | mA | HALT mode; f = 15 MHz;<br>(µPD78C10A/C11A/C12A only) | | | I <sub>DD3</sub> | _ | 16 | 30 | mA | Normal operation; f = 15 MHz<br>(µPD78C14/C14A) | | | I <sub>DD4</sub> | | | 32 | mA | Normal operation; f = 15 MHz;<br>(μPD78CP14 only) | | | I <sub>DD5</sub> | | 8 | 15 | mA | HALT mode; f = 15 MHz;<br>(μPD78C14/C14A/CP14 only) | | Data retention current | IDDDR | | 1 | 15 | μΑ | V <sub>DDDR</sub> = 2.5 V (Note 4) | | | | | | 300 | | (µPD78CP14 only-Note 4) | | | | | 10 | 50 | μА | V <sub>DDDR</sub> = 5.0 V ±10% (Note 4) | | | | | | 1 | mA | (µPD78CP14 only-Note 4) | | Pullup resistor | RL | 17 | 27 | 75 | ΚΩ | Ports A, B, C; $3.5 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}; \text{V}_{I} = 0 \text{ V}$<br>( $\mu$ PD78C11A/C12A/C14A only) | #### Notes - (1) Inputs RESET, STOP, NMI, SCK, INTP1, TI, and AN4-AN7. - (2) Assuming ZCM register is set to self-bias. - (3) Assuming ZCM register is set to self-bias and the MCC register is set to control mode. <sup>(4)</sup> Hardware/software STOP mode and assuming ZCM register is set to self-bias not selected. #### **AC Characteristics** $T_A = -40 \text{ to } +85^{\circ}\text{C}; V_{SS} = 0 \text{ V}; V_{DD} = +5.0 \text{ V} \pm 10\% \text{ } \text{($\mu$PD78C10A/C11A/C12A/C14/C19A)}; V_{DD} = +5.0 \text{ V} \pm 5\% \text{ } \text{($\mu$PD78CP14 only)}$ | Parameter | Symbol | Min | Max | Unit | Conditions | |-----------------------------|-------------------------------------|------------------------------------------------|-----|------|---------------------------| | RESET pulse width high, low | t <sub>RSH</sub> , t <sub>RSL</sub> | 10 | | μs | | | NMI pulse width high, low | tnih, tnih | 10 | | με | | | X1 input cycle time | tcyc | 66 | 250 | ns | | | | | | 167 | ns | (Note 1) | | Address setup to ALE I | t <sub>AL</sub> | 30 | | ns | (Notes 2, 3) | | Address hold to ALE ↓ | t <sub>LA</sub> | 35 | | ns | (Notes 2, 3) | | Address to RD ↓ delay time | t <sub>AR</sub> | 100 | | ns | (Notes 2, 3) | | RD ↓ to address floating | t <sub>AFR</sub> | | 20 | ns | (Note 2) | | Address to data input | t <sub>AD</sub> | | 250 | ns | (Notes 2, 3) | | ALE ↓ to data input | t <sub>LDR</sub> | | 135 | ns | (Notes 2, 3) | | RD ↓ to data input | t <sub>RD</sub> | | 120 | ns | (Notes 2, 3) | | ALE ↓ to RD ↓ delay time | t <sub>LR</sub> | 15 | | ns | (Notes 2, 3) | | Data hold time RD 1 | <sup>t</sup> RDH | 0 | | ns | (Note 2) | | RD 1 to ALE 1 delay time | t <sub>RL</sub> | 80 | | ns | (Notes 2, 3) | | RD width low | t <sub>RR</sub> | 215 | | ns | Data read (Notes 2, 3) | | | | 415 | | ns | Opcode fetch (Notes 2, 3) | | ALE width high | tLL | 90 | | ns | (Notes 2, 3) | | M1 setup time to ALE ↓ | t <sub>ML</sub> | 30 | | ns | (Note 3) | | M1 hold time after ALE ↓ | t <sub>LM</sub> | 35 | · | ns | (Note 3) | | IO/M setup time to ALE ↓ | t <sub>IL</sub> | 30 | | ns | (Note 3) | | IO/M hold time after ALE ↓ | tLI | 35 | | ns | (Note 3) | | Address to WR ↓ delay | . t <sub>AW</sub> | 100 | | ns | (Notes 2, 3) | | ALE i to data output | tLDW | <u>. </u> | 180 | ns | (Notes 2, 3) | | WR ↓ to data output | t <sub>WD</sub> | | 100 | ns | (Note 2) | | ALE ↓ to WR ↓ delay time | t <sub>IW</sub> | 15 | | ns | (Notes 2, 3) | | Data setup time to WR † | tpw | 165 | | ns | (Notes 2, 3) | | Data hold time to WR † | twoH | 60 | | ns | (Notes 2, 3) | | WR t to ALE t delay time | twL | 80 | | ns | (Notes 2, 3) | | WR width low | tww | 215 | | ns | (Notes 2, 3) | | Address to data input | tACC | | 250 | ns | (Notes 2, 3) | | Data hold time from address | t <sub>IH</sub> | 0 | | ns | (Note 2) | #### Notes: - (1) Applies to $\mu$ PD78CP14 only. - (2) Load capacitance $C_L = 150 \text{ pF}$ . (3) Values are for 15-MHz operation. For operation at other frequencies, refer to the Bus Timing Dependent on $t_{\rm CYK}$ table. #### **Serial Operation** | Parameter | Symbol | Min | Max | Unit | Conditions | |----------------|--------|-----|-----|------|------------------------| | SCK cycle time | tcyk | 0.8 | | με | SCK input (Notes 1, 3) | | | | 0.4 | | μs | SCK input (Note 2) | | | | 1.6 | | μs | SCK output (Note 3) | #### Serial Operation (cont) | Parameter | Symbol | Min | Max | Unit | Conditions | |------------------------------|------------------|-----|-----|------|------------------------| | SCK width low | <sup>‡</sup> KKL | 335 | | ns | SCK input (Notes 1, 3) | | | | 160 | | ns | SCK input (Note 2) | | | | 700 | | ns | SCK output (Note 3) | | SCK width high | <sup>‡</sup> ККН | 335 | | ns | SCK input (Notes 1, 3) | | | | 160 | | ns | SCK input (Note 2) | | | | 700 | | กร | SCK output (Note 3) | | RxD setup<br>time to SCK † | t <sub>RXK</sub> | 80 | | ns | (Note 1) | | RxD hold time<br>after SCK f | t <sub>KHX</sub> | 80 | | ns | (Note 1) | | SCK ↓ TxD<br>delay time | tктх | | 210 | ns | (Note 1) | #### Notes: (1) 1 x baud rate in synchronous or I/O interface mode. (3) $f_{XTAL} = 15 MHz$ . (2) 16 x baud rate or 64 x baud rate in asynchronous mode. #### **Zero-Cross Characteristics** | Parameter | Symbol | Min | Max | Unit | Condition | |--------------------------------------|-----------------|------|------|--------------------|----------------------------| | Zero-cross detection input | V <sub>ZX</sub> | 1 | 1.8 | VAC <sub>p-p</sub> | AC-coupled 60-Hz sine wave | | Zero-cross accuracy | A <sub>ZX</sub> | | ±135 | mV | | | Zero-cross detection input frequency | fzx | 0.05 | 1 | kHz | | #### A/D Converter Characteristics $T_A = -40 \text{ to } +85^{\circ}\text{C}; V_{DD} = +5.0 \text{ V } \pm 10\% \text{ ($\pm5\%$ on $\mu$PD78CP14)}; V_{SS} = AV_{SS} \text{ 0 V;}$ $V_{DD} - 0.5 \text{ V} \leq \text{AV}_{DD} \leq \text{V}_{DD}$ ; 3.4 V $\leq \text{V}_{AREF} \leq \text{AV}_{DD}$ | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |---------------------------------|--------------------|-----|------|------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Resolution | | 8 | | | bits | | | Absolute accuracy<br>(Note 1) | | | | ±0.4 | %FSR | $T_A = -10 \text{ to } +70^{\circ}\text{C}$ ; 66 ns $\leq$ t <sub>CYC</sub> $\leq$ 170 ns;<br>4.0 V $\leq$ V <sub>AREF</sub> $\leq$ AV <sub>DD</sub> | | | | | | ±0.6 | %FSR | 66 ns $\leq$ t <sub>CYC</sub> $\leq$ 170 ns; 4.0 V $\leq$ V <sub>AREF</sub> $\leq$ AV <sub>DD</sub> | | | | | | ±0.8 | %FSR | 66 ns $\leq$ t <sub>CYC</sub> $\leq$ 170 ns; 3.4 V $\leq$ V <sub>AREF</sub> $\leq$ AV <sub>DD</sub> | | Conversion time | tconv | 576 | | | tcyc | 66 ns ≤ t <sub>CYC</sub> ≤ 110 ns | | | | 432 | | | tcyc | 110 ns ≤ t <sub>CYC</sub> ≤ 170 ns | | Sampling time | <sup>t</sup> SAMP | 96 | | | tcyc | 66 ns ≤ t <sub>CYC</sub> ≤ 110 ns | | | | 72 | | | tcyc | 110 ns ≤ t <sub>CYC</sub> ≤ 170 ns | | Analog input voltage | VIAN | 0 | | VAREF | ٧ | | | Analog input impedance | R <sub>AN</sub> | | 1000 | | ΜΩ | | | Reference voltage | VAREF | 3.4 | | AV <sub>DD</sub> | ٧ | | | V <sub>AREF</sub> current | lAREF1 | | 1.5 | 3.0 | mA | Operation mode | | | l <sub>AREF2</sub> | | 0.7 | 1.5 | mA | STOP mode | | AV <sub>DD</sub> supply current | Al <sub>DD1</sub> | | 0.5 | 1.3 | mA | Operation mode | | | Al <sub>DD2</sub> | | 10 | 20 | μΑ | STOP mode | #### Notes: (1) Quantizing error (±1/2 LSB) is not included. (2) FSR = Full-scale resolution. Bus Timing Dependent on toyk | Symbol | Min/Max (ns) | Calculation Formula | | | | | | |---------------------------------------------------|--------------|-----------------------------------|--|--|--|--|--| | tTIH: tTIL | Min | 6T (TI input - PC <sub>3</sub> ) | | | | | | | <sup>t</sup> CI1H <sup>, t</sup> CI1L<br>(Note 2) | Min | 6T (TI input - PC <sub>5</sub> ) | | | | | | | CI2H <sup>, †</sup> CI2L<br>(Note 3) | Min | 48T (TI input - PC <sub>5</sub> ) | | | | | | | t <sub>HH</sub> , t <sub>HL</sub> | Min | 36T (INT1) | | | | | | | t <sub>12H</sub> , t <sub>12L</sub> | Min | 36T ( <del>INT2</del> ) | | | | | | | tanh, tanl | Min | 36T (AN4-AN7) | | | | | | | t <sub>AL</sub> | Min | 2T – 100 | | | | | | | LA | Min | T – 30 | | | | | | | AR | Min | 3T – 100 | | | | | | | AD | Max | 7T – 220 | | | | | | | LDR | Max | 5T – 200 | | | | | | | RD | Max | 4T – 150 | | | | | | | LR | Min | T – 50 | | | | | | | RL | Min | 2T – 50 | | | | | | | RR | Min | 4T - 50 (Data read) | | | | | | | | Min | 7T - 50 (Opcode fetch | | | | | | | LL | Min | 2T - 40 | | | | | | | ML | Min | 2T – 100 | | | | | | | LM | Min | T – 30 | | | | | | | iL. | Min | 2T - 100 | | | | | | | Symbol | Min/Max (ns) | Calculation Formula | |----------------------|--------------|-----------------------------| | t <sub>L1</sub> | Min | T – 30 | | t <sub>AW</sub> | Min | 3T - 100 | | tLDW | Max | T + 110 | | t <sub>LW</sub> | Min | T – 50 | | t <sub>DW</sub> | Min | 4T – 100 | | twoH | Min | 2T – 70 | | t <sub>WL</sub> | Min | 2T - 50 | | t <sub>ww</sub> | Min | 4T – 50 | | t <sub>CYK</sub> | Min | 12T (SCK input) (Note 1) | | | Min | 24T (SCK output) | | t <sub>KKL</sub> | Min | 5T + 5 (SCK input) (Note 1) | | | Min | 12T - 100 (SCK output) | | <br><sup>t</sup> ккн | Min | 5T + 5 (SCK input) (Note 1) | | | Min | 12T - 100 (SCK output) | #### Notes: - (1) 1 x baud rate in synchronous or I/O interface mode; $T = t_{CYC} =$ 1/fXTAL - The items not included in this list are independent of oscillator frequency. - (2) Event counter mode. - (3) Pulse-width measurement mode. # Data Memory STOP Mode Data Retention Characteristics $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |-------------------------------------|-------------------------------------|----------|-----|-----|------|-------------------------------------------| | Data retention power supply voltage | V <sub>DDDR</sub> | 2.5 | | 5.5 | ٧ | | | Data retention power supply current | IDDDR | | 1 | 15 | μΑ | $V_{DDDR} = 2.5 V$ | | | | | 15 | 50 | μΑ | $V_{DDDR} = 5.0 V \pm 10\%$ | | | | | | 300 | μΑ | V <sub>DDDR</sub> = 2.4 V (μPD78CP14) | | | | | | 1 | mA | V <sub>DDDR</sub> = 5.0 V ±5% (µPD78CP14) | | V <sub>DD</sub> rise, fall time | t <sub>RVD</sub> , t <sub>FVD</sub> | 200 | | | μs | | | STOP setup time to V <sub>DD</sub> | tsstvd | 12T+ 0.5 | | | με | | | STOP hold time from V <sub>DD</sub> | tHVDST | 12T+ 0.5 | _ | | μs | | #### **Timing Waveforms** #### Data Retention #### Read Operation #### Write Operation #### **Opcode Fetch Operation** ## Serial Operation Transmit/Receive #### Timer Input # Timer/Event Counter Input: Event Counter Mode #### Timer/Event Counter Input: Pulse-Width Measurement Mode #### Interrupt Input ## RESET Input # AC Timing Test Points #### External Clock #### AN4-AN7 Edge Detection #### **μPD78CP14 PROGRAMMING** In the $\mu$ PD78CP14, the mask ROM of the $\mu$ PD78C14 family is replaced by a one-time programmable ROM (OTP ROM) or a reprogrammable, ultraviolet erasable ROM (UV EPROM). The ROM is 16,384 by 8 bits and can be programmed using a general-purpose PROM writer with a $\mu$ PD27C256A programming mode. Refer to tables 3 through 5 and the DC and AC Programming Characteristics tables for specific information applicable to programming the $\mu$ PD78CP14. Table 3. Pin Functions during EPROM Programming | Pin | Function | Description | |-----------------------------------|-----------------------------------|--------------------------------------------------------------------| | PA <sub>0</sub> - PA <sub>7</sub> | A <sub>0</sub> - A <sub>7</sub> | Low-order 8-bit address | | PF <sub>0</sub> | Ag | High-order 7-bit address | | NMI | A <sub>9</sub> | | | PF <sub>2</sub> - PF <sub>6</sub> | A <sub>10</sub> - A <sub>14</sub> | | | PD <sub>0</sub> - PD <sub>7</sub> | D <sub>0</sub> - D <sub>7</sub> | Data input/output | | PB <sub>6</sub> | CE | Chip enable input | | PB <sub>7</sub> | ŌĒ | Output enable input | | RESET | RESET | PROM programming mode requires a low voltage on this pin | | Mode 0 | Mode 0 | Enter PROM programming mode by applying a high voltage to this pin | | Mode 1 | Mode 1 | Enter PROM programming mode by applying a low voltage to this pin | | STOP | V <sub>PP</sub> | High-voltage input (write/verify) high level (read) | Table 4. Summary of Operation Modes for EPROM Programming | Operation Mode | CE | ŌĒ | V <sub>PP</sub> | V <sub>DD</sub> | RESET | MODE0 | MODE1 | A <sub>14</sub> | |-----------------|----|-----|-----------------|-----------------|-------|-------|-------|-----------------| | Program write | L | Н | +12.5 V | +6 V | L | н | L | L | | Program verify | н | L | +12.5 V | +6 V | L | Н | L | L | | Program inhibit | Н | Н | +12.5 V | +6 V | L | Н | L | L | | Read | L | L | +5 V | +5 V | L | Н | L | L | | Output disable | L | Н | +5 V | +5 V | L | Н | L | L | | Standby | Н | L/H | +5 V | +5 V | L | Н | L | L | #### Notes: Caution: When Vpp is set to +12.5 V and V<sub>DD</sub> is set to +6 V, you cannot set both $\overline{CE}$ and $\overline{OE}$ to low level (L). <sup>(1)</sup> The $\overline{CE}$ , $\overline{OE}$ , $\overline{V}_{pp}$ , and $V_{DD}$ pins are all compatible with the $\mu$ PD27C256A pins. # NEC Table 5. Recommended Connections for Unused Pins (EPROM Programming Mode) | Pin | Recommended Connection Method | | | | | | |---------------------------------------------|-------------------------------|--|--|--|--|--| | INT1 | Connect to V <sub>SS</sub> | | | | | | | X1 | Connect to V <sub>SS</sub> | | | | | | | X2 | Leave this pin disconnected | | | | | | | ANO-AN7 | Connect to V <sub>SS</sub> | | | | | | | VA <sub>REF</sub> | Connect to V <sub>SS</sub> | | | | | | | AV <sub>DD</sub> | Connect to V <sub>SS</sub> | | | | | | | AV <sub>SS</sub> | Connect to V <sub>SS</sub> | | | | | | | Remaining pins Connect each pin via a resis | | | | | | | #### **PROM Write Procedure** - Connect the RESET pin, the MODE1 pin, and A<sub>14</sub> pin to a low level and connect the MODE0 pin to a high level. Connect all unused pins as recommended in Table 5. - (2) Apply +6 V to the V<sub>DD</sub> pin and +12.5 V to the V<sub>pp</sub> pin. - Provide the initial address. - Provide write data. - (5) Provide 1-ms program pulse (active low) to the CE pin. - (6) This bit is now verified with a pulse (active low) to the OE pin. If the data has been written, proceed to step 8; if not, repeat steps 4 to 6. If the data cannot be correctly written after 25 attempts, go to step 7. - (7) Classify as defective and stop write operation. - (8) Provide write data and supply program pulse (for additional writing) for 3 ms times the number of repeats performed between steps 4 to 6. - (9) Increment the address. - (10) Repeat steps 4 to 9 until the end address. #### **PROM Read Procedure** - Connect the RESET pin, the MODE1 pin, and A<sub>14</sub> pin to a low level and connect the MODE0 pin to a high level. - (2) Apply +5 V to the V<sub>DD</sub> and V<sub>pp</sub> pins. - (3) Input the address of the data to be read to pins $A_0 \cdot A_{14}$ . - (4) Read mode is entered with a pulse (active low) on both the CE and OE pins. - (5) Data is output to the D<sub>0</sub> D<sub>7</sub> pins. #### **EPROM Erasure** Data in an EPROM is erased by exposing the quartz window in the ceramic package to light having a wavelength shorter than 400 nm, including ultraviolet rays, direct sunlight, and fluorescent light. To prevent unintentional erasure, mask the window. Typically, data is erased by 254-nm ultraviolet rays. A minimum lighting level of 15W-s/cm² (ultraviolet ray intensity x exposure time) is required to completely erase written data. Erasure by an ultraviolet lamp rated at 12 mW/cm² takes approximately 15 to 20 minutes. Remove any filter on the lamp and place the device within 2.5 cm of the lamp tubes. # $\mu$ PD78CP14 DC Programming Characteristics $T_A = 25 \pm 5^{\circ}C$ ; MODE1 = $V_{IL}$ ; MODE0 = $V_{IH}$ ; $V_{SS} = 0 V$ | Parameter | Symbol | Symbol* | Min | Тур | Max | Unit | Condition | |--------------------------------|------------------|-----------------|-----------------------|--------------------|------------------------|------|--------------------------------------------------------------------------------------| | High-level input voltage | V <sub>IH</sub> | V <sub>IH</sub> | 2.2 | | V <sub>DDP</sub> + 0.3 | ٧ | | | Low-level input voltage | V <sub>IL</sub> | V <sub>IL</sub> | -0.3 | | 0.8 | ٧ | | | Input leakage current | ILIP | ILI | - | | ±10 | μΑ | 0 ≤ V <sub>1</sub> ≤ V <sub>DDP</sub> | | High-level output voltage | V <sub>OH</sub> | V <sub>OH</sub> | V <sub>DD</sub> - 1.0 | | | ٧ | I <sub>OH</sub> = -1.0 mA | | Low-level output voltage | V <sub>OL</sub> | VoL | | | 0.45 | ٧ | 1 <sub>OL</sub> = 2.0 mA | | Output leakage current | ILO | | | | ±10 | μΑ | $0 \le V_0 \le V_{DDP}; \overline{OE} = V_{IH}$ | | V <sub>DDP</sub> power voltage | V <sub>DDP</sub> | ν <sub>cc</sub> | 5.75 | 6.0 | 6.25 | ٧ | Program memory write mode | | | | | 4.5 | 5.0 | 5.5 | ٧ | Program memory read mode | | V <sub>PP</sub> power voltage | V <sub>PP</sub> | V <sub>PP</sub> | 12.2 | 12.5 | 12.8 | V | Program memory write mode | | | | | | $V_{PP} = V_{DDP}$ | | ٧ | Program memory read mode | | V <sub>DDP</sub> power current | lop | loc | | | 30 | mA | Program memory write mode | | | | | | | 30 | mA | Program memory read mode;<br>CE = V <sub>IL</sub> ; V <sub>I</sub> = V <sub>IH</sub> | | V <sub>PP</sub> power current | lpp | Ірр | | | 30 | mA | Program memory read mode;<br>CE = V <sub>IL</sub> ; OE = V <sub>IH</sub> | | | | | | 1 | 100 | μA | Program memory write mode | <sup>\*</sup> Corresponding symbols of the $\mu$ PD27C256A. # $\mu$ PD78CP14 AC Programming Characteristics $T_A = 25 \pm 5^{\circ}\text{C}$ ; MODE1 = $V_{IL}$ ; $V_{SS} = 0 \text{ V}$ | Parameter | Symbol | Symbol* | Min | Тур | Max | Unit | Condition | |------------------------------------------------|-------------------|------------------|------|-----|-------|------|---------------------------------------| | Address setup time to CE ↓ | tsac | t <sub>AS</sub> | 2 | | | μs | | | Data to OE ↓ delay time | t <sub>DDOO</sub> | toes | 2 | | | με | | | Input data setup time to CE ↓ | tsiDC | tos | 2 | | | μs | | | Address hold time from CE 1 | tHCA | t <sub>AH</sub> | 2 | | | μs | | | Input data hold time from CE↑ | tHCID | t <sub>DH</sub> | 2 | | | μs | | | Output data hold time from OE † | tHOOD | t <sub>DF</sub> | 0 | | 130 | ns | | | V <sub>pp</sub> setup time to CE ↓ | tsvpc | t <sub>VPS</sub> | 2 | | | με | _ | | V <sub>DDP</sub> setup time to <del>CE</del> ↓ | tsvdc | t <sub>VDS</sub> | 2 | | | με | | | Initial program pulse width | t <sub>WL1</sub> | t <sub>PW</sub> | 0.95 | 1.0 | 1.05 | ms | | | Additional program pulse width | t <sub>WL2</sub> | topw | 2.85 | - | 78.75 | ms | | | MODE0/MODE1 setup time vs. CE i | t <sub>SMC</sub> | | 2 | | | με | MODE1 = $V_{IL}$ and MODE0 = $V_{IH}$ | | Address to data output time | t <sub>DAOD</sub> | tacc | | | 2 | μs | OE = V <sub>IL</sub> | | CE ↓ to data output time | †DCOD | t <sub>CE</sub> | | | 1 | μs | | | OE ↓ to data output time | †D00D | †0E | | | 1 | μs | | | Data hold time from OE † or CE † | tHCOD | t <sub>DF</sub> | 0 | | 130 | ns | | | Data hold time from address | tHAOD | tон | 0 | | | ns | OE = V <sub>IL</sub> | <sup>\*</sup> Corresponding symbols of the $\mu$ PD27C256A. # **PROM Timing Diagrams** #### μPD78CP14 PROM Write Mode #### **PROM Timing Diagrams (cont)** #### μPD78CP14 PROM Read Mode