# **PWM Power Supply IC** # **85-265 VAC Input** # Isolated, Regulated DC Output # **Product Highlights** ### Integrated Power Switch and CMOS Controller - Output power up to 10 W from rectified 220 VAC input, 5 W from rectified universal (85 to 265 VAC) input - External transformer provides isolated output voltages - Integrated solution minimizes overall size ### High-voltage, Low-capacitance MOSFET Output - · Designed for 120/220 V off-line applications - Can also be used with DC inputs from 36 V to 400 V - Low capacitance allows for high frequency operation ### High-speed Voltage-mode PWM Controller - Internal pre-regulator self-powers the IC on start-up - Wide V<sub>BIAS</sub> voltage range Designed for use with optocoupler feedback #### **Built-In Self-protection Circuits** - Adjustable cycle-by-cycle current limit - Latching shutdown can be used for output overvoltage protection - Input undervoltage lockout - Thermal shutdown # Description The PWR-SMP211, intended for 220 V or universal off-line isolated power supply applications, combines a high voltage power MOSFET switch with a switchmode power system controller in a monolithic integrated circuit. Few external components are required to implement a small, low-cost, isolated, off-line power supply. The high-speed power MOSFET switch features include high voltage, low $R_{DS(ON)}$ , low capacitance, and low threshold voltage. Low capacitance and low threshold voltage reduce gate drive and bias power, allowing higher frequency operation. The controller section of the PWR-SMP211 contains all the blocks required to drive and control the power stage: off-line pre-regulator, oscillator, bandgap reference, error amplifier, gate driver, and circuit protection. This voltage-mode Pulse Width Modulation control circuit is optimized for flyback topologies, but may be used with other topologies as well. The PWR-SMP211 is available in a 16-pin plastic batwing DIP or 20-pin batwing SOIC package. Figure 1. Typical Application Figure 2. Pin Configuration | ORDERING INFORMATION | | | | | | | |----------------------|-----------------|--------------|--|--|--|--| | PART<br>NUMBER | PACKAGE | T<br>RANGE | | | | | | PWR-SMP211BNI | 16-pin PWR PDIP | -40 to 125°C | | | | | | PWR-SMP211SRI | 20-pin PWR SOIC | -40 to 125°C | | | | | Figure 3. Functional Block Diagram of the PWR-SMP211. ## Pin Functional Description (Pin Number in Parentheses for SOIC version) #### Pin 1(1): High voltage $V_{IN}$ for connection to the high voltage pre-regulator used to self-power the device during start-up. #### Pin 2: N/C for creepage distance. #### Pin 3(4): A resistor placed between $R_{\rm EXT+}$ and $R_{\rm EXT+}$ sets the internal bias currents. #### Pin 4(5, 6): $\mathbf{R}_{\mathbf{EXT}_{-}}$ is the return for the reference current. ### Pin 5, 12, 13(14, 15, 16, 17): COM connections. Ground or reference point for the circuit. #### Pin 6(7): The FAULT pin is used with an external resistor to implement current limit. This pin may also driven by an optocoupler to implement over voltage protection of the power supply output. #### Pin 7(9): Connection for a bypass capacitor for the internally generated $V_s$ supply. #### Pin 8(10): $C_{EXT}$ is used to set the oscillator frequency. Adding external capacitance lowers the PWM frequency. #### Pin 9(11): EA IN is the error amplifier inverting input for connection to the external feedback and compensation networks. #### Pin 10(12): **FEEDBACK** is the error amplifier output for connection to the external compensation network. #### Pin 11(13): V<sub>blas</sub> is the bootstrap voltage used to self-power the device once the supply is operating. #### Pin 14: N/C for creepage distance. #### Pin 15, 16(20): Open **DRAIN** of the output MOSFET. Both pins must be externally connected. # **PWR-SMP211 Functional Description** #### **Bias Regulator** The onboard supply voltage (V<sub>s</sub>) is supplied from either of two high-voltage linear regulators. The $V_{\scriptscriptstyle \mbox{\scriptsize IN}}$ linear regulator draws current from the high-voltage bus while the V<sub>DIAS</sub> regulator draws current from a voltage generated from a transformer winding. The V<sub>IN</sub> regulator dissipates significant power levels and should be cut off during normal operation for improved efficiency. The V<sub>s</sub> error amplifier has a built-in preference for generating $\boldsymbol{V}_{_{\boldsymbol{S}}}$ from the $\boldsymbol{V}_{_{\boldsymbol{BL\!AS}}}$ regulator, which automatically cuts off the $V_{IN}$ regulator during normal operation. During start-up and under power supply fault conditions, the bias error amplifier generates $V_s$ from the $V_{in}$ regulator. $V_s$ is the supply voltage for the controller and driver circuitry. An external bypass capacitor connected to $V_s$ is required for filtering and noise immunity. The value of $V_s$ also determines when the internal undervoltage lockout is enabled. Undervoltage lockout disables the power MOSFET until $V_s$ is within its normal operating range. #### **Bandgap Reference** $V_{\rm REF}$ is a 1.25 V reference voltage generated by the temperature compensated bandgap reference. This reference voltage is used for setting thresholds for comparators, amplifiers, and the thermal shutdown circuit. The external resistor connected between $R_{\rm EXT+}$ and $R_{\rm EXT-}$ and the bandgap reference set the proper internal bias current levels for the various internal circuits. #### Oscillator The oscillator linearly charges and discharges the combined internal and external capacitance between two different voltage levels to create a sawtooth waveform for the pulse width modulator. Two digital signals, $D_{\text{MAX}}$ and CLOCK are also generated. $D_{\text{MAX}}$ corresponds to the rising portion of the sawtooth waveform, and is used to gate the MOSFET driver. A short CLOCK pulse is used to reset the pulse width modulation and current limit latch at the beginning of each cycle. # **PWR-SMP211 Functional Description (cont.)** #### **Error Amplifier** The error amplifier consists of a high performance operational amplifier with the non-inverting input connected to the internal bandgap reference voltage. The output of the error amplifier directly controls the duty cycle of the power switch. #### Pulse Width Modulator The pulse width modulator implements a voltage-mode control loop by driving the power MOSFET with a duty cycle proportional to the voltage on the FEEDBACK pin as shown in Figure 4. The duty cycle signal is generated by a comparator which compares the FEEDBACK voltage with the sawtooth waveform generated on the $C_{\rm ext}$ pin. As the input voltage increases the duty cycle decreases. A clock signal from the oscillator sets a latch which turns on the power MOSFET. The pulse width modulator resets the latch, turning off the power MOSFET. The $\boldsymbol{D}_{\text{MAX}}$ signal from the oscillator limits the maximum duty cycle by gating the output driver. ### **Fault Protection** The FAULT pin is used to implement both cycle-by-cycle MOSFET unusistor current limiting and latching output shutdown protection. The FAULT pin turns off the power MOSFET switch when an overcurrent condition causes the voltage on this pin to drop below the FAULT current limit threshold. The DRAIN current is converted to a voltage by an external sense resistor. An internal current source applied to an external offset resistor biases the FAULT signal to a positive voltage when no DRAIN current is flowing. During an overcurrent condition, current flowing in the sense resistor will cause the FAULT voltage to decrease. When the FAULT voltage falls below the fault current limit threshold for a time period exceeding the current limit delay, the power switch will be latched off until the beginning of the next clock cycle as shown in Figure 4. The FAULT pin will continuously limit the duty cycle on a cycle-by-cycle basis until the fault condition is removed. For latching output overvoltage protection, an external optocoupler can be used to drive the FAULT pin above the FAULT OV threshold, as shown in Figure 5. A latch is set that turns off the power MOSFET switch. Cycling the undervoltage lockout circuit by removing and restoring input power is necessary to reset the latch and resume normal power supply operation. #### **Overtemperature Protection** Temperature protection is provided by a precision analog circuit that turns the power switch off and reduces supply current when the switch junction gets too hot (typically 140°C). When the circuit has cooled past the hysteresis temperature, normal operation resumes. # General Circuit Operation The flyback power supply circuit shown in Figure 6, when operated with the T1004 standard transformer (see DA-3), produces a 5 volt, 5 watt power supply that operates from 85 to 265 V(rms) AC input voltage. The output voltage is directly sensed and accurately regulated by a secondary-referenced error amplifier. The error amplifier drives an error signal through an optocoupler to the PWR-SMP211 which directly controls the duty cycle of the integrated high voltage MOSFET switch. The effective output voltage can be finetuned by adjusting the resistive divider formed by R13 and R14. Other output voltages are possible by adjusting the transformer turns ratios as well as the resistor divider. AC power is rectified and filtered by BR1 and C1 to create the high voltage DC bus applied to the primary winding of T1. The other side of the transformer primary is driven by the integrated high voltage MOSFET transistor within the PWR-SMP211. The clamp circuit implemented by R10, C9, and D5 clamps the leading edge voltage spike caused by transformer leakage inductance to a safe value. Ringing caused by parasitic capacitance and leakage inductance is damped by C15 and R9. The power secondary winding is rectified and filtered by D2, C2, and C10 to create the desired output voltage. The bias winding is rectified and filtered by D3 and C5 to create a bias voltage to the PWR- SMP211 which effectively cuts off the high voltage internal linear regulator. Common-mode emission currents which flow between the primary windings of the transformer and the secondary output circuitry are attenuated by C12, C17, C7, C8, L2, and L4. Differential-mode emission currents caused by pulsating currents at the input of the power supply are attenuated by C6 and L3. Voltage spikes on the AC line are clamped by VR1. Internal bias currents are accurately set by R3. Bypass capacitor C3 filters current spikes on the internally generated voltage source V<sub>s</sub>. The oscillator frequency is determined by C11. Figure 4. Typical Waveforms for (a) Normal Operation, and (b) Cycle-by-cycle Current Limit. Figure 5. Typical Waveforms for Overvoltage Shutdown. # 5 W Universal Off-line Power Supply with Optocoupler Feedback Figure 6. Schematic Diagram of a 5 V, 5 W Universal Input Power Supply Utilizing the PWR-SMP211 with Optocoupler Feedback. # **General Circuit Operation (cont.)** Transistor switch current is sensed by R11. The initial voltage level at the FAULT pin is determined by R2. C16 filters drain switching noise without delaying the current sense signal across R11. The secondary-referenced error amplifier control system is implemented with a TL431 shunt regulator (U2). This device consists of an accurate 2.5 V bandgap reference, error amplifier, and driver. The output voltage is sensed, divided by R13 and R14, and applied to the inverting input of the error amplifier. The non-inverting input of the error amplifier is internally connected to the bandgap reference voltage. The frequency response of the error amplifier is determined by the compensation network consisting of R18, C23, and the high frequency gain setting resistor R14. Bias current of 2 mA minimum for U2 is provided by R19. The LED current in the optocoupler is limited by R15. To achieve full output power and reliable operation of the PWR-SMP211, both DRAIN outputs on the plastic batwing DIP version must be connected together at the printed circuit board. These pins are not connected within the package. To reduce device power dissipation and temperature rise during normal operation, the voltage applied to $V_{\text{BIAS}}$ must be greater than the minimum specified value to ensure complete cutoff of the high-voltage linear regulator. Ensure that the maximum specified ## **General Circuit Operation (cont.)** voltage on the $V_{\mbox{\scriptsize BIAS}}$ pin is not exceeded when adjusting the value of the output voltage. The circuit shown in Figure 6 is the schematic diagram of the PWR-EVAL11 evaluation board. This completely assembled and tested board can be ordered directly from Power Integrations, Inc. for evaluation of the PWR-SMP211. Complete supply specifications are included, as well as instructions on how to modify the board for other output voltages and oscillator frequencies. The line and load regulation graphs shown below were measured on a PWR-EVAL11 board operated from a DC source. The switching frequency of the power supply was measured at 250 kHz. The maximum output power curve shows the power output capability for the standard transformer T1004, and the performance with twice and half the normal number of primary turns. See DA-3 for further information on ordering transformers for use with the PWR-SMP211. The output power versus frequency curve was generated by characterization of the PWR-SMP211 at various frequencies. Several different power transformers, optimized for each frequency, were used to generate the maximum power at each point. The curves illustrate the trade-off between AC and DC power losses within the device. As AC losses rise with frequency, DC losses and output power must be reduced to maintain the same device maximum power dissipation. ### Typical Performance Characteristics (Figure 6 Power Supply) ## Upgrading Existing PWR-SMP210 Designs to the PWR-SMP211 The PWR-SMP211 is compatible with PC boards designed for the PWR-SMP210. The resistor required between $V_s$ and $I_{LIMIT}$ on the PWR-SMP210 has been eliminated on the PWR-SMP211. The $I_{LIMIT}$ pin on the PWR-SMP210 has been renamed to FAULT on the PWR- SMP211 due to the additional over voltage protection feature. External resistor R2 will have a different value when using the PWR-SMP211. EA- and EAO on the PWR-SMP210 have been renamed EA IN and FEEDBACK on the PWR-SMP211 because the use of the internal error amplifier is optional. When using primary-referenced feedback winding control the functionality is the same for both devices. An example of this method using the PWR-SMP211 is shown in Figure 7. Figure 7. Implementing Feedback Winding Regulation and Output Overvoltage Protection. # Implementing Output Overvoltage Protection If the load is extremely sensitive to overvoltage conditions, an overvoltage shutdown function can be implemented as shown in Figure 7. The output voltage is fed back to the PWR-SMP211 via an op amp and optocoupler. If the voltage at pin 6 is greater than $V_{\rm ov}$ , the internal latch will shut off the output. The PWR-SMP211 must be restarted by removing the input voltage and then reapplying it, causing the latch to reset and the circuit to begin a new startup cycle. | ABSOLUTE MAXIMUM RATINGS' | | | | | | | | |-------------------------------------------------------|-------------------------------------------------|--|--|--|--|--|--| | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Thermal Impedance ( $\theta_{JA}$ ) (BN Suffix) | | | | | | | | Specification Sym | Symbol | Test Conditions,<br>Unless Otherwise Specified:<br>$V_{IN} = 325 \text{ V}, V_{BIAS} = 8.5 \text{ V}, COM = 0 \text{ V}$<br>$R_{EXT} = 20.5 \text{ k}\Omega, C_{EXT} = 100 \text{ pF}$<br>$T_i = -40 \text{ to } 125^{\circ}\text{C} \text{ (See Note 1)}$ | Test<br>Limits | | | Units | | | |----------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------|-----|-------|--|--| | | | | MIN | TYP | MAX | | | | | OSCILLATOR | | | | | | | | | | Output | f <sub>osc</sub> | C <sub>EXT</sub> = Open | | 900 | | kHz | | | | Frequency | 'osc | | 193 | 233 | 272 | 7.1.2 | | | | PULSE WIDTH M | ODULATO | DR | | | | | | | | Duty Cycle | DC | C <sub>EXT</sub> = Open | 0-35 | 0-40 | | % | | | | Range | DO | | 0-48 | 0-52 | | ,, | | | | GIRGUIT PROTE | CIRCUIT PROTECTION | | | | | | | | | FAULT Offset<br>Current | l <sub>e</sub> | | -103 | -93 | -83 | μΑ | | | | FAULT OV<br>Threshold | V <sub>ov</sub> | | 3.5 | V <sub>s</sub> -1.6 V | 4.9 | V | | | | FAULT Current<br>Limit Threshold | V <sub>ILIMIT</sub> | | -100 | į | 0 | mV | | | | Current Limit<br>Delay Time | t <sub>d(off)</sub> | See Figure 8 | 75 | 150 | 250 | ns | | | | Thermal Shutdown<br>Temperature | | | 125 | 140 | | °C | | | | Thermal Shutdown<br>Hysteresis | | | | 15 | | °C | | | | Specification | Symbol | Test Conditions,<br>Unless Otherwise Specified:<br>$V_{IN} = 325 \text{ V}, V_{BIAS} = 8.5 \text{ V}, COM = 0 \text{ V}$<br>$R_{EXT} = 20.5 \text{ k}\Omega, C_{EXT} = 100 \text{ pF}$<br>$T_{j} = -40 \text{ to } 125^{\circ}\text{C} \text{ (See Note 1)}$ | | Test<br>Limits | | | Units | | |----------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------|------------|------|--------|--| | | I | | | MIN | TYP | MAX | | | | ERROR AMPLIFIER | | | | | | | | | | Reference<br>Voltage | V <sub>REF</sub> | | | 1.21 | 1.25 | 1.29 | ν | | | Reference Voltage<br>Temperature Drift | $\Delta V_{REF}$ | | | | ±300 | | ppm/°C | | | Gain-Bandwidth<br>Product | | | | | 500 | | kHz | | | DC<br>Gain | A <sub>vol</sub> | | | 60 | 80 | | dB | | | Output | | V <sub>FB</sub> = 2.3 V | | | -2.5 | | - mA | | | Current | l <sub>out</sub> | V <sub>FB</sub> = 1.1 V | | | 0.7 | | IIIA | | | Output<br>Impedance | Z <sub>out</sub> | | | | 27 | | Ω | | | OUTPUT | <del></del> | | | <del></del> | | | | | | ON-State | R | $I_{p} = 100 \text{ mA}$ $T_{j} = 25^{\circ}\text{C}$ | | 20 | 25 | Ω | | | | Resistance | R <sub>DS(ON)</sub> | I <sub>D</sub> = 100 IIIA | T <sub>j</sub> = 100°C | | 33 | 43 | 72 | | | ON-State<br>Current | J <sub>D(ON)</sub> | V <sub>DS</sub> = 10 V | $T_{j} = 25^{\circ}C$<br>$T_{i} = 100^{\circ}C$ | 300<br>200 | 380<br>240 | | mA | | | OFF-State<br>Current | I <sub>DSS</sub> | V <sub>DRAIN</sub> = 640 V, T <sub>A</sub> = 125°C | | | 100 | 500 | μА | | | Breakdown<br>Voltage | BV <sub>DSS</sub> | I <sub>DRAIN</sub> = 250 μA, T <sub>A</sub> = 25°C | | 800 | | | V | | | Output<br>Capacitance | Coee | V <sub>DRAIN</sub> = 25 V, f = 1 MHz | | | 45 | | pF | | | Output<br>Stored Energy | E <sub>oss</sub> | V <sub>DRAIN</sub> = 400 V | | | 700 | | nJ | | | Rise<br>Time | t <sub>r</sub> | See Figure 8 | | | 70 | 150 | ns | | | Fall<br>Time | t, | See Figure 8 | | | 70 | 150 | ns | | | Specification | Symbol | Test Conditions, Unless Otherwise Specified: V <sub>IN</sub> = 325 V, V <sub>BIAS</sub> = 8.5 V, COM = 0 V R <sub>EXT</sub> = 20.5 kΩ, C <sub>EXT</sub> = 100 pF T <sub>j</sub> = -40 to 125°C (See Note 1) | Test<br>Limits | | | Units | | |-------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-----------------|-------|--| | | | | MIN | TYP | MAX | | | | SUPPLY: | | | | | | | | | Pre-regulator<br>Voltage | V <sub>IN</sub> | | 36 | | 500 | V | | | Off-line Supply<br>Current | I <sub>IN</sub> | V <sub>BIAS</sub> not connected, C <sub>EXT</sub> = Open V <sub>BIAS</sub> > 8.25 V Thermal Shutdown ON | | 3 | 4.5<br>0.1<br>2 | mA | | | V <sub>BIAS</sub> Supply<br>Voltage | V <sub>BIAS</sub> | V <sub>BIAS</sub> externally supplied | 8.25 | | 30 | V | | | V <sub>BIAS</sub> Supply<br>Current | IBIAS | V <sub>BIAS</sub> externally supplied | | 3 | 4.5 | mA | | | V <sub>s</sub> Source<br>Voltage | V <sub>s</sub> | | 5.1 | | 6.4 | V | | | V <sub>s</sub> Source<br>Current | Is | | | | 5 | mΑ | | ### NOTES: 1. Applying >3.5 V to the C<sub>EXT</sub> pin activates an internal test circuit that turns on the output switch continuously. Destruction of the part can occur if the output of the PWR-SMP211 is connected to a high voltage power source when the test circuit is activated. Figure 8. Current Limit Delay/Switching Time Test Circuit. **BREAKDOWN vs. TEMPERATURE** **fPWM vs. EXTERNAL CAPACITANCE** COSS vs. DRAIN VOLTAGE DRAIN CHARGE vs. DRAIN VOLTAGE **DRAIN CAPACITANCE ENERGY** ### **OUTPUT CHARACTERISTICS** ### **PACKAGE POWER DERATING** ### TRANSIENT THERMAL IMPEDANCE