# 512/1K/2K/4K x 9-bit First-In/First-Out (FIFO) with Flags + OE # L8C2011/2021 L8C2031/2041 #### **FEATURES** - ☐ First-In/First Out (FIFO) using Dual-Port Memory - ☐ High Speed to 15 ns Access Time - Asychronous and Simultaneous Read and Write - ☐ Fully Expandable by both Word Depth and/or Bit Width - ☐ Empty and Full Warning Flags - ☐ Independent Output Enable Control Pin OE - ☐ Almost Full or Empty Flag - ☐ Auto Retransmit Capability - ☐ Plug Compatible with IDT720xx - Package Styles Available: - 32-pin Plastic DIP - 32-pin Plastic LCC - 32-pin Ceramic LCC ## DESCRIPTION The L8C2011, L8C2021, L8C2031, and L8C2041 are dual-port First-In/First-Out (FIFO) memories. The FIFO memory products are organized as: $L8C2011 - 512 \times 9$ -bit $L8C2021 - 1024 \times 9$ -bit $L8C2031-2048\times 9\text{-bit}$ $L8C2041 - 4096 \times 9$ -bit Each memory utilizes a special algorithm that loads and empties data on a first-in/first-out basis. Full and Empty flags are provided to prevent data overflow and underflow. Three additional pins are also provided to allow for unlimited expansion in both word size and depth. Depth Expansion does not result in a flow-through penalty. The parts are hooked up with the data and control signals in parallel. The active device is determined by the Expansion In $(\overline{XI})$ and Expansion Out $(\overline{XO})$ signals which are daisy chained from device to device. The read and write operations are internally sequential through the use of ring pointers. No address information is required to load and unload data. The write operation occurs when the Write $(\overline{\hat{W}})$ signal is LOW. Read occurs when Read ( $\overline{R}$ ) goes LOW and Output Enable (OE) is LOW. The nine data outputs go to the high imbedanse state when R is HIGH or the OE is HIGH. A Retransmit (RT) capability allows for reset of the read pointer when $\overline{RT}$ is pulsed LOW. allowing for retransmission of data from the beginning. Read Enable $(\overline{R})$ and Write Enable (W) must both be HIGH during a retransmit cycle, and then R is used to access the data. A Half Full (HF) output flag is available in the single device and width expansion modes. In the depth expansion configuration, this pin provides the Expansion Out (XO) information which is used to tell the next FIFO that it will be activated. The FIFOs are designed to have the fastest data access possible. Even in lower cycle time applications, faster access time can eliminate timing bottlenecks as well as leave enough margin to allow the use of the devices without external bus drivers. The FIFOs are designed for those applications requiring asychronous and simultaneous read/writes in multiprocessing and rate buffer applications. Latchup and static discharge protection is provided on-chip. The FIFOs can withstand an injection current of up to 200 mA on any pin without damage. | Storage temperature | | |-----------------------------------------------|-----------------| | Operating ambient temperature | | | Vcc supply voltage with respect to ground | | | DC voltage applied to outputs in High Z state | | | DC input voltage | 3.0 V to +7.0 V | | Power Dissipation | | | Output current into low outputs | | | Latchup current | | OPERATING CONDITIONS To meet specified electrical and switching characteristics Mode Temperature Range (Amblent) Supply Voltage (Vcc) Active Operation, Commercial 0°C to +70°C -55°C to +125°C 5.0 V ±10% 5.0 V ±10% Active Operation, Military ELECTRICAL CHARACTERISTICS Over Operating Conditions **Test Condition** Symbol Parameter Min Typ Max Unit 10H = -2.0 m A VOC - Min. v VOH Output High Voltage 2.4 **V**OL **Output Low Voltage** IOL = 8.0 mA VCO Min. 0.4 Vін Input High Voltage 2.2 **V**cc ٧ + 0.3 Input Low Voltage Note 3/ -3.0 VII. 0.8 ٧ lix Input Leakage Current GND & VIN & VCC -10 +10 цΑ Output Leakage Current loz R ≥ VIH, GND ≤ VOUT ≤ VCC -10 +10 μА los Output Short Corregt Vout = GND, Vcc = Max (Note 4) -150 mΑ ICC2 Vcc Current, Standby All Inputs = VIH MIN (Notes 7, 17) 35 mΑ Vcc Current, Powerdown ICC3 All Inputs = VCC (Note 13) 20 mΑ CIN Input Capacitance Ambient Temp = 25°C, Vcc = 4.5 V 5 ρF COUT Output Capacitance Test Frequency = 1 MHz (Note 8) 7 pΕ | | | | L | BC2011 | /2021/2 | 031/204 | 11- | | |--------|---------------------|------------------------------------------|----|--------|---------|---------|-----|------| | Symbol | Parameter | Test Condition | 50 | 35 | 25 | 20 | 15 | Unit | | ICC1 | Vcc Current, Active | Vcc = Max., Iout = 0 mA (Notes 5, 6, 17) | 80 | 90 | 90 | 100 | 100 | mA | | Fs | Shift Frequency | | 15 | 20 | 25 | 33 | 40 | MHz | ### SIGNAL DESCRIPTIONS # INPUTS RESET (RS) Reset is accomplished whenever the Reset ( $\overline{RS}$ ) input is taken to a low state. During reset, both internal read and write pointers are set to the first location. A reset is required after power up before a write operation can take place. Both the Read enable ( $\overline{R}$ ) and Write enable ( $\overline{W}$ ) inputs must be in the high state during the window shown (i.e., twhsh before the rising edge of $\overline{RS}$ ) and should not change until tstwl after the rising edge of $\overline{RS}$ . Hall-Full Flag ( $\overline{HF}$ ) will be reset to high after Reset ( $\overline{RS}$ ). #### WRITE ENABLE (W) A write cycle is initiated on the falling edge of this input if the Full Flag ( $\overline{FF}$ ) is not set. Data setup and hold time must be adhered to with respect to the rising edge of the Write enable ( $\overline{W}$ ). Data is stored in the RAM array sequentially and independently of any on-going read operation. To prevent data overflow, the Full Flag ( $\overline{FF}$ ) will go low, inhibiting further write operations. Upon the completion of a valid read operation, the Full Flag ( $\overline{FF}$ ) will go high after tRHFH, allowing a valid write to begin. When the FIFO is full, the internal write pointer is blocked from $\overline{W}$ , so external changes in $\overline{W}$ will not affect the FIFO when it is full. #### **OUTPUT ENABLE (OE)** The data outputs Q0-Q8 are enabled when $\overline{OE}$ is low. Once enabled, the outputs behave according to the condition of $\overline{R}$ and $\overline{EF}$ . When the $\overline{OE}$ is high, the outputs Q0-Q8 go to the high impedance state regardless of the value of $\overline{R}$ and $\overline{EF}$ . The $\overline{OE}$ pin only inhibits the output buffers. It does not inhibit incrementing of the read pointer, therefore, it is possible to move the read pointer and have the Q0-Q8 bus remain tristated. # READ ENABLE (R) A read cycle is initiated on the falling edge of the Read enable ( $\overline{R}$ ) provided the Empty Flag ( $\overline{EF}$ ) is not set. The data is accessed on a First-In/First-Out basis, independent of any ongoing write operation. After Read enable ( $\overline{R}$ ) goes high, the Data Outputs (Q0-Q8) will return to a high impedance condition until the next Read operation. When all the data has been read from the FIFO, the Empty Flag ( $\overline{EF}$ ) will go low, allowing the "final" read cycle but inhibiting further read operations with the data outputs remaining in a high impedance state. Once a valid write operating has been accomplished, the Empty Flag ( $\overline{EF}$ ) will go high after twiell and a valid read can then begin. When the FIFO is empty, the internal read pointer is blocked from $\overline{R}$ so external changes in $\overline{R}$ will not affect the FIFO when it is empty. #### FIRST LOAD/RETRANSMIT (FL/RT) This is a dual-purpose input. In the Depth Expansion Mode, this pin is grounded to indicate that it is the first loaded (see Operating Modes). In the Single Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by grounding the Expansion In $(\overline{XI})$ . The FIFOs can be made to retransmit data when the Retransmit enable control ( $\overline{RT}$ ) input is pulsed low. A retransmit operation will set the internal read pointer to the first location and will not affect the write pointer. Read enable ( $\overline{R}$ ) and Write enable ( $\overline{W}$ ) must be in the high state during retransmit. This feature is useful when less than the full memory has been written between resets. Retransmit will affect the Half-Full Flag ( $\overline{HF}$ ), depending on the relative locations of the read and write pointers. The retransmit feature is not compatible with the Depth Expansion Mode. ### EXPANSION IN (XI) This input is a dual-purpose pin. Expansion In $(\overline{XI})$ is grounded to indicate an operation in the single device mode. Expansion In $(\overline{XI})$ is connected to Expansion Out $(\overline{XO})$ of the previous device in the Depth Expansion or Daisy Chain Mode. ### DATA INPUTS (Do-D8) Data input signals for 9-bit wide data. Data has setup and hold time requirements with respect to the rising edge of $\overline{W}$ . # **OUTPUTS** #### FULL FLAG (FF) The Full Flag (FF) will go low, inhibiting further write operation, indicating that the device is full. If the read pointer is not moved after Reset (RS), the Full Flag (FF) will go low after 512 writes for the L8C2011, 1024 wites for the L8C2021, 2048 wites for the L8C2031, and 4096 writes for the L8C2041. #### EMPTY FLAG (EF) The Empty Flag (EF) will go low, inhibiting further read operations, when the read pointer is equal to the write pointer, indicating that the device is empty. #### **EXPANSION OUT/HALF-FULL FLAG (XO/HF)** This is a dual-purpose output. In the Single Device Mode, when Expansion In $(\overline{XI})$ is grounded, this output acts as an indication of a half-full memory. After half of the memory is filled and at the falling edge of the next write operation, the Half-Full Flag ( $\overline{HF}$ ) will be set to low and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag ( $\overline{HF}$ ) is then deasserted by the rising edge of the read operation. In the Depth Expansion Mode, Expansion In $(\overline{XI})$ is connected to Expansion Out $(\overline{XO})$ of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse to the next device when the previous device reaches the last location of memory. LOGIC = FIFO Products ## ALMOST-EMPTY/ALMOST-FULL FLAG (AEF) The $\overline{AEF}$ signal indicates that the FIFO is between Empty and 1/8 Full or between 7/8 Full and Full. The distinstation between Almost-Empty and Almost-Full can be made by using $\overline{AEF}$ in conjunction with $\overline{HF}$ . The $\overline{AEF}$ signal is primarily designed for use in standalone applications. ### DATA OUTPUTS (Q0-Q8) Data outputs for 9-bit wide data. This data is in a high impedance condition whenever Read enable $(\overline{\mathbb{R}})$ is high, OE is high, or the device is empty. | STATU | STATUS FLAGS | | | | | | | | | | | | | |---------|--------------|------------|-----------|----|-----|----|----|--|--|--|--|--|--| | NUMB | ER OF WO | RDS IN FIF | <u> </u> | | | _ | | | | | | | | | 512 | 1K | 2K | 4K | FF | AEF | HF | EF | | | | | | | | 0 | 0 | 0 | 0 | Н | L | Τ | L | | | | | | | | 1-63 | 1-127 | 1-255 | 1-511 | Н | L | Н | н | | | | | | | | 64-128 | 128-512 | 256-1024 | 512-2048 | н | Н | н | н | | | | | | | | 129-448 | 513-896 | 1025-1792 | 2049-3584 | н | н | L | Н | | | | | | | | 449-511 | 897-1023 | 1793-2047 | 3585-4095 | н | L | L | Н | | | | | | | | 512 | 1024 | 2048 | 4096 | L | L | L | Н | | | | | | | ## **OPERATING MODES** #### SINGLE DEVICE MODE A single FIFO may be used when the application requirements are for the number of words in a single device. The FIFOs are in a Single Device Configuration when the Expansion In $(\overline{XI})$ control input is grounded. In this mode the Half-Full Flag $(\overline{IIF})$ , which is an active low output, is the active function of the combination pin $\overline{XO}/\overline{HF}$ . #### WIDTH EXPANSION MODE Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status flags ( $\overline{\Lambda}\overline{EF}$ , $\overline{FF}$ , $\overline{FF}$ , and $\overline{HF}$ ) can be detected from any one device. Any word width can be attained by adding additional FIFOs. Flag detection is accomplished by monitoring the $\overline{\Lambda}\overline{EF}$ , $\overline{FF}$ , $\overline{EF}$ , and $\overline{HF}$ signals on either (any) device used in the width expansion configuration. Do not connect any output signals together. # DEPTH EXPANSION (DAISY CHAIN) MODE The FIFOs can easily be adapted to applications where the requirements are for greater than the number of words in a single device. Any depth can be attained by adding additional FIFOs. The FIFOs operates in the Depth Expansion configuration when the following conditions are met: - The first device must be designated by grounding the First Load (FL) control input. - 2. All other devices must have FL in the high state. - The Expansion Out (XO) pin of each device must be tied to the Expansion In (XI) pin of the next device with the last device connecting back to the first. - 4. External logic is needed to generate a composite Full Flag (FF) and Empty Flag (EF). This requires the ORing of all EFs and ORing of all FFs (i.e., all must be set to generate the correct composite FF or EF). - The Retransmit (RT) function and Half-Full Flag (FTF) are not available in the Depth Expansion Mode. # BIDIRECTIONAL MODE Applications which require that buffering between two systems (each system apable of Read and Write operations) can be achieved by pairing FIFOs. Care must be taken to assure that the appropriate flag is monitored by each system Te. FF is monitored on the device when W is used; FF is monitored on the device when R is used). Both Dopth Expansion and Width Expansion may be used in this mode. # DATA FLOW-THROUGH MODES Two types of flow-through modes are permitted: a read flow-through and write flow-through mode. For the read flow-through mode, the FIFO permits the reading of a single word after writing one word data into an empty FIFO. The data is enabled on the bus in (tWHEH + tRLQV) ns after the rising edge of W, called the first write edge, and it remains on the bus until the R line is raised from low-to-high, after which the bus would go into a threestate mode after tRHQZ ns. The EF line would have a pulse showing temporary de-assertion and then would be asserted. In the interval of time that R is low, more words can be written to the FIFO (the subsequent writes after the first write edge will be de-assert the Empty Flag). However, the same word (written on the first write edge) presented to the output bus as the read pointer, would not be incremented when R is low. On toggling R, the other words that are written to the FIFO will appear on the output bus as in the read cycle timings. In the write flow-through mode, the FIFO permits the writing of a single word of data immediately after reading one word of data from a full FIFO. The $\overline{R}$ line causes the $\overline{FF}$ to be de-asserted but the $\overline{W}$ line, being low, causes it to be asserted again in anticipation of a new data word. On the rising edge of $\overline{W}$ , the new word is loaded in the FIFO. The $\overline{W}$ line must be toggled when $\overline{FF}$ is not asserted to write new data in the FIFO and to increment the write pointer. The user must be aware that there is no minimum value for trlel and twlfl. These pulses may be slight during some operating conditions and lot variations. FIFO Products | TIMING | References | | | | | | | | | | | |---------------|------------------------------------------------|------|-------------------------|------|----------|--------|-------|-------|-----|-----|-----------| | | | | | L8 | 3C201 | 1/2021 | /2031 | /2041 | | | | | | | 50 | | | 5 | 25 | | 20 | | 1: | 5 | | Symbol | Parameter | Min | Mex | Min | Max | Min | Max | Min | Max | Min | Max | | trlrl | Read Cycle Time | 65 | | 45 | | 35 | | 30 | | 25 | | | tRLQV | Read Low to Output Valid (Access Time) | | 50 | | 35 | i | 25 | | 20 | | 15 | | tahal | Read High to Read Low (Notes 9, 10) | 15 | | 10 | | 10 | † | 10 | | 8 | | | <b>t</b> ALAH | Read Low to End of Read Cycle (Notes 9, 10) | 50 | | 35 | | 25 | | 20 | | 15 | | | tRLQZ | Read Low to Output Low Z (Note 2) | 10 | | 5 | <b>!</b> | 5 | ļ | 5 | † | 3 | 1 | | trhav | Read High to Output Valid | 5 | | 5 | | 5 | | - 5 | ł | 5 | t | | taHQZ | Read High to Output High Z (Note 15) | | 30 | | 20 | † | 10 | | 10 | | 10 | | twLwL | Write Cycle Time (Note 10) | 65 | | 45 | · · · | 35 | İ | 30 | | 25 | | | twLwH | Write Low to Write High (Notes 9, 10) | 50 | | 35 | | 25 | | 20 | | 15 | | | twhwL | Write High to End of Write Cycle (Notes 9, 10) | 15 | | 10 | | 10 | | 10 | İ | 8 | · | | tDVWH | Data Valid to Write High (Notes 9, 10) | 30 | | 18 | | 15 | | 15 | | 10 | | | twHDX | Write High to Data Change (Notes 9, 10) | 5 | | 0 | | 10 | | 0 | | 0 | · · · · · | | tslsh | Reset Cycle Time (Notes 10, 11) | 50 | | 235 | ) | 25 | | 20 | | 15 | | | tslwl | Reset Low to Write Low (Notes 10, 11) | 65 | · <b>&gt;</b> | 45 | | 35 | | 30 | | 25 | | | twnsh | Write High to Reset High (Notes 10, 11) | 50 | ( ) | 35 | | 25 | | 20 | 1 | 15 | | | tansh | Read High to Reset High (Notes 10, 11) | ,50 | $\langle \cdot \rangle$ | /35> | ~ | 25 | | 20 | | 15 | | | tSHWL | Reset High to Write Low (Notes 10, 11) | 15 | 17 | 10 | | 10 | | 10 | | 8 | | | tSLEL | Reset Low to Empty Flag Low | (4) | 285 | | 45 | | 35 | | 30 | | 25 | | tslhh | Reset Low to Half-Full Flag High | 1111 | 65 | | 45 | | 35 | | 30 | | 25 | | tSLFH | Reset Low to Full Flag High | 11/1 | 65 | | 45 | | 35 | | 30 | | 25 | | <b>t</b> SLAL | Reset Low to Almost Empty/Full Flag Low | 1/12 | 65 | | 45 | | 35 | | 30 | | 25 | LOGIC DEVICES INCORPORATED = FIFO Products | TIMING | References | | | | | | | | | | | | |---------------|----------------------------------------------------------|-------------------------|-----|-----------|-----|----------|-----|-----|-----|-----|-----|--| | | | L8C2011/2021/2031/2041- | | | | | | | | | | | | | | 50 | | 35 | | 25 | | 20 | | 1: | 5 | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | tRLQV | Read Low to Output Valid | | 50 | | 35 | | 25 | | 20 | Î | 15 | | | tALEL | Read Low to Empty Flag Low | | 45 | | 30 | | 25 | | 20 | 1 | 15 | | | tRHFH | Read High to Full Flag High | | 45 | | 30 | | 25 | | 25 | | 25 | | | <b>tw</b> HEH | Write High to Empty Flag High | | 45 | † <i></i> | 30 | | 25 | | 25 | 1 | 25 | | | tWLFL | Write Low to Full Flag Low | | 45 | 1 | 30 | <b>†</b> | 25 | | 20 | 1 | 15 | | | <b>t</b> TLAL | Retransmit Cycle Time | 65 | 1 | 45 | | 35 | 1 | 30 | | 25 | | | | <b>t</b> TLTH | Retransmit Low to End of Retransmit Cycle (Notes 10, 11) | 50 | | 35 | | 25 | | 20 | | 15 | | | | <b>tA</b> HTH | Read/Write High to Retransmit High (Notes 9, 10, 11) | 50 | | 35 | 1 | 25 | 1 | 20 | | 15 | | | | <b>t</b> THAL | Retransmit High to Read/Write Low (Note 10) | 15 | 1 | 10 | | 10 | İ | 10 | İ | 8 | | | FIFO Products | TIMING | References | | | | | | | | | | | | |--------|--------------------------------------------------|-------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|--| | | | L8C2011/2021/2031/2041- | | | | | | | | | | | | | | 50 | | 35 | | 25 | | 20 | | 1 | 5 | | | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | tRHFH | Read High to Full Flag High | | 45 | | 30 | | 25 | | 25 | | 25 | | | tehrh | Read Pulse Width After Empty Flag High | 50 | | 35 | | 25 | | 20 | | 15 | | | | twheh | Write High to Empty Flag High | | 45 | | 30 | | 25 | | 25 | | 25 | | | tWLHL | Write Low to Half-Full Flag Low | | 65 | | 45 | | 35 | | 30 | | 25 | | | trhhh | Read High to Half-Full Flag High | | 65 | | 45 | h | 35 | | 30 | | 25 | | | tFHWH | Write Pulse Width After Full Flag High (Note 10) | 50 | | 35 | | 25 | | 20 | | 15 | | | | tRHTA | Read High to Transitioning AEF | | 65 | | 45 | 75 | 35 | | 30 | | 25 | | | tWLTA | Write Low to Transitioning AEF | | 65 | 6 | 45 | 12 | 35 | | 30 | | 25 | | | TIMING | REFERENCES | <del></del> | | | | | | | | | | |----------|------------------------------------------------------|------------------|--------------|---------|------|---------|---------------|---------|----|----------|--------------| | | | <u>-</u> | | | | | 21/2031/2041- | | | 1 4 | | | Symbol | Parameter | 50<br>Min Ma | | Min Max | | Min Max | | Min Max | | Min | <del>-</del> | | <u> </u> | | - INIII | Mex | MIII | | NAN II | 1 | 144111 | | MILL | | | talol | Read/Write to Expansion Out Low (Note 12) | | 50 | | 35 | 11 | 25 | | 20 | | 15 | | tahoh | Read/Write to Expansion Out High (Note 12) | | 50 | | ∠35_ | 1/ | 25 | | 20 | | 15 | | txLXH | Expansion In Pulse Width (Notes 10, 12) | 50 | | 35 | | 25 | | 20 | | 15 | | | txHXL | Expansion In High to Expansion In Low (Notes 10, 12) | | 10 | | ) #Q | | 10 | | 10 | <u> </u> | 10 | | tALXL | Read/Write Low to Expansion In Low (Notes 10, 12) | 15 | ` | 10 | | 10 | | 10 | | 10 | | | tonaz | Output Enable High to Output High Z (Disable) | 0 | <b>~25</b> ~ | 8 | 17 | 0 | 12 | 0 | 10 | 0 | 10 | | toLQZ | Output Enable Low to Output Low Z (Enable) | \ <sub>0</sub> 0 | 125 | 0 | 717 | 0 | 12 | 0 | 10 | 0 | 10 | | toLav | Output Enable Low to Output Valid (Qo-Q8) | | 30 | | 20 | | 15 | | 10 | Ī | 10 | | | | L8C2011/2021/2031/2041- | | | | | | | | | | | |---------------|-------------------------------------------|-------------------------|-----|-----|-----|-----|----------|-----|-----|-----|-----|--| | | | 50 | | 3 | 5 | 25 | | 20 | | 1: | 5 | | | Symbol | Parameter | Min | Max | Min | Max | Min | Mex | Min | Mex | Min | Mex | | | <b>t</b> RLEL | Read Low to Empty Flag Low | | 45 | | 30 | | 25 | | 20 | | 15 | | | <b>t</b> EHRH | Read Pulse Width After Empty Flag High | 50 | | 35 | | 25 | | 20 | | 15 | | | | <b>tw</b> HEH | Write High to Empty Flag High | 45 | | 30 | | 25 | | 25 | | 25 | | | | tRLQV | Read Low to Output Valid | | 50 | | 35 | | 25 | | 20 | | 15 | | | twHQZ | Write High to Output Low Z (Notes 14, 15) | 15 | | 10 | | 5 | | 5 | | 3 | | | | tRHFH | Read High to Full Flag High | | 45 | | 30 | | 25 | | 25 | | 25 | | | tWLFL | Write Low to Full Flag Low | - | 45 | | 30 | M | 25 | | 20 | | 15 | | | tFHWH | Write Pulse Width After Full Flag High | 50 | | 35 | | 25 | | 20 | | 15 | | | | tDVWH | Data Valid to Write High | 30 | | 18 | V. | 15> | <u> </u> | 15 | | 10 | | | | twHDX | Write High to Data Change | 5 | ~ | (0) | | , 0 | | 0 | | 0 | | | | TABLE 1. RESET | AND RET | RANSM | ir (Sin | GLE DEVICE CONFIG | URATION/WIDTH EXP | ANSION | Mode) | | | | |----------------|------------------|-------|---------|-------------------|-------------------|--------|-------|----|-----|--| | | | NPUTS | $\sim$ | INTERNAL | OUTUPUTS | | | | | | | MODE | RS < | (AT) | VIX) | Read Pointer | Write Pointer | EF | FF | HF | AEF | | | Reset | 0 | X | ŏ | Location Zero | Location Zero | 0 | 1 | 1 | 0 | | | Retransmit | $\mathbb{N}_{1}$ | / ∘> | 0 | Location Zero | Unchanged | Х | Х | Х | Х | | | Read/Write | 1 | 1 | 0 | Increment | Increment | X | X | X | X | | | | 1 | NPUT | s | INTERNAL | OUTUPUTS | | | | | |--------------------|----|------|-----|------------------------|------------------------|----|----|-----|--| | MODE | RS | RT | ΧI | Read Pointer | Write Pointer | ĒĖ | FF | AEF | | | Reset First Device | 0 | 0 | (1) | Location Zero | Location Zero | 0 | 1 | 0 | | | Reset All Others | 0 | 1 | (1) | Location Zero Disabled | Location Zero Disabled | 0 | 1 | 0 | | | Read/Write | 1 | (2) | (1) | x | x | X | × | Х | | - (1) See Depth Expansion Block Diagram above. - (2) Unchanged. FIFO Products #### **NOTES** - 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability of the tested device. - 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values. - 3. This product provides hard clamping of transient undershoot. Input levels below ground will be clamped beginning at -0.6 V. A current in excess of 100 mA is required to reach -2 V. The device can withstand indefinite operation with inputs as low as -3 V subject only to power dissipation and bond wire fusing constraints. - 4. Duration of the output short circuit should not exceed 30 seconds. - 5. Typical' supply current values are not shown but may be approximated. At a VC of +5.0 V, an ambient temperature of +25°0 and with nominal manufacturing parameters, the operating supply currents will be approximately 3/4 or less of the maximum values shown. - 6. Tested with outputs open and data inputs changing at the specified read and wrtie cycle rate. The device is neither full or empty for the test. - 7. Tested with outputs open in the worst static input control signal combination (i.e., $\overline{W}$ , $\overline{R}$ , $\overline{X}I$ , $\overline{F}I$ , $\overline{R}S$ , and $\overline{OE}$ ). - 8. These parameters are guaranteed but not 100% tested. - 9. Test conditions assume input transition times of 5 ns or less, reference levels of 1.5 V, output loading for specified IOL and IOH plus 30 pF (Fig. 1a), and input pulse levels of 0 to 3.0 V (Fig. 2). - 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. For example, truth is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Access time, for example, is specified as a maximum since worst-case operation of any device always provides data within that time. - 11. When cascading devices, the reset pulse width must be increased to equal telephone. - 12. It is not recommended that logic Devices and other vendor parts be caseded together. The parts are designed to be pinfor-pin compatible but temperature and voltage compensation may vary from vendor to vendor. Daic Devices can only guarantee the case adding of logic Devices parts to other Logic Devices parts. - 13. Rested with output open and OE = RS = FI = XI = R = W = VCC. - 14. At any given temperature and voltage condition, output disable time is less than output enable time for any given device. - 15. Transition is measured ±200 mV from steady state voltage with specified loading in Fig. 1b. This parameter is sampled and not 100% tested. - 16. This product is a very high speed device and care must be taken during testing in order to realize valid test information. Inadequate attention to setups and procedures can cause a good part to be rejected as faulty. Long high inductance leads that cause supply bounce must be avoided by bringing the VCC and ground planes directly up to the contactor fingers. A 0.01 $\mu F$ high frequency capacitor is also required between VCC and ground. To avoid signal reflections, proper terminations must be used. 17. Both power and ground pins must be hooked up externally. The pads are not connected together on the die or package. If only one is connected, the device will not work! Pins 17 and 32 are the I/O GND and internal ground respectively.