# VERY FAST CMOS 32K x 9 CACHE BRAM #### **ADVANCE DATA** - 32Kx9CMOSSYNCHRONOUSBURSTSRAM - FAST CYCLE TIMES: 15, 20ns - FAST ACCESS TIMES: 11, 12, 14ns Max - ON-BOARD BURST COUNTER - INPUT REGISTERS (ADDR., DATA, CTRL) - SELF-TIMED WRITE CYCLE - THREE STATE COMMON I/O - HIGH OUTPUT DRIVE CAPABILITY - ASYNCHRONOUS OUTPUT ENABLE (G) - BURST CONTROL INPUTS: TSP, TSC, BAA - DUAL CHIP SELECTS for EASY DEPTH EXPANSION # **DESCRIPTION** The M62940A BRAM™ is a 288K (294,912 bit) CMOS Burst SRAM, organized as 32,768 words x 9 bits. It is fabricated using SGS-THOMSON's low power, high performance, CMOS technology. Table 1. Signal Names | A0 - A14 | Address Inputs | |------------------|--------------------------------| | DQ0 - DQ8 | Data Inputs / Outputs | | К | Clock | | W | Write Enable | | G | Output Enable | | S0 | Chip Select 0, Active High | | <u>S1</u> | Chip Select 1, Active Low | | TSP | Address Start Processor | | TSC | Address Start Cache Controller | | BAA | Burst Address Advance | | Vcc | Supply Voltage | | GND | Ground | | V <sub>CCQ</sub> | Supply Voltage (DQ) | | GNDQ | Ground (DQ) | Figure 1. Logic Diagram July 1994 1/14 Table 2. Absolute Maximum Ratings (1) | Symbol | Parameter | Value | Unit | |---------------------|-------------------------------|------------|------| | TA | Ambient Operating Temperature | 0 to 70 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to 150 | °C | | V <sub>IO</sub> (2) | Input or Output Voltages | –0.5 to 7 | V | | V <sub>CC</sub> | Supply Voltage | –0.5 to 7 | V | | lo <sup>(3)</sup> | Output Current | 20 | mA | | P <sub>D</sub> | Power Dissipation | 1.2 | w | Notes: 1. Except for the rating "Operating Temperature Range" stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Programand other relevant quality documents. 2. Up to a maximum operating V<sub>CC</sub> of 5.5V only. 3. One output at a time, not to exceed 1 second duration. Figure 2. LCC Pin Connections ### **DESCRIPTION** (cont'd) The device integrates a 2-bit burst counter, input registers, high output drive capability, and high speed synchronous SRAM onto a single chip. The synchronous design provides precise control using an external clock (K) input. The M62940A is specifically adapted to provide a burstable, high performance secondary cache for the MC68040 microprocessor. The device is pin compatible and functional equivalent to the Motorola MCM62940. The M62940A is available in a 44 lead Plastic Leaded Chip Carrier package (PLCC). The device provides multiple power and ground pins to reduce effects induced by output noise for high performance applications. Separate power and ground pins ( $V_{CCQ}$ and $GND_Q$ ) have been employed for DQ0-DQ8 to allow output levels referenced to 5V or 3.3V. For proper operation all GND and $GND_Q$ pin must be connected to ground. $V_{CC} \geq V_{CCQ}$ at all times including power-up. The main Burst SRAM power requires a single $5V \pm 5\%$ supply, and all inputs and outputs are TTL compatible #### **DEVICE OPERATION** Addresses (A0-A14), data inputs (DQ0-DQ8), and control signals, with exception of Output Enable $(\overline{G})$ are clock controlled inputs through non-inverting, positive edge triggered registers. A cache burst address sequence can be initiated by either $\overline{TSP}$ (Transfer Start Processor) or $\overline{TSC}$ (Transfer Start Cache Controller) inputs, with subsequent burst addresses being internally generated by the Burst SRAM. The $\overline{BAA}$ input (Burst Address Advance) provides control of the burst sequence, which imitates the required MC68040 cache burst address sequence. A cache burst cycle begins by loading the internal counter with the present values of A1 and A0. Thereafter, subsequent burst addresses are generated internally. The burst counter operates in the same manner for either cache burst write or read cycles. Table 3. Asynchronous Truth Table | Mode | IG | DQ Status | |----------------------|----|-----------| | Read | ١ | Data Out | | Read | Н | High-Z | | Write <sup>(2)</sup> | Х | Data In | | Deselect | Х | High-Z | Note: 1. X = Don't Care. For a cache write cycle following a read operation, G must be high before the input data required set-up time, and be held high through the input data hold time. Figure 3. Burst Count Sequence Note: The external values for A1, A0 are the starting point for the burst sequence graph. The burst counter will internally advance A1 and A0 as shown. After the counter reaches a full count from the initial value, the address will wrap around. Table 4. Synchronous Truth Table | S0 | S1 | TSP | TSC | BAA | $\overline{w}$ | K | Address | Operation | |----|----|-----|-----|-----|---------------------------|------------------|-------------------------------|------------------------------------------| | L | Х | ١ | Х | Х | Х | ↑ N/A Deselected | | Deselected | | Х | Н | Ι | L | Х | Х | 1 | N/A | Deselected | | Н | L | اـ | × | х | X ↑ External Base Address | | External Base Address | Read Cycle - Begin<br>Burst | | Н | L | Н | ٦ | х | L | 1 | External Base Address | Write Cycle - Begin<br>Burst | | Н | L | Н | L | Х | Н | 1 | External Base Address | Read Cycle - Begin<br>Burst | | х | х | Ι | Н | L | L | 1 | Advance Burst Address | Write Cycle - Continue<br>Burst Sequence | | х | х | Ι | Н | L | Н | 1 | Advance Burst Address | Reade Cycle - Continue<br>Burst Sequence | | х | Х | Н | Н | Н | L | 1 | Hold Current Burst<br>Address | Write Cycle - Suspend<br>Burst Sequence | | х | Х | Н | Н | Н | Н | 1 | Hold Current Burst<br>Address | Read Cycle - Suspend<br>Burst Sequence | Notes: 1. X = Don't Care. - 2. All inputs except G require set-up and hold times to the rising edge (low to high transition) of the external clock (K). - 3. All read and write timings are referenced from $\overline{G}$ or K. - 4. A read cycle is defined by $\overline{W}$ high or $\overline{TSP}$ low for the required set-up and hold times. Awrite cycle is defined by $\overline{W}$ being asserted low for the set-up and hold times. - 5. $\overline{G}$ is a don't care when $\overline{W}$ is registered low from the previous rising clock edge. - 6. Chip Selects must be true (S0 = high, S1 = low) at each rising of the clock while TSP or TSC is asserted for the device to remain enable; Chip Selects are registered whenever TSP or TSC is asserted low at the rising edge of the clock. - 7. Chip Selects must be true (S0 = high, $\overline{S1}$ = low) at each <u>rising of the</u> clock while $\overline{TSP}$ or $\overline{TSC}$ is asserted for the the device to remain enabled; Chip Selects are registered whenever $\overline{TSP}$ or $\overline{TSC}$ is asserted low at the rising edge of the clock. Figure 4. Block Diagram #### **DEVICE OPERATIONS** (cont'd) The TSP and the TSC inputs control the start of the burst sequence. When either TSx is asserted low at the rising edge of the clock, any ongoing burst cycle is interrupted and a new external base address is registered. Chip selects (S0 and S1) are only sampled when a new base address is loaded. Therefore, the chip selects are registered when either transfer start input is asserted low at the rising edge of the clock (K), and remain <u>latched</u> internally until the next assertion of either TSP or TSC. The M62940A Truth Tables and timing diagrams reference specific device operations. It should be noted that the M62940A allows a non-burst mode of operation where $\overline{TSP}$ is the $\overline{TS}$ pin of the MC68040 processor in a typical 2 clock cycle mode of operation, and $\overline{TSC}$ is held high during C2 (see Figure 7). However, the non-burst mode obviously negates the advantage of the internal burst counter for fast cache fill operations. In either mode (burst or non-burst), the write cycles are internally self-timed, and are initiated by the rising edge of the clock input when $\overline{W}$ is low. The BAA input controls subsequent burst data accesses after the first data of the burst cycle is processed. Each time BAA is asserted low for subsequent bursts at the rising edge of the clock # **AC MEASUREMENT CONDITIONS** | Input Rise and Fall Times | ≤ 1.5ns | |---------------------------------------|---------| | Input Pulse Voltages | 0 to 3V | | Input and Output Timing Ref. Voltages | 1.5V | Note that Output Hi-Z is defined as the point where data is no longer driven. Figure 5. AC Testing Load Circuit Table 5. Capacitance<sup>(1)</sup> $(T_A = 25 \, {}^{\circ}\text{C}, \, f = 1 \, \text{MHz})$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |---------------------------------|-------------------------------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance on all pins (except DQ) | $V_{IN} = 0V$ | | 5 | рF | | C <sub>OUT</sub> <sup>(2)</sup> | Output Capacitance | V <sub>OUT</sub> = 0V | | 10 | pF | Notes: 1. Sampled only, not 100% tested 2. Outputs deselected **Table 6. DC Characteristics** (T<sub>A</sub> = 0 to 70 °C, $V_{CC}$ = 5V $\pm$ 5%) | Symbol | Parameter | Test Condition | Min | Max | Unit | |---------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------| | ILI | Input Leakage Current | $0V \leq V_{IN} \leq V_{CC}$ | | ±1 | μА | | ILO | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | ±1 | μΑ | | lcc <sub>1</sub> <sup>(1)</sup> | Supply Current | $\label{eq:Gamma} \begin{split} \overline{G} &= V_{IH}, S0 = V_{IH}, \overline{S1} = V_{IL}, \\ &\text{All inputs} = V_{IL} = 0V \\ &\text{and} V_{IH} \geq 3V \end{split}$ | | 180 | mA | | lcc2 <sup>(2)</sup> | Supply Current (Standby) TTL | $S0 = V_{IL}, \overline{S1} = V_{IH}$ | | 40 | mA | | Icc3 (3) | Supply Current (Standby)<br>CMOS | $S0 \leq 0.2V, \overline{S1} \geq V_{CC} -0.2V$ | | 30 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 8mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -4mA$ | 2.4 | | V | Notes: 1. Average AC current, Outputs open, cycling at $t_{\text{KHKH}}$ minimum 2. All other inputs at $V_{\text{IL}} \leq 0.8 V$ or $V_{\text{IH}} \geq 2.2 V$ 3. All other inputs at $V_{\text{IL}} \leq 0.2 V$ or $V_{\text{IH}} \geq V_{\text{CC}} - 0.2 V$ Figure 6. General 128K Byte Cache Block Diagram ### **DEVICE OPERATIONS** (cont'd) input, the burst counter is advanced to the next burst address sequence. The address is advanced from the rising edge of K. Wait states can be inserted during burst cycles by holding the BAApin high during positive clock transitions. Upon completion of the full internal burst count, the address will wrap-around to its initial base address. # **GENERAL APPLICATION** The M62940A is organized as 32K x 9 bit words to support byte parity. By incorporating TAGRAM™ with a 15 bit tag field and a 15 bit index address, a cache address scheme of 30 bits is monitiored. The TAGRAM in addtion to the M62940A provides an architecture for building a 32K x 32 bit burstable data cache SRAM array, with byte parity, by using four devices in a 128K byte cache application. Table 7. Read and Write Modes AC Characteristics ( $T_A = 0$ to $70^{\circ}$ C, $V_{CC} = 5V \pm 5\%$ ) | | | M62940A | | | | | | | | |--------------------|-----------------------------------|-----------------|------|------|------|---------|------|------|---| | Symbol | Parameter | Parameter 11 12 | | 2 | 1 | 14 Unit | | Note | | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | | t <sub>KHKH</sub> | Cycle Time | 15 | | 15 | | 20 | | ns | | | t <sub>KHQV</sub> | Clock Access Time | | 11 | | 12 | | 14 | ns | 1 | | t <sub>KHKL</sub> | Clock High Pulse Width | 5.5 | | 5.5 | | 8 | | ns | | | t <sub>KLKH</sub> | Clock Low Pulse Width | 5.5 | | 5.5 | | 8 | | ns | | | t <sub>GLQV</sub> | Output Enable Access Time | | 5 | | 5 | | 6 | ns | 1 | | t <sub>KHQX2</sub> | Clock High to Output Hold Time | 3 | | 3 | | 4 | | ns | 2 | | t <sub>KHQX1</sub> | Clock High to Output Active | 4 | | 4 | | 4 | | ns | 2 | | $t_{GLQX}$ | Output Enable to Output Active | 0 | | 0 | | 0 | | ns | 2 | | t <sub>KHQZ</sub> | Clock High to Q High-Z | | 6 | | 6 | | 6 | ns | 2 | | t <sub>GHQZ</sub> | Output Disable to Q High-Z | | 6 | | 6 | | 6 | ns | 2 | | tavkh | Address Set-up Time | 2 | | 2 | | 3 | | ns | 3 | | t <sub>TSVKH</sub> | Transfer Start Set-up Time | 2 | | 2 | | 3 | | ns | 3 | | t <sub>DVKH</sub> | Data In Set-up Time | 2 | | 2 | | 3 | | ns | 3 | | tswvĸн | Write/Read Set-up Time | 2 | | 2 | | 3 | | ns | 3 | | t <sub>BAVKH</sub> | Burst Address Advance Set-up Time | 2 | | 2 | | 3 | | ns | 3 | | tsovkH | Chip Select 0 (S0) Set-up Time | 2 | | 2 | | 3 | | ns | 3 | | t <sub>S1VKH</sub> | Chip Select 1 (S1) Set-up Time | 2 | | 2 | | 3 | | ns | 3 | | t <sub>KHAX</sub> | Address Hold Time | 2 | | 2 | | 2 | | ns | 3 | | t <sub>KHTSX</sub> | Transfer Start Hold Time | 2 | | 2 | | 2 | | ns | 3 | | t <sub>KHDX</sub> | Data In Hold Time | 2 | | 2 | | 2 | | ns | 3 | | t <sub>KHWX</sub> | Write/Read Hold Time | 2 | | 2 | | 2 | | ns | 3 | | t <sub>KHBAX</sub> | Burst Address Advance Hold Time | 2 | | 2 | | 2 | | ns | 3 | | t <sub>KHWX</sub> | Asynchronous Write (AW) Hold Time | 2 | | 2 | | 2 | | ns | 3 | | t <sub>KHS0X</sub> | Chip Select 0 (S0) Hold Time | 2 | | 2 | | 2 | | ns | 3 | | t <sub>KHS1X</sub> | Chip Select 1 (S1) Hold Time | 2 | | 2 | | 2 | | ns | 3 | Notes: 1. C<sub>L</sub> = 85pF (see Figure 5). 2. Transition is measured ± 500 mV from steady-stage voltage with C<sub>L</sub> = 5pF (see Figure 5). This parameter is sampled and not 100 % tested. 3. This is synchronous device requiring that all inputs must meet the specified set-up and hold times with stable logic levels for all rising edges of the clock input (K). Figure 7. Typical Non-Burst Read/Write Cycles Figure 8. Burst Read Cycle Figure 9. Burst Write Cycle C1 C2 СЗ C4 C5 C6 C7 C8 Begin Burst Suspend Burst Continue Burst <sup>t</sup> KHKH t KHKL-- tKLKH TS<sub>P</sub> $\overline{\text{TS}}_{C}$ t WVKH t KHWX tBAVKH t KHBAX BAA t DVKH -+ t KHDX G t GHQZ t GHQZ t GLQX address wrap around DQ -Q1 D2 Q2 Q3 (A1) (A1) (A1) (A1) (A1) (A1) BWRK940 Notes: S0 = high, S1 = low. Figure 10. Combined Burst Read/Write Cycle Note: $SO = High, \overline{S1} = Low.$ # **ORDERING INFORMATION SCHEME** For a list of available options (Package, Speed, etc...) refer to the current Memory Shortform catalogue. For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you. PLCC44 - 44 lead Plastic Leaded Chip Carrier, square | Symb | | mm | | inches | | | | |------|------|-------|-------|--------|-------|-------|--| | Symb | Тур | Min | Max | Тур | Min | Max | | | Α | | 4.20 | 4.70 | | 0.165 | 0.185 | | | A1 | | 2.29 | 3.04 | | 0.090 | 0.120 | | | В | | 0.33 | 0.53 | | 0.013 | 0.021 | | | B1 | | 0.66 | 0.81 | | 0.026 | 0.032 | | | D | | 17.40 | 17.65 | | 0.685 | 0.695 | | | D1 | | 16.51 | 16.66 | | 0.650 | 0.656 | | | D2 | | 14.99 | 16.00 | | 0.590 | 0.630 | | | Е | | 17.40 | 17.65 | | 0.685 | 0.695 | | | E1 | | 16.51 | 16.66 | | 0.650 | 0.656 | | | E2 | | 14.99 | 16.00 | | 0.590 | 0.630 | | | е | 1.27 | - | - | 0.050 | - | - | | | N | | 44 | | 44 | | | | | CP | | | 0.10 | | | 0.004 | | PLCC44 Drawing is out of scale Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. © 1994 SGS-THOMSON Microelectronics - All Rights Reserved ™ BRAM and TAGRAM are trademarks of SGS-THOMSON Microelectronics SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.