## MC44603A

## Enhanced Mixed Frequency Mode GreenLine ${ }^{\text {TM }}$ PWM Controller:

## Fixed Frequency, Variable Frequency, Standby Mode

The MC44603A is an enhanced high performance controller that is specifically designed for off-line and dc-to-dc converter applications. This device has the unique ability of automatically changing operating modes if the converter output is overloaded, unloaded, or shorted, offering the designer additional protection for increased system reliability. The MC44603A has several distinguishing features when compared to conventional SMPS controllers. These features consist of a foldback facility for overload protection, a standby mode when the converter output is slightly loaded, a demagnetization detection for reduced switching stresses on transistor and diodes, and a high current totem pole output ideally suited for driving a power MOSFET. It can also be used for driving a bipolar transistor in low power converters ( $<150 \mathrm{~W}$ ). It is optimized to operate in discontinuous mode but can also operate in continuous mode. Its advanced design allows use in current mode or voltage mode control applications.

## Features

- Pb -Free Package is Available*


## Current or Voltage Mode Controller

- Operation up to 250 kHz Output Switching Frequency
- Inherent Feed Forward Compensation
- Latching PWM for Cycle-by-Cycle Current Limiting
- Oscillator with Precise Frequency Control


## High Flexibility

- Externally Programmable Reference Current
- Secondary or Primary Sensing7
- Synchronization Facility
- High Current Totem Pole Output
- Undervoltage Lockout with Hysteresis


## Safety/Protection Features

- Overvoltage Protection Against Open Current and Open Voltage Loop
- Protection Against Short Circuit on Oscillator Pin
- Fully Programmable Foldback
- Soft-Start Feature
- Accurate Maximum Duty Cycle Setting
- Demagnetization (Zero Current Detection) Protection
- Internally Trimmed Reference
- Enhanced Output Drive

GreenLine Controller: Low Power Consumption in Standby Mode

- Low Startup and Operating Current
- Fully Programmable Standby Mode
- Controlled Frequency Reduction in Standby Mode
- Low dV/dT for Low EMI Radiations

ON Semiconductor ${ }^{\circledR}$
http://onsemi.com


PIN CONNECTIONS

(Top View)

## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 378 of this data sheet
*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |
| Total Power Supply and Zener Current | ( $\mathrm{CCC}+\mathrm{I}_{\mathrm{z}}$ ) | 30 | mA |
| Supply Voltage with Respect to Ground (Pin 4) | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{C}} \\ & \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | 18 | V |
| Output Current (Note 1) <br> Source <br> Sink | $\mathrm{I}_{\mathrm{O}}$ (Source) <br> $\mathrm{I}_{\mathrm{O}}$ (Sink) | $\begin{gathered} -750 \\ 750 \end{gathered}$ | mA |
| Output Energy (Capacitive Load per Cycle) | W | 5.0 | $\mu$ |
| $\mathrm{R}_{\mathrm{F} \text { Stby }}, \mathrm{C}_{\mathrm{T}}$, Soft-Start, $\mathrm{R}_{\text {ref }}, \mathrm{R}_{\mathrm{P} \text { Stby }}$ Inputs | $V_{\text {in }}$ | -0.3 to 5.5 | V |
| Foldback Input, Current Sense Input, E/A Output, Voltage Feedback Input, Overvoltage Protection, Synchronization Input | $V_{\text {in }}$ | $\begin{gathered} -0.3 \text { to } \\ v_{C C}+0.3 \end{gathered}$ | V |
| Synchronization Input <br> High State Voltage <br> Low State Reverse Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}+0.3 \\ -20 \end{gathered}$ | $\begin{gathered} \text { V } \\ \mathrm{mA} \end{gathered}$ |
| Demagnetization Detection Input Current <br> Source <br> Sink | $I_{\text {demag-ib (Source) }}$ <br> $I_{\text {demag-ib (Sink) }}$ | $\begin{gathered} -4.0 \\ 10 \end{gathered}$ | mA |
| Error Amplifier Output Sink Current | $\mathrm{I}_{\mathrm{E} / \mathrm{A}}$ (Sink) | 20 | mA |
| Power Dissipation and Thermal Characteristics <br> P Suffix, Dual-In-Line, Case 648 <br> Maximum Power Dissipation at $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ <br> Thermal Resistance, Junction-to-Air <br> DW Suffix, Surface Mount, Case 751G <br> Maximum Power Dissipation at $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ <br> Thermal Resistance, Junction-to-Air | $P_{D}$ <br> $R_{\text {EJA }}$ <br> PD <br> $R_{\text {EUA }}$ | $\begin{gathered} 0.6 \\ 100 \\ \\ 0.45 \\ 145 \end{gathered}$ | $\begin{gathered} \mathrm{W} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \\ \mathrm{~W} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ |
| Operating Junction Temperature | $\mathrm{T}_{J}$ | 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Ambient Temperature | $\mathrm{T}_{\text {A }}$ | -25 to +85 | ${ }^{\circ} \mathrm{C}$ |

1. Maximum package power dissipation limits must be observed.
2. ESD data available upon request.

ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{C}}=12 \mathrm{~V}$, (Note 3), $\mathrm{R}_{\text {ref }}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=820 \mathrm{pF}$, for typical values $\mathrm{T}_{\mathrm{A}}=$ $25^{\circ} \mathrm{C}$, for min/max values $\mathrm{T}_{\mathrm{A}}=-25^{\circ}$ to $+85^{\circ} \mathrm{C}$ (Note 4), unless otherwise noted.)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |

## OUTPUT SECTION

| $\begin{array}{r} \hline \text { Output Voltage }(\text { Note } 5) \\ \text { Low State }\left(I_{\text {Sink }}=100 \mathrm{~mA}\right) \\ \left(I_{\text {Sink }}=500 \mathrm{~mA}\right) \\ \text { High State }\left(I_{\text {Source }}=200 \mathrm{~mA}\right) \\ \left(I_{\text {Source }}=500 \mathrm{~mA}\right) \end{array}$ |  |  |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\mathrm{OL}}$ | - | $\begin{aligned} & 1.0 \\ & 1.4 \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 2.0 \end{aligned}$ |  |
|  | $\mathrm{V}_{\mathrm{OH}}$ | - | $\begin{aligned} & 1.5 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.7 \end{aligned}$ |  |
| Output Voltage During Initialization Phase $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=0 \text { to } 1.0 \mathrm{~V}, \mathrm{I}_{\text {Sink }}=10 \mu \mathrm{~A} \\ & \mathrm{~V}_{\mathrm{CC}}=1.0 \text { to } 5.0 \mathrm{~V}, \mathrm{I}_{\text {Sink }}=100 \mu \mathrm{~A} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \text { to } 13 \mathrm{~V}, I_{\text {Sink }}=1.0 \mathrm{~mA} \end{aligned}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & 1.0 \end{aligned}$ | V |
| Output Voltage Rising Edge Slew-Rate ( $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ ) | dVo/dT | - | 300 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| Output Voltage Falling Edge Slew-Rate ( $\left.\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}\right)$ | $\mathrm{dVo} / \mathrm{dT}$ | - | -300 | - | $\mathrm{V} / \mu \mathrm{s}$ |

ERROR AMPLIFIER SECTION

| Voltage Feedback Input $\left(\mathrm{V}_{\mathrm{E} / \mathrm{A} \text { out }}=2.5 \mathrm{~V}\right)$ | $\mathrm{V}_{\mathrm{FB}}$ | 2.42 | 2.5 | 2.58 | V |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input Bias Current $\left(\mathrm{V}_{\mathrm{FB}}=2.5 \mathrm{~V}\right)$ | $\mathrm{I}_{\mathrm{FB}-\mathrm{ib}}$ | -2.0 | -0.6 | - | $\mu \mathrm{A}$ |
| Open Loop Voltage Gain $\left(\mathrm{V}_{\mathrm{E} / \mathrm{A} \text { out }}=2.0\right.$ to 4.0 V$)$ | $\mathrm{A}_{\mathrm{VoL}}$ | 65 | 70 | - | dB |

ERROR AMPLIFIER SECTION (continued)

| Unity Gain Bandwidth $\begin{aligned} & \mathrm{T}_{J}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{J}=-25^{\circ} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | BW | - | 4.0 | $5.5$ | MHz |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage Feedback Input Line Regulation ( $\mathrm{V}_{\mathrm{CC}}=10$ to 15 V ) | $V_{\text {FBline-reg }}$ | -10 | - | 10 | mV |
| Output Current $\begin{aligned} & \text { Sink }\left(\mathrm{V}_{\mathrm{E} / \mathrm{A} \text { out }}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=2.7 \mathrm{~V}\right) \\ & \mathrm{T}_{\mathrm{A}}=-25^{\circ} \text { to }+85^{\circ} \mathrm{C} \\ & \text { Source }\left(\mathrm{V}_{\mathrm{E} / \mathrm{A} \text { out }}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=2.3 \mathrm{~V}\right) \\ & \mathrm{T}_{\mathrm{A}}=-25^{\circ} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | $I_{\text {sink }}$ <br> $I_{\text {Source }}$ | $\begin{gathered} 2.0 \\ -2.0 \end{gathered}$ | $12$ | $-0.2$ | mA |
| $\begin{aligned} & \text { Output Voltage Swing } \\ & \text { High State }\left(\mathrm{I}_{\mathrm{E} / \mathrm{A}} \text { out }(\text { source })=0.5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{FB}}=2.3 \mathrm{~V}\right) \\ & \text { Low State }\left(\mathrm{I}_{\mathrm{E} / \mathrm{A} \text { out }}(\text { sink })=0.33 \mathrm{~mA}, \mathrm{~V}_{\mathrm{FB}}=2.7 \mathrm{~V}\right) \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{OH}} \\ & \mathrm{~V}_{\mathrm{OL}} \end{aligned}$ | 5.5 | $\begin{aligned} & 6.5 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 1.1 \end{aligned}$ | V |

## REFERENCE SECTION

| Reference Output Voltage $\left(\mathrm{V}_{\mathrm{CC}}=10\right.$ to 15 V$)$ | $\mathrm{V}_{\text {ref }}$ | 2.4 | 2.5 | 2.6 | V |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Reference Current Range $\left(\mathrm{I}_{\text {ref }}=\mathrm{V}_{\text {ref }} / \mathrm{R}_{\text {ref }}, \mathrm{R}=5.0 \mathrm{k}\right.$ to $\left.25 \mathrm{k} \Omega\right)$ | $\mathrm{I}_{\text {ref }}$ | -500 | - | -100 | $\mu \mathrm{~A}$ |
| Reference Voltage Over $\mathrm{r}_{\text {ref }}$ Range | $\Delta \mathrm{V}_{\text {ref }}$ | -40 | - | 40 | mV |

## OSCILLATOR AND SYNCHRONIZATION SECTION

| Frequency | fOSC |  |  |  | kHz |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}=0^{\circ}$ to $+70^{\circ} \mathrm{C}$ |  | 44.5 | 48 | 51.5 |  |
| $\mathrm{~T}_{\mathrm{A}}=-25^{\circ}$ to $+85^{\circ} \mathrm{C}$ |  | 44 | - | 52 |  |
| Frequency Change with Voltage $\left(\mathrm{V}_{\mathrm{CC}}=10\right.$ to 15 V$)$ | $\Delta \mathrm{fosc} / \Delta \mathrm{V}$ | - | 0.05 | - | $\% / \mathrm{V}$ |

3. Adjust $\mathrm{V}_{\mathrm{CC}}$ above the startup threshold before setting to 12 V .
4. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible.
5. $\mathrm{V}_{\mathrm{C}}$ must be greater than 5.0 V .
6. Standby is disabled for $\mathrm{V}_{\mathrm{R} P \text { Ptby }}<25 \mathrm{mV}$ typical.
7. If not used, Synchronization input must be connected to Ground.
8. Synchronization Pulse Width must be shorter than tosc $=1 / \mathrm{fosc}$.
9. This function can be inhibited by connecting Pin 8 to GND. This allows a continuous current mode operation.

10 . This function can be inhibited by connecting Pin 5 to $\mathrm{V}_{\mathrm{Cc}}$.
11. The MC44603A can be shut down by connecting the Soft-Start pin (Pin 11) to Ground.

ELECTRICAL CHARACTERISTICS (continued) ( $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{C}}=12 \mathrm{~V}$, (Note 3), $\mathrm{R}_{\text {ref }}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=820 \mathrm{pF}$, for typical values $\mathrm{T}_{\mathrm{A}}=$ $25^{\circ} \mathrm{C}$, for min/max values $\mathrm{T}_{\mathrm{A}}=-25^{\circ}$ to $+85^{\circ} \mathrm{C}$ (Note 4), unless otherwise noted.)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |

OSCILLATOR AND SYNCHRONIZATION SECTION

| Frequency Change with Temperature ( $\mathrm{T}_{\mathrm{A}}=-25^{\circ}$ to $+85^{\circ} \mathrm{C}$ ) | $\Delta \mathrm{fosc}^{\prime} / \mathrm{T}$ | - | 0.05 | - | \%/ ${ }^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Oscillator Voltage Swing (Peak-to-Peak) | $\mathrm{V}_{\text {OSC(pp) }}$ | 1.65 | 1.8 | 1.95 | V |
| Ratio Charge Current/Reference Current $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=0^{\circ} \text { to }+70^{\circ} \mathrm{C}\left(\mathrm{~V}_{\mathrm{CT}}=2.0 \mathrm{~V}\right) \\ & \mathrm{T}_{\mathrm{A}}=-25^{\circ} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | $I_{\text {charge }} / I_{\text {ref }}$ | $\begin{gathered} 0.375 \\ 0.37 \end{gathered}$ | 0.4 | $\begin{gathered} 0.425 \\ 0.43 \end{gathered}$ | - |
| Fixed Maximum Duty Cycle $=I_{\text {discharge }} /\left(I_{\text {discharge }}+I_{\text {charge }}\right)$ | D | 78 | 80 | 82 | \% |
| Ratio Standby Discharge Current versus $\mathrm{I}_{\text {R F Stby }}$ (Note 6) $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=0^{\circ} \text { to }+70^{\circ} \mathrm{C} \\ & \left.\mathrm{~T}_{\mathrm{A}}=-25^{\circ} \text { to }+85^{\circ} \mathrm{C} \text { (Note } 8\right) \end{aligned}$ | Idisch-Stbyl IRFStby | $\begin{aligned} & 0.46 \\ & 0.43 \end{aligned}$ | $0.53$ | $\begin{gathered} 0.6 \\ 0.63 \end{gathered}$ | - |
| $\mathrm{V}_{\text {R F Stby }}\left(\mathrm{I}_{\text {R F Stby }}=100 \mu \mathrm{~A}\right.$ ) | $\mathrm{V}_{\text {R F Stby }}$ | 2.4 | 2.5 | 2.6 | V |
| Frequency in Standby Mode ( $\mathrm{R}_{\text {F Stby }}($ Pin 15$\left.)=25 \mathrm{k} \Omega\right)$ | $\mathrm{F}_{\text {Stby }}$ | 18 | 21 | 24 | kHz |
| Current Range | IR F Stby | -200 | - | -50 | $\mu \mathrm{A}$ |
| Synchronization Input Threshold Voltage (Note 7) | $\begin{aligned} & \mathrm{V}_{\text {inthH }} \\ & \mathrm{V}_{\text {inthL }} \end{aligned}$ | $\begin{gathered} 3.2 \\ 0.45 \end{gathered}$ | $\begin{aligned} & 3.7 \\ & 0.7 \end{aligned}$ | $\begin{aligned} & 4.3 \\ & 0.9 \end{aligned}$ | V |
| Synchronization Input Current | $I_{\text {Sync-in }}$ | -5.0 | - | 0 | $\mu \mathrm{A}$ |
| Minimum Synchronization Pulse Width (Note 8) | $\mathrm{t}_{\text {Sync }}$ | - | - | 0.5 | $\mu \mathrm{s}$ |

UNDERVOLTAGE LOCKOUT SECTION

| Startup Threshold | $\mathrm{V}_{\text {stup-th }}$ | 13.6 | 14.5 | 15.4 | V |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Output Disable Voltage After Threshold Turn-On (UVLO 1) | $\mathrm{V}_{\text {disable1 }}$ |  |  |  | V |
| $\mathrm{T}_{\mathrm{A}}=0^{\circ}$ to $+70^{\circ} \mathrm{C}$ |  | 8.6 | 9.0 | 9.4 |  |
| $\mathrm{~T}_{\mathrm{A}}=-25^{\circ}$ to $+85^{\circ} \mathrm{C}$ |  | 8.3 | - | 9.6 |  |
| Reference Disable Voltage After Threshold Turn-On (UVLO 2) | $\mathrm{V}_{\text {disable2 }}$ | 7.0 | 7.5 | 8.0 | V |

DEMAGNETIZATION DETECTION SECTION (Note 9)

| Demagnetization Detect In |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Demagnetization Comparator Threshold ( $\mathrm{V}_{\text {Pin } 9}$ Decreasing) | $\mathrm{V}_{\text {demag-th }}$ | 50 | 65 | 80 | mV |
| Propagation Delay (Input to Output, Low to High) | - | - | 0.25 | - | $\mu s$ |
| Input Bias Current ( $\mathrm{V}_{\text {demag }}=65 \mathrm{mV}$ ) | $I_{\text {demag-lb }}$ | -0.5 | - | - | $\mu \mathrm{A}$ |
| Negative Clamp Level ( $\mathrm{l}_{\text {demag }}=-2.0 \mathrm{~mA}$ ) | $\mathrm{C}_{\mathrm{L} \text { (neg) }}$ | - | -0.38 | - | V |
| Positive Clamp Level ( $\mathrm{l}_{\text {demag }}=2.0 \mathrm{~mA}$ ) | $\mathrm{C}_{\mathrm{L} \text { (pos) }}$ | - | 0.72 | - | V |

SOFT-START SECTION (Note 11)

| Ratio Charge Current/ $\mathrm{I}_{\text {ref }}$ | $\mathrm{I}_{\mathrm{ss}(\mathrm{ch})} / \mathrm{I}_{\text {ref }}$ |  |  |  | - |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}=0^{\circ}$ to $+70^{\circ} \mathrm{C}$ |  | 0.37 | 0.4 | 0.43 |  |
| $\mathrm{~T}_{\mathrm{A}}=-25^{\circ}$ to $+85^{\circ} \mathrm{C}$ |  | 0.36 | - | 0.44 |  |
| Discharge Current $\left(\mathrm{V}_{\text {soft-start }}=1.0 \mathrm{~V}\right)$ | $\mathrm{I}_{\text {discharge }}$ | 1.5 | 5.0 | - | mA |
| Clamp Level | $\mathrm{V}_{\mathrm{ss}(\mathrm{CL})}$ | 2.2 | 2.4 | 2.6 | V |

3. Adjust $\mathrm{V}_{\mathrm{CC}}$ above the startup threshold before setting to 12 V .
4. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible.
5. $\mathrm{V}_{\mathrm{C}}$ must be greater than 5.0 V .
6. Standby is disabled for $\mathrm{V}_{\mathrm{R}} \mathrm{P}$ Stby $<25 \mathrm{mV}$ typical.
7. If not used, Synchronization input must be connected to Ground.
8. Synchronization Pulse Width must be shorter than tosc $=1 / \mathrm{fosc}$.
9. This function can be inhibited by connecting Pin 8 to GND. This allows a continuous current mode operation.

10 . This function can be inhibited by connecting Pin 5 to $V_{C C}$.
11. The MC44603A can be shut down by connecting the Soft-Start pin (Pin 11) to Ground.

ELECTRICAL CHARACTERISTICS (continued) ( $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{C}}=12 \mathrm{~V}$, (Note 3), $\mathrm{R}_{\text {ref }}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=820 \mathrm{pF}$, for typical values $\mathrm{T}_{\mathrm{A}}=$ $25^{\circ} \mathrm{C}$, for min/max values $\mathrm{T}_{\mathrm{A}}=-25^{\circ}$ to $+85^{\circ} \mathrm{C}$ (Note 4), unless otherwise noted.)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SOFT-START SECTION (Note 11) |  |  |  |  |  |
| $\begin{gathered} \hline \text { Duty Cycle }\left(\mathrm{R}_{\text {soft-start }}=12 \mathrm{k} \Omega\right) \\ \left(\mathrm{V}_{\text {soft-start }}(\text { Pin } 11)=0.1 \mathrm{~V}\right) \end{gathered}$ | $\begin{aligned} & \hline \mathrm{D}_{\text {soft-start 12k }} \\ & \mathrm{D}_{\text {soft-start }} \end{aligned}$ | 36 | 42 | 49 0 | \% |

## OVERVOLTAGE SECTION

| Protection Threshold Level on $\mathrm{V}_{\mathrm{OVP}}$ | $\mathrm{V}_{\text {OVP-th }}$ | 2.42 | 2.5 | 2.58 | V |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Propagation Delay ( $\mathrm{V}_{\mathrm{OVP}}>2.58 \mathrm{~V}$ to $\mathrm{V}_{\text {out }}$ Low) |  | 1.0 | - | 3.0 | $\mu \mathrm{~s}$ |
| Protection Level on $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ prot |  |  |  | V |
| $\mathrm{T}_{\mathrm{A}}=0^{\circ}$ to $+70^{\circ} \mathrm{C}$ |  | 16.1 | 17 | 17.9 |  |
| $\mathrm{~T}_{\mathrm{A}}=-25^{\circ}$ to $+85^{\circ} \mathrm{C}$ |  | 15.9 | - | 18.1 |  |
| Input Resistance | - |  |  |  | $\mathrm{k} \Omega$ |
| $\mathrm{T}_{\mathrm{A}}=0^{\circ}$ to $+70^{\circ} \mathrm{C}$ |  | 1.5 | 2.0 | 3.0 |  |
| $\mathrm{~T}_{\mathrm{A}}=-25^{\circ}$ to $+85^{\circ} \mathrm{C}$ |  | 1.4 | - | 3.4 |  |

FOLDBACK SECTION (Note 10)

| Current Sense Voltage Threshold $\left(\mathrm{V}_{\text {foldback }}(\right.$ Pin 5$\left.)=0.9 \mathrm{~V}\right)$ | $\mathrm{V}_{\text {CS-th }}$ | 0.86 | 0.89 | 0.9 | V |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Foldback Input Bias Current $\left(\mathrm{V}_{\text {foldback }}(\right.$ Pin 5$\left.)=0 \mathrm{~V}\right)$ | $\mathrm{I}_{\text {foldback-lb }}$ | -6.0 | -2.0 | - | $\mu \mathrm{A}$ |

## STANDBY SECTION

| Ratio $I_{R ~ P ~ S t b y ~} / I_{\text {ref }}$ $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=0^{\circ} \text { to }+70^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-25^{\circ} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | IR P Stby $/$ ref | 0.37 0.36 | 0.4 - | $\begin{aligned} & 0.43 \\ & 0.44 \end{aligned}$ | - |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Ratio Hysteresis ( $\mathrm{V}_{\mathrm{h}}$ Required to Return to Normal Operation from Standby Operation) $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=0^{\circ} \text { to }+70^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-25^{\circ} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{V}_{\mathrm{h}} / \mathrm{V}_{\text {R P Stby }}$ | $\begin{gathered} 1.42 \\ 1.4 \end{gathered}$ | 1.5 | $\begin{gathered} 1.58 \\ 1.6 \end{gathered}$ | - |
| Current Sense Voltage Threshold (VR P Stby (Pin 12) $=1.0 \mathrm{~V}$ ) | $\mathrm{V}_{\text {CS-Stby }}$ | 0.28 | 0.31 | 0.34 | V |

CURRENT SENSE SECTION

| Maximum Current Sense Input Threshold <br> $\left(\mathrm{V}_{\text {feedback (Pin 14) }}=2.3 \mathrm{~V}\right.$ and $\left.\mathrm{V}_{\text {foldback (Pin 6) }}=1.2 \mathrm{~V}\right)$ | $\mathrm{V}_{\text {CS-th }}$ | 0.96 | 1.0 | 1.04 | V |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input Bias Current | $\mathrm{I}_{\text {CS-ib }}$ | -10 | -2.0 | - | $\mu \mathrm{A}$ |
| Propagation Delay (Current Sense Input to Output at $\mathrm{V}_{\text {TH }}$ of <br> MOS transistor $=3.0 \mathrm{~V}$ ) | - | - | 120 | 200 | ns |

TOTAL DEVICE

| Power Supply Current | $\mathrm{I}_{\mathrm{CC}}$ |  |  |  | mA |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Startup (VCC $=13 \mathrm{~V}$ with $\mathrm{V}_{\mathrm{CC}}$ Increasing) |  | - | 0.3 | 0.45 |  |
| Operating $\mathrm{T}_{\mathrm{A}}=-25^{\circ}$ to $+85^{\circ} \mathrm{C}$ (Note 3) |  | 13 | 17 | 20 |  |
| Power Supply Zener Voltage (I $\mathrm{CC}=25 \mathrm{~mA})$ | $\mathrm{V}_{\mathrm{Z}}$ | 18.5 | - | - | V |
| Thermal Shutdown | - | - | 155 | - | ${ }^{\circ} \mathrm{C}$ |

3. Adjust $\mathrm{V}_{\mathrm{CC}}$ above the startup threshold before setting to 12 V .
4. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible.
5. $\mathrm{V}_{\mathrm{C}}$ must be greater than 5.0 V .
6. Standby is disabled for $V_{R P S}$ Stby $<25 \mathrm{mV}$ typical.
7. If not used, Synchronization input must be connected to Ground.
8. Synchronization Pulse Width must be shorter than tosc $=1 / \mathrm{fosc}$.
9. This function can be inhibited by connecting Pin 8 to GND. This allows a continuous current mode operation.

10 . This function can be inhibited by connecting Pin 5 to $V_{c c}$.
11. The MC44603A can be shut down by connecting the Soft-Start pin (Pin 11) to Ground.


This device contains 243 active transistors.
Figure 1. Representative Block Diagram


Figure 2. Timing Resistor versus Oscillator Frequency


Figure 4. Oscillator Frequency versus Temperature


Figure 3. Standby Mode Timing Capacitor versus Oscillator Frequency


Figure 5. Ratio Charge Current/Reference Current versus Temperature

$1.0 \mu \mathrm{~s} /$ Div
Figure 6. Output Waveform

$1.0 \mu \mathrm{~s} / \mathrm{Div}$
Figure 7. Output Cross Conduction


Figure 8. Oscillator Discharge Current versus Temperature


Figure 10. Sink Output Saturation Voltage versus Sink Current


Figure 12. Voltage Feedback Input versus Temperature


Figure 9. Source Output Saturation Voltage versus Load Current


Figure 11. Error Amplifier Gain and Phase versus Frequency


Figure 13. Demag Comparator Threshold versus Temperature


Figure 14. Current Sense Gain versus Temperature


Figure 16. Propagation Delay Current Sense Input to Output versus Temperature


Figure 15. Thermal Resistance and Maximum Power Dissipation versus P.C.B. Copper Length


Figure 17. Startup Current versus $\mathrm{V}_{\mathrm{CC}}$


Figure 18. Supply Current versus Supply Voltage


Figure 19. Power Supply Zener Voltage versus Temperature


Figure 20. Startup Threshold Voltage versus Temperature


Figure 22. Disable Voltage After Threshold Turn-On (UVLO2) versus Temperature


Figure 24. Protection Level on $\mathrm{V}_{\mathrm{Cc}}$ versus Temperature


Figure 21. Disable Voltage After Threshold Turn-On (UVLO1) versus Temperature


Figure 23. Protection Threshold Level on V OVP versus Temperature


Figure 25. Propagation Delay ( $\mathrm{V}_{\mathrm{OVP}}>2.58 \mathrm{~V}$ to $\mathrm{V}_{\text {out }}$ Low) versus Temperature


Figure 26. Standby Reference Current versus Temperature

## PIN FUNCTION DESCRIPTION

| Pin | Name | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\mathrm{CC}}$ | This pin is the positive supply of the IC. The operating voltage range after startup is 9.0 to 14.5 V . |
| 2 | $\mathrm{V}_{\mathrm{C}}$ | The output high state $\left(\mathrm{V}_{\mathrm{OH}}\right)$ is set by the voltage applied to this pin. With a separate connection to the power source, it can reduce the effects of switching noise on the control circuitry. |
| 3 | Output | Peak currents up to 750 mA can be sourced or sunk, suitable for driving either MOSFET or Bipolar transistors. This output pin must be shunted by a Schottky diode, 1N5819 or equivalent. |
| 4 | GND | The ground pin is a single return, typically connected back to the power source; it is used as control and power ground. |
| 5 | Foldback Input | The foldback function provides overload protection. Feeding the foldback input with a portion of the $\mathrm{V}_{\mathrm{CC}}$ voltage ( 1.0 V max) establishes on the system control loop a foldback characteristic allowing a smoother startup and sharper overload protection. Above 1.0 V the foldback input is inactive. |
| 6 | Overvoltage Protection | When the overvoltage protection pin receives a voltage greater than 17 V , the device is disabled and requires a complete restart sequence. The overvoltage level is programmable. |
| 7 | Current Sense Input | A voltage proportional to the current flowing into the power switch is connected to this input. The PWM latch uses this information to terminate the conduction of the output buffer when working in a current mode of operation. A maximum level of 1.0 V allows either current or voltage mode operation. |
| 8 | Demagnetization Detection | A voltage delivered by an auxiliary transformer winding provides to the demagnetization pin an indication of the magnetization state of the flyback transformer. A zero voltage detection corresponds to complete core saturation. The demagnetization detection ensures a discontinuous mode of operation. This function can be inhibited by connecting Pin 8 to GND. |
| 9 | Synchronization Input | The synchronization input pin can be activated with either a negative pulse going from a level between 0.7 V and 3.7 V to GND or a positive pulse going from a level between 0.7 V and 3.7 V up to a level higher than 3.7 V . The oscillator runs free when Pin 9 is connected to GND. |
| 10 | $\mathrm{C}_{\text {T }}$ | The normal mode oscillator frequency is programmed by the capacitor $\mathrm{C}_{\mathrm{T}}$ choice together with the $\mathrm{R}_{\text {ref }}$ resistance value. $\mathrm{C}_{\mathrm{T}}$, connected between Pin 10 and GND, generates the oscillator sawtooth. |
| 11 | Soft-Start/D ${ }_{\text {max }} /$ Voltage-Mode | A capacitor, resistor or a voltage source connected to this pin limits the switching duty-cycle. This pin can be used as a voltage mode control input. By connecting Pin 11 to Ground, the MC44603A can be shut down. |
| 12 | $\mathrm{R}_{\mathrm{P}}$ Standby | A voltage level applied to the $R_{P}$ Standby pin determines the output power level at which the oscillator will turn into the reduced frequency mode of operation (i.e. standby mode). An internal hysteresis comparator allows to return in the normal mode at a higher output power level. |
| 13 | E/A Out | The error amplifier output is made available for loop compensation. |
| 14 | Voltage Feedback | This is the inverting input of the Error Amplifier. It can be connected to the switching power supply output through an optical (or other) feedback loop. |
| 15 | $\mathrm{R}_{\mathrm{F} \text { Standby }}$ | The reduced frequency or standby frequency programming is made by the $\mathrm{R}_{\mathrm{F}}$ Standby resistance choice. |
| 16 | $\mathrm{R}_{\text {ref }}$ | $\mathrm{R}_{\text {ref }}$ sets the internal reference current. The internal reference current ranges from $100 \mu \mathrm{~A}$ to $500 \mu \mathrm{~A}$. This requires that $5.0 \mathrm{k} \Omega \leq \mathrm{R}_{\text {ref }} \leq 25 \mathrm{k} \Omega$. |



Figure 28. Starting Behavior and Overvoltage Management


Figure 29. Demagnetization


Figure 30. Switching Off Behavior


Figure 31. Oscillator


Figure 32. Soft-Start \& $D_{\max }$

OPERATING DESCRIPTION

## Error Amplifier

A fully compensated Error Amplifier with access to the inverting input and output is provided. It features a typical dc voltage gain of 70 dB . The noninverting input is internally biased at 2.5 V and is not pinned out. The converter output voltage is typically divided down and monitored by the inverting input. The maximum input bias current with the inverting input at 2.5 V is $-2.0 \mu \mathrm{~A}$. This can cause an output voltage error that is equal to the product of the input bias current and the equivalent input divider source resistance.

The Error Amp output (Pin 13) is provided for external loop compensation. The output voltage is offset by two diode drops $(\approx 1.4 \mathrm{~V})$ and divided by three before it connects to the inverting input of the Current Sense Comparator. This guarantees that no drive pulses appear at the Output (Pin 3) when Pin 13 is at its lowest state ( $\mathrm{V}_{\mathrm{OL}}$ ). The Error Amp minimum feedback resistance is limited by the amplifier's minimum source current $(0.2 \mathrm{~mA})$ and the required output voltage $\left(\mathrm{V}_{\mathrm{OH}}\right)$ to reach the current sense comparator's 1.0 V clamp level:

$$
R_{f(\min )} \approx \frac{3.0(1.0 \mathrm{~V})+1.4 \mathrm{~V}}{0.2 \mathrm{~mA}}=22 \mathrm{k} \Omega
$$



Figure 33. Error Amplifier Compensation

## Current Sense Comparator and PWM Latch

The MC44603A can operate as a current mode controller or as a voltage mode controller. In current mode operation, the MC44603A uses the current sense comparator. The output switch conduction is initiated by the oscillator and terminated when the peak inductor current reaches the
threshold level established by the Error Amplifier output (Pin 13). Thus, the error signal controls the peak inductor current on a cycle-by-cycle basis. The Current Sense Comparator PWM Latch ensures that only a single pulse appears at the Source Output during the appropriate oscillator cycle.

The inductor current is converted to a voltage by inserting the ground referenced sense resistor $\mathrm{R}_{\mathrm{S}}$ in series with the power switch Q1.

This voltage is monitored by the Current Sense Input (Pin 7) and compared to a level derived from the Error Amp output. The peak inductor current under normal operating conditions is controlled by the voltage at Pin 13 where:

$$
\mathrm{I}_{\mathrm{pk}} \approx \frac{\mathrm{~V}_{(\operatorname{Pin} 13)}-1.4 \mathrm{~V}}{3 \mathrm{R}_{\mathrm{S}}}
$$

The Current Sense Comparator threshold is internally clamped to 1.0 V . Therefore, the maximum peak switch current is:

$$
\mathrm{I}_{\mathrm{pk}(\max )} \approx \frac{1.0 \mathrm{~V}}{\mathrm{RS}}
$$



Figure 34. Output Totem Pole

Series gate resistor, R2, will dampen any high frequency oscillations caused by the MOSFET input capacitance and any series wiring inductance in the gate-source circuit. Diode D is required if the negative current into the output drive pin exceeds 15 mA .

## Oscillator

The oscillator is a very accurate sawtooth generator that can work either in free mode or in synchronization mode. In this second mode, the oscillator stops in the low state and waits for a demagnetization or a synchronization pulse to start a new charging cycle.

## - The Sawtooth Generation:

In the steady state, the oscillator voltage varies between about 1.6 V and 3.6 V .

The sawtooth is obtained by charging and discharging an external capacitor $\mathrm{C}_{\mathrm{T}}$ (Pin 10), using two distinct current sources $=I_{\text {charge }}$ and $\mathrm{I}_{\text {discharge }}$. In fact, $\mathrm{C}_{\mathrm{T}}$ is permanently
connected to the charging current source ( $0.4 \mathrm{I}_{\mathrm{ref}}$ ) and so, the discharge current source has to be higher than the charge current to be able to decrease the $\mathrm{C}_{\mathrm{T}}$ voltage (refer to Figure 36).

This condition is performed, its value being ( $2.0 \mathrm{I}_{\mathrm{ref}}$ ) in normal working and ( $0.4 \mathrm{I}_{\mathrm{ref}}+0.5 \mathrm{I}_{\mathrm{F} \text { Stby }}$ in standby mode).


Figure 35. Oscillator


Figure 36. Simplified Block Oscillator
Two comparators are used to generate the sawtooth. They compare the $\mathrm{C}_{\mathrm{T}}$ voltage to the oscillator valley $(1.6 \mathrm{~V})$ and peak reference $(3.6 \mathrm{~V})$ values. A latch $\left(\mathrm{L}_{\text {disch }}\right)$ memorizes the oscillator state.

In addition to the charge and discharge cycles, a third state can exist. This phase can be produced when, at the end of the discharge phase, the oscillator has to wait for a synchronization or demagnetization pulse before restarting. During this delay, the $\mathrm{C}_{\mathrm{T}}$ voltage must remain equal to the oscillator valley value ( $\simeq 1.6 \mathrm{~V}$ ). So, a third regulated current source $\mathrm{I}_{\text {Regul }}$ controlled by COSC Regul, is connected to $\mathrm{C}_{\mathrm{T}}$ in order to perfectly compensate the ( $0.4 \mathrm{I}_{\mathrm{ref}}$ ) current source that permanently supplies $\mathrm{C}_{\mathrm{T}}$.

The maximum duty cycle is $80 \%$. Indeed, the on-time is allowed only during the oscillator capacitor charge.

Consequently:
$\mathrm{T}_{\text {charge }}=\mathrm{C}_{\mathrm{T}} \times \Delta \mathrm{V} / \mathrm{I}_{\text {charge }}$
$\mathrm{T}_{\text {discharge }}=\mathrm{C}_{\mathrm{T}} \times \Delta \mathrm{V} / \mathrm{I}_{\text {discharge }}$
where:
$\mathrm{T}_{\text {charge }}$ is the oscillator charge time
$\Delta \mathrm{V}$ is the oscillator peak-to-peak value
$\mathrm{I}_{\text {charge }}$ is the oscillator charge current and
$\mathrm{T}_{\text {discharge }}$ is the oscillator discharge time
$\mathrm{I}_{\text {discharge }}$ is the oscillator discharge current
So, as $\mathrm{f}_{\mathrm{S}}=1 /\left(\mathrm{T}_{\text {charge }}+\mathrm{T}_{\text {discharge }}\right)$ when the Regul arrangement is not activated, the operating frequency can be obtained from the graph in Figure 2.
NOTE: The output is disabled by the signal $V_{\text {OSC prot }}$ when $\mathrm{V}_{\mathrm{CT}}$ is lower than 1.0 V (refer to Figure 31).

## Synchronization and Demagnetization Blocks

To enable the output, the L LOSC latch complementary output must be low. Reset is activated by the $\mathrm{L}_{\text {disch }}$ output during the discharge phase. To restart, the LOSC has to be set (refer to Figure 35). To perform this, the demagnetization signal and the synchronization must be low.

## - Synchronization:

The synchronization block consists of two comparators that compare the synchronization signal (external) to 0.7 and 3.7 V (typical values). The comparators' outputs are connected to the input of an AND gate so that the final output of the block should be:

- high when $0.7<\mathrm{SYNC}<3.7 \mathrm{~V}$
- low in the other cases.

As a low level is necessary to enable the output, synchronized low level pulses have to be generated on the output of the synchronization block. If synchronization is not required, the Pin 9 must be connected to the ground.


Figure 37. Synchronization

## - Demagnetization:

In flyback applications, a good means to detect magnetic saturation of the transformer core, or demagnetization, consists in using the auxiliary winding voltage. This voltage is:

- negative during the on-time,
- positive during the off-time,
- equal to zero for the dead-time with generally some ringing (refer to Figure 38).

That is why, the MC44603A demagnetization detection consists of a comparator that can compare the auxiliary winding voltage to a reference that is typically equal to 65 mV .


Figure 38. Demagnetization Detection
A diode D has been incorporated to clamp the positive applied voltages while an active clamping system limits the negative voltages to typically -0.33 V . This negative clamp level is sufficient to avoid the substrate diode switching on.

In addition to the comparator, a latch system has been incorporated in order to keep the demagnetization block output level low as soon as a voltage lower than 65 mV is detected and as long as a new restart is produced (high level on the output) (refer to Figure 39). This process prevents ringing on the signal at Pin 8 from disrupting the demagnetization detection. This results in a very accurate demagnetization detection.

The demagnetization block output is also directly connected to the output, disabling it during the demagnetization phase (refer to Figure 34).
NOTE: The demagnetization detection can be inhibited by connecting Pin 8 to the ground.


Figure 39. Demagnetization Block

## Standby

- Power Losses in a Classical Flyback Structure


Figure 40. Power Losses in a Classical Flyback Structure

In a classical flyback (as depicted in Figure 40), the standby losses mainly consist of the energy waste due to:

- the startup resistor $\mathrm{R}_{\text {startup }} \quad \rightarrow \mathrm{P}_{\text {startup }}$
- the consumption of the IC and the power switch control $\quad \rightarrow \mathrm{P}_{\text {control }}$
- the inrush current limitation resistor $\mathrm{R}_{\mathrm{ICL}} \rightarrow \mathrm{P}_{\mathrm{ICL}}$
- the switching losses in the power switch $\rightarrow \mathrm{P}_{\mathrm{SW}}$
- the snubber and clamping network $\quad \rightarrow \mathrm{P}_{\mathrm{SN}-\mathrm{CLN}}$
$\mathrm{P}_{\text {startup }}$ is nearly constant and is equal to:

$$
\left(\left(\mathrm{V}_{\text {in }}-\mathrm{V}_{\mathrm{CC}}\right)^{2} / R_{\text {startup }}\right)
$$

$\mathrm{P}_{\mathrm{ICL}}$ only depends on the current drawn from the mains. Losses can be considered constant. This waste of energy decreases when the standby losses are reduced.
$P_{\text {control }}$ increases when the oscillator frequency is increased (each switching requires some energy to turn on the power switch).
$\mathrm{P}_{\mathrm{SW}}$ and $\mathrm{P}_{\mathrm{SN}-\mathrm{CLN}}$ are proportional to the switching frequency.

Consequently, standby losses can be minimized by decreasing the switching frequency as much as possible.

The MC44603A was designed to operate at a standby frequency lower than the normal working one.

## - Standby Power Calculations with MC44603A

During a switching period, the energy drawn by the transformer during the on-time to be transferred to the output during the off-time, is equal to:

$$
E=\frac{1}{2} \times L \times I_{p k}{ }^{2}
$$

where:

- L is the transformer primary inductor,
$-\mathrm{l}_{\mathrm{pk}}$ is the inductor peak current.
Input power is labelled $\mathrm{P}_{\mathrm{in}}$ :

$$
P_{\text {in }}=0.5 \times L \times \mathrm{lpk}^{2} \times \mathrm{f}
$$

where $f_{S}$ is the normal working switching frequency.

Also,

$$
\mathrm{I}_{\mathrm{pk}}=\frac{\mathrm{V}_{\mathrm{CS}}}{\mathrm{R}_{\mathrm{S}}}
$$

where $\mathrm{R}_{\mathrm{S}}$ is the resistor used to measure the power switch current.

Thus, the input power is proportional to $\mathrm{V}_{\mathrm{CS}}{ }^{2}\left(\mathrm{~V}_{\mathrm{CS}}\right.$ being the internal current sense comparator input).

That is why the standby detection is performed by creating a $\mathrm{V}_{\mathrm{CS}}$ threshold. An internal current source ( $0.4 \times \mathrm{I}_{\mathrm{ref}}$ ) sets the threshold level by connecting a resistor to Pin 12.

As depicted in Figure 41, the standby comparator noninverting input voltage is typically equal to $\left(3.0 \times \mathrm{V}_{\mathrm{CS}}+\right.$ $\mathrm{V}_{\mathrm{F}}$ ) while the inverter input value is $\left(\mathrm{V}_{\mathrm{R}} \mathrm{P}\right.$ Stby $\left.+\mathrm{V}_{\mathrm{F}}\right)$.


Figure 41. Standby
The $\mathrm{V}_{\mathrm{CS}}$ threshold level is typically equal to $\left[\left(\mathrm{V}_{\mathrm{R}}\right.\right.$ P Stby $\left.) / 3\right]$ and if the corresponding power threshold is labelled $\mathrm{P}_{\text {thL }}$ :

$$
P_{\text {thL }}=0.5 \times L \times\left(\frac{V_{R} P \text { Stby }}{3.0 R_{S}}\right)^{2} \times \mathrm{fS}
$$

And as:

$$
\begin{aligned}
V_{\text {R P Stby }} & =R_{\text {P Stby }} \times 0.4 \times I_{\text {ref }} \\
& =R_{\text {R P Stby }} \times 0.4 \times \frac{V_{\text {ref }}}{R_{\text {ref }}} \\
R_{\text {P Stby }}= & \frac{10.6 \times R_{\text {S }} \times R_{\text {ref }}}{V_{\text {ref }}} \times \sqrt{\frac{P_{\text {thL }}}{L \times f S}}
\end{aligned}
$$

Thus, when the power drawn by the converter decreases, $\mathrm{V}_{\text {CS }}$ decreases and when $\mathrm{V}_{\mathrm{CS}}$ becomes lower than [ $\mathrm{V}_{\text {CS-th }}$ $\left.x\left(V_{\mathrm{R} P \text { Stby }}\right) / 3\right]$, the standby mode is activated. This results in an oscillator discharge current reduction in order to increase the oscillator period and to diminish the switching frequency. As it is represented in Figure 41, the ( $0.8 \times \mathrm{I}_{\mathrm{ref}}$ ) current source is disconnected and is replaced by a lower value one ( $0.25 \times \mathrm{I}_{\mathrm{F} \text { Stby }}$ ).
Where: $\mathrm{I}_{\mathrm{F} \text { Stby }}=\mathrm{V}_{\text {ref }} / \mathrm{R}_{\mathrm{F} \text { Stby }}$

In order to prevent undesired mode switching when power is close to the threshold value, a hysteresis that is proportional to $\mathrm{V}_{\mathrm{R} P}$ Stby is incorporated creating a second $\mathrm{V}_{\mathrm{CS}}$ threshold level that is equal to $\left[2.5 \times\left(\mathrm{V}_{\mathrm{R}} \mathrm{P}\right.\right.$ Stby $\left.) / 3\right]$. When the standby comparator output is high, a second current source ( $0.6 \mathrm{x}_{\mathrm{ref}}$ ) is connected to Pin 12 .

Finally, the standby mode function can be shown graphically in Figure 42.


Figure 42. Dynamic Mode Change
This curve shows that there are two power threshold levels:

- the low one:
$\mathrm{P}_{\text {thL }}$ fixed by $\mathrm{V}_{\mathrm{R}}$ P Stby
- the high one:

$$
\begin{aligned}
& P_{\text {thH }}=(2.5)^{2} \times P_{\text {thL }} \times \frac{\mathrm{f} \text { ttby }}{\mathrm{f}_{\mathrm{S}}} \\
& P_{\mathrm{thH}}=6.25 \times P_{\mathrm{thL}} \times \frac{\mathrm{f} \text { Stby }}{\mathrm{f}_{\mathrm{S}}}
\end{aligned}
$$

## Maximum Duty Cycle and Soft-Start Control

Maximum duty cycle can be limited to values less than $80 \%$ by utilizing the $\mathrm{D}_{\text {max }}$ and soft-start control. As depicted in Figure 43, the Pin 11 voltage is compared to the oscillator sawtooth.


Figure 43. $\mathrm{D}_{\text {max }}$ and Soft-Start


Figure 44. Maximum Duty Cycle Control
Using the internal current source ( $0.4 \mathrm{I}_{\mathrm{ref}}$ ), the Pin 11 voltage can easily be set by connecting a resistor to this pin.

If a capacitor is connected to Pin 11, the voltage increases from 0 to its maximum value progressively (refer to Figure 45), thereby, implementing a soft-start. The soft-start capacitor is discharged internally when the $\mathrm{V}_{\mathrm{CC}}(\operatorname{Pin} 1)$ voltage drops below 9.0 V .


Figure 45. Different Possible Uses of Pin 11
If no external component is connected to Pin 11, an internal zener diode clamps the Pin 11 voltage to a value $\mathrm{V}_{\mathrm{Z}}$ that is higher than the oscillator peak value, disabling soft-start and maximum duty cycle limitation.

## Foldback

As depicted in Figures 33 and 49, the foldback input (Pin 5) can be used to reduce the maximum $\mathrm{V}_{\mathrm{CS}}$ value, providing foldback protection. The foldback arrangement is a programmable peak current limitation.

If the output load is increased, the required converter peak current becomes higher and $\mathrm{V}_{\mathrm{CS}}$ increases until it reaches its maximum value (normally, $\mathrm{V}_{\mathrm{CS} \text { max }}=1.0 \mathrm{~V}$ ).

Then, if the output load keeps on increasing, the system is unable to supply enough energy to maintain the output voltages in regulation. Consequently, the decreasing output can be applied to Pin 5, in order to limit the maximum peak current. In this way, the well known foldback characteristic can be obtained (refer to Figure 46).


Figure 46. Foldback Characteristic
NOTE: Foldback is disabled by connecting Pin 5 to $\mathrm{V}_{\mathrm{CC}}$.

## Overvoltage Protection

The overvoltage arrangement consists of a comparator that compares the Pin 6 voltage to $\mathrm{V}_{\text {ref }}(2.5 \mathrm{~V})$ (refer to Figure 47).

If no external component is connected to Pin 6, the comparator noninverting input voltage is nearly equal to:

$$
\left(\frac{2.0 \mathrm{k} \Omega}{11.6 \mathrm{k} \Omega+2.0 \mathrm{k} \Omega}\right) \times \mathrm{V}_{\mathrm{CC}}
$$

The comparator output is high when:

$$
\begin{gathered}
\left(\frac{2.0 \mathrm{k} \Omega}{11.6 \mathrm{k} \Omega+2.0 \mathrm{k} \Omega}\right) \times \mathrm{V}_{\mathrm{CC}} \geq 2.5 \mathrm{~V} \\
\Leftrightarrow \mathrm{~V}_{\mathrm{CC}} \geq 17 \mathrm{~V}
\end{gathered}
$$

A delay latch $(2.0 \mu \mathrm{~s})$ is incorporated in order to sense overvoltages that last at least $2.0 \mu \mathrm{~s}$.

If this condition is achieved, $\mathrm{V}_{\mathrm{OVP}}$ out, the delay latch output, becomes high. As this level is brought back to the input through an OR gate, VOVP out remains high (disabling the IC output) until $\mathrm{V}_{\text {ref }}$ is disabled.

Consequently, when an overvoltage longer than $2.0 \mu \mathrm{~s}$ is detected, the output is disabled until $\mathrm{V}_{\mathrm{CC}}$ is removed and then re-applied.

The $\mathrm{V}_{\mathrm{CC}}$ is connected after $\mathrm{V}_{\text {ref }}$ has reached steady state in order to limit the circuit startup consumption.

The overvoltage section is enabled $5.0 \mu \mathrm{~s}$ after the regulator has started to allow the reference $\mathrm{V}_{\text {ref }}$ to stabilize.

By connecting an external resistor to Pin 6, the threshold $\mathrm{V}_{\mathrm{CC}}$ level can be changed.


Figure 47. Overvoltage Protection

Undervoltage Lockout Section


Figure 48. $\mathbf{V}_{\text {CC }}$ Management
As depicted in Figure 48, an undervoltage lockout has been incorporated to guarantee that the IC is fully functional before allowing system operation.

This block particularly, produces $\mathrm{V}_{\text {ref }}$ (Pin 16 voltage) and $I_{\text {ref }}$ that is determined by the resistor $R_{\text {ref }}$ connected between Pin 16 and the ground:

$$
I_{\text {ref }}=\frac{V_{\text {ref }}}{R_{\text {ref }}} \text { where } \mathrm{V}_{\text {ref }}=2.5 \mathrm{~V} \text { (typically) }
$$

Another resistor is connected to the Reference Block: $\mathrm{R}_{\mathrm{F} \text { Stby }}$ that is used to fix the standby frequency.

In addition to this, $\mathrm{V}_{\mathrm{CC}}$ is compared to a second threshold level that is nearly equal to $9.0 \mathrm{~V}\left(\mathrm{~V}_{\text {disable1 }}\right)$. UVLO1 is generated to reset the maximum duty cycle and soft-start block disabling the output stage as soon as $\mathrm{V}_{\mathrm{CC}}$ becomes lower than $\mathrm{V}_{\text {disable1 }}$. In this way, the circuit is reset and made ready for the next startup, before the reference block is disabled (refer to Figure 30). Finally, the upper limit for the minimum normal operating voltage is 9.4 V (maximum value of $\mathrm{V}_{\text {disable1 }}$ ) and so the minimum hysteresis is 4.2 V . $\left(\left(\mathrm{V}_{\text {stup-th }}\right)_{\text {min }}=13.6 \mathrm{~V}\right)$.

The large hysteresis and the low startup current of the MC44603A make it ideally suited for off-line converter applications where efficient bootstrap startup techniques are required.


* Diode D15 is required if the negative current into the output pin exceeds 15 mA .

Figure 49. 250 W Input Power Off-Line Flyback Converter with MOSFET Switch

250 W Input Power Fly-Back Converter
185 V - 270 V Mains Range
MC44603AP \& MTP6N60E

| Tests | Conditions | Results |
| :---: | :---: | :---: |
| Line Regulation $\begin{aligned} & 150 \mathrm{~V} \\ & 30 \mathrm{~V} \\ & 14 \mathrm{~V} \\ & 7.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\text {in }}=185 \mathrm{VAC} \text { to } 270 \mathrm{VAC} \\ & \mathrm{~F}_{\text {mains }}=50 \mathrm{~Hz} \\ & I_{\text {out }}=0.6 \mathrm{~A} \\ & \mathrm{I}_{\text {out }}=2.0 \mathrm{~A} \\ & \mathrm{I}_{\text {out }}=2.0 \mathrm{~A} \\ & I_{\text {out }}=2.0 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 10 \mathrm{mV} \\ & 10 \mathrm{mV} \\ & 10 \mathrm{mV} \\ & 20 \mathrm{mV} \end{aligned}$ |
| Load Regulation 150 V | $\begin{aligned} & \mathrm{V}_{\text {in }}=220 \mathrm{VAC} \\ & \mathrm{I}_{\text {out }}=0.3 \mathrm{~A} \text { to } 0.6 \mathrm{~A} \end{aligned}$ | 50 mV |
| Cross Regulation $150 \text { V }$ | $\begin{aligned} & \mathrm{V}_{\text {in }}=220 \mathrm{VAC} \\ & \text { Iout }^{(150 \mathrm{~V})=0.6 \mathrm{~A}} \\ & \text { Iout }^{(30 \mathrm{~V})=0 \mathrm{~A} \text { to } 2.0 \mathrm{~A}} \\ & \text { Iout }(14 \mathrm{~V})=2.0 \mathrm{~A} \\ & I_{\text {out }}(7.0 \mathrm{~V})=2.0 \mathrm{~A} \end{aligned}$ | < 1.0 mV |
| Efficiency | $\mathrm{V}_{\text {in }}=220 \mathrm{VAC}, \mathrm{P}_{\text {in }}=250 \mathrm{~W}$ | 81\% |
| Standby Mode P input <br> Switching Frequency | $\mathrm{V}_{\text {in }}=220 \mathrm{VAC}, \mathrm{P}_{\text {out }}=0 \mathrm{~W}$ | 3.3 W <br> 20 kHz fully stable |
| Output Short Circuit | $\mathrm{P}_{\text {out (max) }}=270 \mathrm{~W}$ | Safe on all outputs |
| Startup | $\mathrm{P}_{\text {in }}=250 \mathrm{~W}$ | VAC $=160 \mathrm{~V}$ |

## DEVICE ORDERING INFORMATION

| Device | Operating Temperature Range | Package | Shipping ${ }^{\dagger}$ |
| :---: | :---: | :---: | :---: |
| MC44603P | $\mathrm{TA}=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | PDIP-16 | 25 Units / Rail |
| MC44603ADW |  | SOIC-16 | 47 Units / Rail |
| MCRR602ADWR2 |  | SOIC-16 | 1000 / Tape \& Reel |
| MC44603APG |  | $\begin{aligned} & \text { SOIC-16 } \\ & \text { (Pb-Free) } \end{aligned}$ | 25 Units / Rail |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

