# MAX7306/MAX7307

### SMBus/I<sup>2</sup>C Interfaced 4-Port, Level-Translating **GPIOs and LED Drivers**

### **General Description**

The MAX7306/MAX7307 I<sup>2</sup>C-/SMBus<sup>™</sup>-compatible, serial-interfaced peripherals feature four level-translating I/Os and operate from a 1.62V to 3.6V power supply. The MAX7307 features a port supply (VLA) that allows level translation on I/O ports to operate from a separate power supply from 1.4V to 5.5V. The MAX7306 features an address select input (AD0) to allow up to four unique slave addresses.

EVALUATION KIT AVAILABLE

The MAX7306/MAX7307 ports P2, P3, and P4 can be configured as inputs, push-pull outputs, and open-drain outputs. Port P1 can be configured as a general-purpose input, open-drain output, or an open-drain INT output. Ports P2 and P3 can be configured as OSCIN and OSCOUT, respectively. The MAX7306/MAX7307 include an internal oscillator for PWM, blink, and key debounce, or to cascade multiple MAX7306/MAX7307s. The external clock can be used to set a specific PWM and blink timing. The RST input asynchronously clears the 2-wire interface and terminates a bus lockup involving the MAX7306/MAX7307.

All ports configured as output feature 33-step PWM, allowing any output to be set from fully off, 1/32 to 31/32 duty cycle, to fully on. All output ports also feature LED blink control, allowing blink periods of 1/8 second, 1/4 second, 1/2 second, 1, 2, 4, or 8 seconds. Any port can blink during this period with a 1/16 to 15/16 duty cycle.

The MAX7306/MAX7307 are specified over the -40°C to +125°C temperature range and are available in 10-pin μDFN (2mm x 2mm) and 10-pin μMAX® packages.

#### **Applications**

Cell Phones LCD/Keypad Backlights **LED Status Indicators** System I/O Ports

SMBus is a trademark of Intel Corp. uMAX is a registered trademark of Maxim Integrated Products, Inc.

### **Features**

- ♦ 1.4V to 5.5V I/O Level Translation Port Supply (VLA)
- ♦ 1.62V to 3.6V Power Supply
- **♦ Four Individually Configurable GPIO Ports** P1 = Open-Drain I/O P2, P3, P4 = Push-Pull or Open-Drain I/O
- ♦ Individual 33-Step PWM Intensity Control
- ♦ Blink Controls with 15 Steps on Outputs
- 1kHz PWM Period Provides Flicker-Free LED Intensity Control
- 25mA (max) Port Output Sink Current (100mA max Ground Current)
- ◆ Inputs Overvoltage Protected Up to 5.5V (VLA)
- ♦ Transition Detection with Optional Interrupt Output
- Optional Input Debouncing
- ♦ RST Input Clears Serial Interface, Can Restore Power-Up Default State, and Synchronizes Blink Timing
- Oscillator Input and Output Enables Cascading **Multiple Devices**
- ♦ Low 0.75µA (typ) Standby Current

### **Ordering Information**

| PART        | TOP<br>MARK | PIN-PACKAGE         | PKG<br>CODE |
|-------------|-------------|---------------------|-------------|
| MAX7306ALB+ | AAL         | 10 μDFN (2mm x 2mm) | L1022-1     |

**Note:** All devices are specified over the -40°C to +125°C operating temperature range.

+Denotes lead-free package.

Ordering Information continued at end of data sheet. Pin Configurations appear at end of data sheet.

### Typical Operating Circuit



NIXIN

Maxim Integrated Products 1

### **ABSOLUTE MAXIMUM RATINGS**

| (All voltages referenced to GND.)                                        | V <sub>LA</sub> Current (MAX7307)30mA          |
|--------------------------------------------------------------------------|------------------------------------------------|
| V <sub>DD</sub> 0.3V to +4V                                              | GND Current                                    |
| V <sub>LA</sub> , SCL, SDA, AD0, and $\overline{\text{RST}}$ 0.3V to +6V | Continuous Power Dissipation (TA = +70°C)      |
| P1/INT, P2/OSCIN, P3/OSCOUT, and P4                                      | 10-Pin µDFN (derate 5.0mW/°C over +70°C)402mW  |
| MAX73060.3V to (V <sub>DD</sub> + 0.3V)                                  | 10-Pin μMAX (derate 10.3mW/°C over +70°C)825mW |
| MAX73070.3V to (V <sub>LA</sub> + 0.3V)                                  | Operating Temperature Range40°C to +125°C      |
| P1/INT, P2/OSCIN, P3/OSCOUT, and P4 Sink Current25mA                     | Junction Temperature+150°C                     |
| P2/OSCIN, P3/OSCOUT, and P4 Source Current10mA                           | Storage Temperature Range65°C to +150°C        |
| SDA Sink Current10mA                                                     | Lead Temperature (soldering, 10s)+300°C        |
| V <sub>DD</sub> Current10mA                                              |                                                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS (MAX7306)**

 $(V_{DD} = 1.62V \text{ to } 3.6V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } V_{DD} = 3.3V, T_A = +25^{\circ}C.)$  (Note 1)

| PARAMETER                              | SYMBOL                              | CONDITIONS                                                                                                                            | MIN                   | TYP  | MAX                   | UNITS |
|----------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|-------|
| Operating Supply Voltage               | $V_{DD}$                            |                                                                                                                                       | 1.62                  |      | 3.60                  | V     |
| Power-On Reset Voltage                 | VPOR                                | V <sub>DD</sub> rising                                                                                                                | 1.0                   | 1.3  | 1.6                   | V     |
| Power-On Reset Hysteresis              | VPORHYST                            |                                                                                                                                       | 10                    | 131  | 300                   | mV    |
| Standby Current (Interface Idle)       | I <sub>STB</sub>                    | Internal oscillator disabled; SCL, SDA, digital inputs at V <sub>DD</sub> or GND; P1–P4 (as inputs) at V <sub>DD</sub> or GND         |                       | 0.75 | 2                     | μA    |
| Standay Garrent (interface falls)      | losc                                | Internal oscillator enabled; SCL,<br>SDA, digital inputs at V <sub>DD</sub> or<br>GND; P1–P4 (as inputs) at V <sub>DD</sub> or<br>GND |                       | 14   | 25                    | μ     |
| Supply Current (Interface Running)     | ISUP                                | f <sub>SCL</sub> = 400kHz; other digital inputs at V <sub>DD</sub> or GND                                                             |                       | 33   | 40                    | μΑ    |
| Input High Voltage SDA, SCL, AD0       | VIH                                 |                                                                                                                                       | 0.7 x V <sub>DD</sub> |      |                       | V     |
| Input Low Voltage SDA, SCL, AD0        | V <sub>IL</sub>                     |                                                                                                                                       |                       |      | $0.3 \times V_{DD}$   | V     |
| Input High Voltage RST, P1-P4          | VIHP                                |                                                                                                                                       | 0.7 x V <sub>DD</sub> |      |                       | V     |
| Input Low Voltage RST, P1-P4           | $V_{ILP}$                           |                                                                                                                                       |                       |      | 0.3 x V <sub>DD</sub> | V     |
| Input Leakage Current SDA, SCL, AD0    | I <sub>IH</sub> , I <sub>IL</sub>   | V <sub>DD</sub> or GND                                                                                                                | -1                    |      | +1                    | μΑ    |
| Input Leakage Current RST, P1-P4       | I <sub>IHP</sub> , I <sub>ILP</sub> | V <sub>DD</sub> or GND                                                                                                                | -1                    |      | +1                    | μΑ    |
| Input Capacitance SDA, SCL, AD0, P1-P4 |                                     |                                                                                                                                       |                       | 8    |                       | рF    |
|                                        |                                     | V <sub>DD</sub> = 1.62V, I <sub>SINK</sub> = 3mA                                                                                      |                       | 0.06 | 0.11                  |       |
| Output Low Voltage P1-P4               | VoL                                 | $V_{DD} = 2.5V$ , $I_{SINK} = 16mA$                                                                                                   |                       | 0.19 | 0.4                   | V     |
|                                        |                                     | $V_{DD} = 3.3V$ , $I_{SINK} = 20$ mA                                                                                                  |                       | 0.2  | 0.4                   |       |
|                                        |                                     | $V_{DD} = 1.62V$ , $I_{SOURCE} = 0.5mA$                                                                                               | 1.55                  | 1.6  |                       |       |
| Output High Voltage P2, P3, and P4     | VoH                                 | V <sub>DD</sub> ≥ 2.5V, I <sub>SOURCE</sub> = 5mA                                                                                     | V <sub>DD</sub> - 0.3 | 2.3  |                       | V     |
|                                        |                                     | V <sub>DD</sub> ≥ 3.3V, I <sub>SOURCE</sub> = 8mA                                                                                     | V <sub>DD</sub> - 0.4 | 3.1  |                       |       |
| Output Low Voltage SDA                 | Volsda                              | ISINK = 6mA                                                                                                                           |                       |      | 0.3                   | V     |

### **ELECTRICAL CHARACTERISTICS (MAX7307)**

 $(V_{DD} = 1.62V \text{ to } 3.6V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$  Typical values are at  $V_{DD} = 3.3V, V_{LA} = 3.3V, T_A = +25^{\circ}C.)$  (Note 1)

| PARAMETER                                                        | SYMBOL                              | CONDITIONS                                                                                                                          | MIN                    | TYP  | MAX                   | UNITS |  |
|------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----------------------|-------|--|
| Operating Supply Voltage                                         | V <sub>DD</sub>                     |                                                                                                                                     | 1.62                   |      | 3.60                  | V     |  |
| Port Logic Supply Voltage                                        | V <sub>L</sub> A                    |                                                                                                                                     | 1.40                   |      | 5.50                  | V     |  |
| Power-On Reset Voltage                                           | V <sub>POR</sub>                    | V <sub>DD</sub> rising                                                                                                              | 1.0                    | 1.3  | 1.6                   | V     |  |
| Power-On Reset Hysteresis                                        | VPORHYST                            |                                                                                                                                     | 10                     | 131  | 300                   | V     |  |
| Chandley Coursent (Jakorfo e a Jalla)                            | ISTB                                | Internal oscillator disabled; SCL,<br>SDA, digital inputs at V <sub>DD</sub> or GND;<br>P1–P4 (as inputs) at V <sub>LA</sub> or GND |                        | 0.75 | 2                     |       |  |
| Standby Current (Interface Idle)                                 | losc                                | Internal oscillator enabled; SCL, SDA, digital inputs at V <sub>DD</sub> or GND; P1–P4 (as inputs) at V <sub>LA</sub> or GND        |                        | 14   | 25                    | μA    |  |
| Supply Current (Interface Running)                               | I <sub>SUP</sub>                    | $f_{SCL} = 400kHz$ ; other digital inputs at $V_{LA}$ or GND                                                                        |                        | 33   | 40                    | μΑ    |  |
| Port Supply Current (V <sub>LA</sub> )                           | I <sub>VLA</sub>                    | Port (configured as inputs) at V <sub>LA</sub> or GND                                                                               |                        | 0.05 | 5                     | μA    |  |
| Input High Voltage SDA, SCL, RST                                 | VIH                                 |                                                                                                                                     | 0.7 x V <sub>DD</sub>  |      |                       | V     |  |
| Input Low Voltage SDA, SCL, RST                                  | VIL                                 |                                                                                                                                     |                        |      | $0.3 \times V_{DD}$   | V     |  |
| Input High Voltage P1-P4                                         | Vuida                               | Input is V <sub>LA</sub> referred                                                                                                   | $0.7 \times V_{LA}$    |      |                       | V     |  |
| Input High Voltage F1-F4                                         | VIHPA                               | Input is V <sub>DD</sub> referred                                                                                                   | 0.7 x V <sub>DD</sub>  |      |                       | V     |  |
| Input Low Voltage P1–P4                                          | VILPA                               | Input is V <sub>LA</sub> referred                                                                                                   |                        |      | $0.3 \times V_{LA}$   | V     |  |
| input Low Voltage 1 1–1 4                                        | VILPA                               | Input is V <sub>DD</sub> referred                                                                                                   |                        |      | 0.3 x V <sub>DD</sub> | V     |  |
| Input Leakage Current SDA, SCL, AD0, $\overline{\text{RST}}$     | I <sub>IH</sub> , I <sub>IL</sub>   | V <sub>DD</sub> or GND                                                                                                              | -1                     |      | +1                    | μΑ    |  |
| Input Leakage Current P1-P4                                      | I <sub>IHP</sub> , I <sub>ILP</sub> | V <sub>LA</sub> or GND                                                                                                              | -1                     |      | +1                    | μΑ    |  |
| Input Capacitance SDA, SCL, AD0, $\overline{\text{RST}}$ , P1–P4 |                                     |                                                                                                                                     |                        | 8    | 0.11                  | рF    |  |
|                                                                  |                                     | $V_{DD} = 1.62V$ , $I_{SINK} = 3mA$                                                                                                 |                        | 0.06 | 0.11                  |       |  |
| Output Low Voltage P1-P4                                         | VoL                                 | V <sub>DD</sub> = 2.5V, I <sub>SINK</sub> = 16mA                                                                                    |                        | 0.19 | 0.4                   | V     |  |
|                                                                  |                                     | V <sub>DD</sub> = 3.3V, I <sub>SINK</sub> = 20mA                                                                                    |                        | 0.2  | 0.4                   | 1     |  |
|                                                                  |                                     | V <sub>LA</sub> = 1.62V, I <sub>SOURCE</sub> = 0.5mA                                                                                | 1.3                    | 1.4  |                       |       |  |
| Output High Voltage P2, P3, P4                                   | VoH                                 | $V_{LA} = 2.5V$ , $I_{SOURCE} = 5mA$ $V_{LA} - 0.3$ 2.3                                                                             |                        |      |                       | V     |  |
|                                                                  |                                     | V <sub>LA</sub> = 3.3V, I <sub>SOURCE</sub> = 8mA                                                                                   | V <sub>L</sub> A - 0.4 | 3.1  |                       |       |  |
| Output Low Voltage SDA                                           | Volsda                              | ISINK = 6mA                                                                                                                         |                        |      | 0.3                   | V     |  |

### PORT, INTERRUPT (INT), AND RESET (RST) TIMING CHARACTERISTICS

 $(V_{DD} = 1.62V \text{ to } 3.6V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$  Typical values are at  $V_{DD} = 3.3V, V_{LA} = 3.3V \text{ (MAX7307 only)}, T_A = +25^{\circ}\text{C.})$  (Note 1) (See Figures 14, 15, and 16)

| PARAMETER S                                                               |        | CONDITIONS                      | MIN | TYP | MAX                  | UNITS |
|---------------------------------------------------------------------------|--------|---------------------------------|-----|-----|----------------------|-------|
| Oppillator Fraguenou                                                      | f      | fCLK = internal oscillator      |     | 32  |                      | kHz   |
| Oscillator Frequency                                                      | fCLK   | fCLK = external input           |     |     | 1                    | MHz   |
| Port Output Data Valid High Time                                          | tppvh  | C <sub>L</sub> ≤ 100pF          |     |     | 4                    | μs    |
| Port Output Data Valid Low Time (Internal or External Oscillator Running) | tPPVL1 | C <sub>L</sub> ≤ 100pF (Note 2) |     |     | 1 / f <sub>CLK</sub> | μs    |
| Port Output Data Valid Low Time (Oscillator Not Running)                  | tppvL2 | C <sub>L</sub> ≤ 100pF          |     | 40  |                      | μs    |
| Port Input Setup Time                                                     | tpsu   | C <sub>L</sub> = 100pF          | 0   |     |                      | μs    |
| Port Input Hold Time                                                      | tpH    | C <sub>L</sub> = 100pF          | 4   |     |                      | μs    |
| INT Input Data Valid Time                                                 | tıv    | $C_L = 100pF$                   |     |     | 4                    | μs    |
| INT Reset Delay Time from Acknowledge                                     | tıR    | $C_L = 100pF$                   |     |     | 4                    | μs    |
| RST Pulse Width                                                           | tw     |                                 | 500 | •   |                      | ns    |
| RST Rising to START Condition Setup Time                                  | trst   |                                 | 900 |     | ·                    | ns    |

### **TIMING CHARACTERISTICS**

 $(V_{DD} = 1.62V \text{ to } 3.6V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } V_{DD} = 3.3V, V_{LA} = 3.3V \text{ (MAX7307 only)}, T_A = +25^{\circ}\text{C.)} \text{ (Note 1) (See Figure 8)}$ 

| PARAMETER                                          | SYMBOL              | CONDITIONS   | MIN | TYP                    | MAX | UNITS |
|----------------------------------------------------|---------------------|--------------|-----|------------------------|-----|-------|
| Serial-Clock Frequency                             | fscl                |              |     |                        | 400 | kHz   |
| Bus Timeout                                        | ttimeout            |              |     | 31                     |     | ms    |
| Bus Free Time Between a STOP and a START Condition | tBUF                |              | 1.3 |                        |     | μs    |
| Hold Time, (Repeated) START Condition              | t <sub>HD,STA</sub> |              | 0.6 |                        |     | μs    |
| Repeated START Condition Setup Time                | tsu,sta             |              | 0.6 |                        |     | μs    |
| STOP Condition Setup Time                          | tsu,sto             |              | 0.6 |                        |     | μs    |
| Data Hold Time                                     | thd,dat             | (Note 3)     |     |                        | 0.9 | μs    |
| Data Setup Time                                    | tsu,dat             |              | 100 |                        |     | ns    |
| SCL Clock Low Period                               | tLOW                |              | 1.3 |                        |     | μs    |
| SCL Clock High Period                              | tHIGH               |              | 0.7 |                        |     | μs    |
| Rise Time of Both SDA and SCL Signals, Receiving   | t <sub>R</sub>      | (Notes 2, 4) |     | 20 + 0.1C <sub>b</sub> | 300 | ns    |
| Fall Time of Both SDA and SCL Signals, Receiving   | tF                  | (Notes 2, 4) |     | 20 + 0.1C <sub>b</sub> | 300 | ns    |
| Fall Time of SDA Transmitting                      | t <sub>F.TX</sub>   | (Note 4)     |     | 20 + 0.1C <sub>b</sub> | 250 | ns    |
| Pulse Width of Spike Suppressed                    | tsp                 | (Note 5)     |     | 50                     |     | ns    |
| Capacitive Load for Each Bus Line                  | Cb                  | (Note 2)     |     |                        | 400 | рF    |

- **Note 1:** All parameters are tested at  $T_A = +25$ °C. Specifications over temperature are guaranteed by design.
- Note 2: Guaranteed by design.
- Note 3: A master device must provide a hold time of at least 300ns for the SDA signal (referred to V<sub>IL</sub> of the SCL signal) to bridge the undefined region of SCL's falling edge.
- Note 4:  $C_b$  = total capacitance of one bus line in pF.  $t_R$  and  $t_F$  are measured between  $0.3 \times V_{DD}$  and  $0.7 \times V_{DD}$ .
- Note 5: Input filters on the SDA and SCL inputs suppress noise spikes less than 50ns.

### Typical Operating Characteristics

 $(V_{DD} = 3.3V, V_{LA} = 3.3V, and T_A = +25^{\circ}C, unless otherwise noted.)$  (MAX7307)

















### **Pin Description**

| PIN     |         | NAME            | FUNCTION                                                                                                                                                                                                                 |  |  |  |  |  |
|---------|---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| MAX7306 | MAX7307 | NAME            | FUNCTION                                                                                                                                                                                                                 |  |  |  |  |  |
| 1       | 1       | RST             | Reset Input. RST is an active-low input, referenced to V <sub>DD</sub> , that clears the 2-wire interface, which can be configured to put the device in the power-up reset condition and reset the PWM and blink timing. |  |  |  |  |  |
| 2       | 2       | P1/ĪNT          | Input/Output Port. P1/INT is configurable as an open-drain I/O or as a transition detection interrupt output.                                                                                                            |  |  |  |  |  |
| 3       | 3       | GND             | Ground                                                                                                                                                                                                                   |  |  |  |  |  |
| 4       | 4       | P2/OSCIN        | Input/Output Port. P2/OSCIN is configurable as a push-pull I/O, open-drain I/O, or as the PWM/blink/timing oscillator input.                                                                                             |  |  |  |  |  |
| 5       | 5       | P3/OSCOUT       | Input/Output Port. P3/OSCOUT is configurable as a push-pull I/O, open-drain I/O, or as the PWM/blink/timing oscillator output.                                                                                           |  |  |  |  |  |
| 6       | 6       | P4              | Input/Output Port. P4 is configurable as a push-pull I/O or an open-drain I/O.                                                                                                                                           |  |  |  |  |  |
| _       | 7       | $V_{LA}$        | Port Supply for P1–P4. Connect $V_{LA}$ to a power supply between 1.40V and 5.5V. Bypass $V_{LA}$ to GND with a 0.1 $\mu$ F capacitor.                                                                                   |  |  |  |  |  |
| 7       | _       | AD0             | Address Input. Sets the device slave address. Connect to GND, V <sub>DD</sub> , SCL, or SDA to provide four address combinations.                                                                                        |  |  |  |  |  |
| 8       | 8       | V <sub>DD</sub> | Positive Supply Voltage. Bypass V <sub>DD</sub> to GND with a 0.1µF ceramic capacitor.                                                                                                                                   |  |  |  |  |  |
| 9       | 9       | SDA             | Serial-Data I/O                                                                                                                                                                                                          |  |  |  |  |  |
| 10      | 10      | SCL             | Serial-Clock Input                                                                                                                                                                                                       |  |  |  |  |  |
| EP      | EP      | GND             | Exposed Paddle on µMAX Package Underside. Connect to GND.                                                                                                                                                                |  |  |  |  |  |

### Block Diagram



### Detailed Description

The MAX7306/MAX7307 4-port, general-purpose port expanders operate from a 1.62V to 3.6V power supply. Ports P2 through P4 can be configured as inputs, pushpull outputs, and open-drain outputs. Port P1 can be configured as an input and an open-drain output; P1 can also be configured to function as an (INT) output.

Each port configured as an open-drain or push-pull output can sink up to 25mA. Push-pull outputs also have a 10mA source drive capability. The MAX7306/MAX7307 are rated to sink a total of 100mA into any combination of the output ports. Output ports have PWM and blink capabilities, as well as logic drive.

### **Initial Power-Up**

On power-up, the MAX7307 default configuration has all ports configured as input ports with logic levels referenced to  $V_{LA}$ . The MAX7306 default configuration has all ports configured as input ports with logic levels referenced to  $V_{DD}$ . The transition detection interrupt status flag resets and stays high (see Tables 1 and 2).

### **Device Configuration Registers**

The device configuration registers set up the interrupt function, serial-interface bus timeout, PWM/blink, oscillator options, global blink period, and reset options (see Tables 3 and 4).

### **Table 1. Register Address Map**

| REGISTER                                           | ADDRESS   | AUTOINCREMENT ADDRESS | POR STATE |
|----------------------------------------------------|-----------|-----------------------|-----------|
| Port P1 or INT Output                              | 0x01      | 0x02                  | 0x80      |
| Port P2 or OSCIN Input                             | 0x02      | 0x03                  | 0x80      |
| Port P3 or OSCOUT Output                           | 0x03      | 0x04                  | 0x80      |
| Port P4                                            | 0x04      | 0x05*                 | 0x80      |
| Configuration 26                                   | 0x26      | 0x27                  | 0xEC      |
| Configuration 27                                   | 0x27      | 0x28*                 | 0x8F      |
| FACTORY RESERVED (Do not write to these registers) | 0x3C-0x3F | 0x3F-0x40             | 0x00      |
| FACTORY RESERVED (Do not write to these registers) | 0x00      | 0x01                  | 0x80      |

<sup>\*</sup>No registers are present.

### **Table 2. Power-Up Register Status**

| REGISTER         | POWER-UP CONDITION                                                                                                | ADDRESS    | REGISTER DATA |    |    |    |    |    |    |    |  |
|------------------|-------------------------------------------------------------------------------------------------------------------|------------|---------------|----|----|----|----|----|----|----|--|
| REGISTER         | POWER-OF CONDITION                                                                                                | CODE (hex) | D7            | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| Ports P1–P4      | Ports P_ are V <sub>LA</sub> referred input ports with interrupt and debounce disabled                            | 0x01-0x04  | 1             | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |
| Configuration 26 | RST does not reset registers or counters; blink period is 1Hz; transition flag clear; interrupt status flag clear | 0x26       | 1             | 1  | 1  | 0  | 1  | 1  | 0  | 0  |  |
| Configuration 27 | Ports P1-P4 are GPIO ports; bus timeout is disabled                                                               | 0x27       | 1             | 0  | 0  | 0  | 1  | 1  | 1  | 1  |  |

**Table 3. Configuration Register (0x26)** 

| REGISTER BIT | DESCRIPTION          | VALUE | FUNCTION                                                                |
|--------------|----------------------|-------|-------------------------------------------------------------------------|
| D7           | Interrupt Status     | 0     | An interrupt has occurred on at least one interrupt enabled input port. |
| D7           | Flag (Read-Only)     | 1*    | No interrupt has occurred on an interrupt enabled input port.           |
| D6           | Transition Flag      | 0     | Transition has occurred on an input port.                               |
| Do           | (Read-Only)          | 1*    | No transition has occurred on an input port.                            |
| D5           | Reserved             | 0     | Reserved.                                                               |
| D4, D3, D2   | Blink Prescaler Bits | 0/1   | See Table 9 for blink frequency setting.                                |
| D1           | RST Timer            | 0*    | RST does not reset PWM/blink counters.                                  |
| DI           | Not Timer            | 1     | RST resets PWM/blink counters.                                          |
| D0           | RST POR              | 0*    | RST does not reset registers to power-on-reset state.                   |
| D0           | HOI POR              | 1     | RST resets registers to power-on-reset state.                           |

<sup>\*</sup>Default state.

**Table 4. Configuration Register (0x27)** 

| REGISTER BIT | DESCRIPTION      | VALUE | FUNCTION                                              |
|--------------|------------------|-------|-------------------------------------------------------|
| D7           | Bus Timeout      | 0     | Enables the bus timeout feature.                      |
|              | Dus Timeout      | 1*    | Disables the bus timeout feature.                     |
| D6, D5, D4   | Reserved         | 0     | Reserved.                                             |
| Da           | P3/OSCOUT        | 0     | Sets P3 to output the oscillator.                     |
| D3           |                  | 1*    | Sets P3 as a GPIO controlled by register 0x03.        |
| D2           | P2/OSCIN         | 0     | Sets P2 as the oscillator input.                      |
| D2           |                  | 1*    | Sets P2 as a GPIO controlled by register 0x02.        |
| D1           | D4/INT Output    | 0     | Sets P1 as the interrupt output.                      |
| וט           | P1/INT Output    | 1*    | Sets P1 as a GPIO controlled by register 0x01.        |
| D0           | Input Transition | 0     | Set to 0 on power-up for proper transition detection. |

<sup>\*</sup>Default state.

#### **Slave Address**

The MAX7307 is set to slave address 0x98 and the MAX7306 can be set to one of four I<sup>2</sup>C slave addresses 0x98 to 0x9F, using the address input AD0 (see Table 5) and is accessed over an I<sup>2</sup>C or SMBus serial interface. The MAX7306 slave address is determined on each I<sup>2</sup>C transmission, regardless of the transmission actually addressing the device or not. The MAX7306 distinguishes whether address input AD0 is connected to SDA, SCL, VDD, or GND during the transmission. Therefore, the MAX7306 slave address can be configured dynamically in an application without toggling the device supply.

### Table 5. Slave-Address Selection

| AD0             | DEVICE ADDRESS |    |            |    |    |    |    |     |  |  |  |
|-----------------|----------------|----|------------|----|----|----|----|-----|--|--|--|
| CONNECTION      | A6             | A5 | <b>A</b> 4 | А3 | A2 | A1 | A0 | R/W |  |  |  |
| GND             | 1              | 0  | 0          | 1  | 1  | 0  | 0  | 0/1 |  |  |  |
| V <sub>DD</sub> | 1              | 0  | 0          | 1  | 1  | 0  | 1  | 0/1 |  |  |  |
| SCL             | 1              | 0  | 0          | 1  | 1  | 1  | 0  | 0/1 |  |  |  |
| SDA             | 1              | 0  | 0          | 1  | 1  | 1  | 1  | 0/1 |  |  |  |

#### I/O Port Registers

The port I/O registers set the I/O ports, one register per port (see Tables 6 and 7). Use the I/O port registers to configure the ports individually as inputs, open-drain, or push-pull outputs. Port P1 can only be configured as an input or an open-drain output. The push-pull bit (D6) setting for the port I/O register P1 is ignored.

#### I/O Input Port

Configure a port as an input by writing a logic-high to the MSB (bit D7) of the port I/O register (see Table 6). To obtain the logic level of the port input, read the port I/O register bit, D0. This readback value is the instantaneous logic level at the time of the read request if debounce is disabled for the port (port I/O register bit D2 = 0), or the debounced result if debounce is enabled for the port (port I/O register bit D2 = 1). See Figure 1 for input port structure.

#### I/O Output Port

Configure a port as an output by writing a logic-low to the MSB (bit D7) of the port I/O register. The device reads back the logic level, PWM, or the blink setting of the port (see Table 7).

Table 6. Port I/O Registers (I/O Port Set as an Input, Registers 0x01 to 0x04)

| REGISTER BIT    | DESCRIPTION          | VALUE | FUNCTION                                                |
|-----------------|----------------------|-------|---------------------------------------------------------|
| D7              | Port I/O Set Bit     | 1     | Sets the I/O port as an input.                          |
| D6* Port Supply |                      | 0     | Refers the input to the V <sub>LA</sub> supply voltage. |
| D6              | Reference            | 1     | Refers the input to the V <sub>DD</sub> supply voltage. |
| D5              | Transition Interrupt | 0     | Disables the transition interrupt.                      |
| D5              | Enable               | 1     | Enables the transition interrupt.                       |
| D4, D3          | Reserved             | 0     | Do not write to these registers.                        |
| D2 Debounce     |                      | 0     | Disables debouncing of the input port.                  |
| DZ              | Debounce             | 1     | Enables debouncing of the input port.                   |
| D1              | Port Transition      | 0     | No transition has occurred since the last port read.    |
|                 | D1 State (Read-Only) |       | A transition has occurred since the last port read.     |
| D0              | Port Status          | 0     | Port input is logic-low.                                |
| D0              | (Read-Only)          | 1     | Port input is logic-high.                               |

<sup>\*</sup>Bit D6 controls the I/O's supply reference for the MAX7307. The MAX7306 ignores bit D6.



Figure 1. Input Port Structure

Table 7. Port I/O Registers (I/O Port Set as an Output, Registers 0x01 to 0x04)

| REGISTER BIT        | DESCRIPTION                     | VALUE | FUNCTION                                                                            |
|---------------------|---------------------------------|-------|-------------------------------------------------------------------------------------|
| D7                  | Port I/O Set Bit                | 0     | Sets the I/O port as an output.                                                     |
| D6                  | Output Port Set to<br>Push-Pull | 0     | Sets the output type to open-drain.                                                 |
| D0                  | or Open-Drain                   | 1     | Sets the output type to push-pull.                                                  |
| Dr                  | DM/M/Dlink Engles               | 0     | Sets the output to PWM mode.                                                        |
| D5                  | PWM/Blink Enable                | 1     | Sets the output to blink mode.                                                      |
| D4                  | Duty Cycle Bit 4                | 0     | MSB of the 5-bit duty cycle setting. See the <i>PWM and Blink Timing</i> section.   |
| D4                  | Duty Cycle Bit 4                | 1     | MSB of the 5-bit duty cycle setting. See the <i>PWM and Blink Timing</i> section.   |
| D3 Duty Cycle Bit 3 |                                 | 0     | Bit 3 of the 5-bit duty cycle setting. See the <i>PWM and Blink Timing</i> section. |
| DS                  | Duty Cycle Bit 3                | 1     | Bit 3 of the 5-bit duty cycle setting. See the <i>PWM and Blink Timing</i> section. |
| D2                  | Duty Cycle Bit 2                | 0     | Bit 2 of the 5-bit duty cycle setting. See the <i>PWM and Blink Timing</i> section. |
| D2                  | Duty Cycle Bit 2                | 1     | Bit 2 of the 5-bit duty cycle setting. See the <i>PWM and Blink Timing</i> section. |
| D1                  | Duty Cycle Bit 1                | 0     | Bit 1 of the 5-bit duty cycle setting. See the <i>PWM and Blink Timing</i> section. |
| וט                  | D1 Duty Cycle Bit 1             |       | Bit 1 of the 5-bit duty cycle setting. See the <i>PWM and Blink Timing</i> section. |
| D0                  | Duty Ovelle Dit O               | 0     | LSB of the 5-bit duty cycle setting. See the <i>PWM and Blink Timing</i> section.   |
|                     | Duty Cycle Bit 0                | 1     | LSB of the 5-bit duty cycle setting. See the <i>PWM and Blink Timing</i> section.   |



Figure 2. Output Port Structure



Figure 3. Port I/O Structure

#### **Port Supplies and Level Translation**

The MAX7307 features a port supply, V<sub>LA</sub>, that provides the logic supplies to all push-pull I/O ports. P2 through P4 can be configured as push-pull I/O ports (see Figure 3). V<sub>LA</sub> powers the logic-high port output voltage sourcing the logic-high port load current. V<sub>LA</sub> provides level translation capability for the outputs and operates over a 1.40V to 5.5V voltage independent of the power-supply voltage, V<sub>DD</sub>.

Each port of the MAX7307 set as an input can be configured to switch midrail of either the  $V_{DD}$  or the  $V_{LA}$  port supplies. Whenever the port supply reference is changed from  $V_{DD}$  to  $V_{LA}$ , or vice versa, read the port register to clear any transition flag on the port.

Ports P2 through P4 are overvoltage protected to V<sub>LA</sub>. This is true even for a port used as an input with a V<sub>DD</sub> port logic-input threshold. Port P1 is overvoltage protected to 5.5V, independent of V<sub>DD</sub> and V<sub>LA</sub> (see Figure 3). To mix logic outputs with more than one voltage swing on a group of ports using the same port supply, set the port supply voltage (V<sub>LA</sub>) to be the highest output voltage. Use push-pull outputs and port P1 for the highest voltage ports, and use open-drain outputs with external pullup resistors for the lower voltage ports. For the MAX7307, when P2, P3, and P4 ports are acting as an input referenced to V<sub>DD</sub>, make sure the V<sub>LA</sub> voltage is greater than V<sub>DD</sub> - 0.3V.

#### Input Debounce

The MAX7306/MAX7307 sample the input ports every 31ms if input debouncing is enabled for an input port (D2 = 1 of the port I/O register). The MAX7306/MAX7307 compare each new sample with the previous sample. If the new sample and the previous sample have the same value, the corresponding internal register updates.

When the port input is read through the serial interface, the MAX7306/MAX7307 do not return the instantaneous backing value of the logic level from the port because debounce is active. Instead, the MAX7306/MAX7307 return the stored debounced input signal.

When debouncing is enabled for a port input, transition detection applies to the stored debounced input signal value, rather than to the instantaneous value at the input. This process allows for useful transition detection of noisy signals, such as keyswitch inputs, without causing spurious interrupts.

#### Port Input Transition Detection and Interrupt

Any transition on ports configured as inputs automatically set the D1 bit of that port's I/O registers high. Any input can be selected to assert an interrupt output indicating a transition has occurred at the input port(s). The MAX7306/ MAX7307 sample the port input (internally latched into a snapshot register) during a read access to its port P\_ I/O register. The MAX7306/MAX7307 continuously compare the snapshot with the port's input condition. If the device detects a change for any port input, an internal transition flag sets for that port. Read register 0x26 to clear the interrupt, then read all the port I/O registers (0x01 to 0x04) by initiating a burst read to clear the MAX7306/MAX7307's internal transition flag. Note that when debouncing is enabled for a port input, transition detection applies to the stored debounced input signal value, rather than to the instantaneous value at the input. Transition bits D4 and D3 of port registers must be set to 0 to detect the next rising or falling edge on the input port (P\_).

The MAX7306/MAX7307 allow the user to select the input port(s) that cause an interrupt on the INT output. Set INT for each port by using the INT enable bit (bit D5) in each port P\_ register. The appropriate port's transition flag always sets when an input changes, regardless of the port's INT enable bit settings. The INT enable bits allow processor interrupt only on critical events, while the inputs and the transition flags can be polled periodically to detect less critical events. When debounce is disabled, a signal transition between the 9th and 11th falling edges of the clock will not be registered, since the transition is detected and cleared at the same time.

Ports configured as outputs do not feature transition detection, and therefore, cannot cause an interrupt.

The INT output never reasserts during a read sequence because this process could cause a recursive reentry into the interrupt service routine. Instead, if a data change occurs during the read that would normally set the INT output, the interrupt assertion is delayed until the STOP condition. If the changed input data is read before the STOP condition, a new interrupt is not required and not asserted. The INT bit and INT output (if selected) have the same value at all times.

#### Transition Flag

The transition bit in device configuration register 0x26 is a NOR of all the port I/O registers' individual transition bits. A port's I/O register's transition bit sets when that port is set as an input, and the input changes from the port's I/O registers last read through the serial interface. A port's individual transition bit clears by reading that port's I/O register. Always write a 0 to bits D4 and D3 of the configuration register 0x26 to properly configure a transition detection. The transition flag of configuration register 0x26 is only cleared after reading all ports I/O registers on which a transition has ocurred.

### RST Input

The active-low RST input operates as a hardware reset that voids any ongoing I<sup>2</sup>C transition involving the MAX7306/MAX7307 (this feature allows the MAX7306/MAX7307 supply current to be minimized in power-critical applications by effectively disconnecting the MAX7307 from the bus). RST also operates as a chip enable, allowing multiple devices to use the same I<sup>2</sup>C slave address if only one MAX7306/MAX7307 has its RST input high at any time. RST can be configured to restore all port registers to the power-up settings by setting bit D0 of device configuration register 0x26 (Table 1). RST can also be configured to reset the internal timing counters used for PWM and blink by setting bit D1 of device configuration register 0x26.

When  $\overline{RST}$  is low, the MAX7306/MAX7307 are forced into the I<sup>2</sup>C STOP condition. The reset action does not clear the interrupt output  $\overline{INT}$ .

The RST input is referenced to V<sub>DD</sub> and is overvoltage tolerant up to the supply voltage, V<sub>I</sub> A.

### **INT** Output

Port P1 can be configured as a latching interrupt output, INT, that flags any transients on any combination of selected ports configured as inputs. Any transitions occurring at the selected inputs assert INT low to alert

the host processor of data changes at the selected inputs. Reset  $\overline{\text{INT}}$  by reading any port's I/O registers (0x01 to 0x04).

### Standby Mode

Upon power-up, the MAX7306/MAX7307 enter standby mode when the serial interface is idle. If any of the PWM intensity control, blink, or debounce features are used, the operating current rises because the internal PWM oscillator is running and toggling counters. When using OSCIN to override the internal oscillator, the operating current varies according to the frequency at OSCIN. When the serial interface is active, the operating current also increases because the MAX7306/MAX7307, like all I<sup>2</sup>C slaves, have to monitor every transmission. The bus timeout circuit and debounce circuit use the internal oscillator even if OSCIN is selected.

### Internal Oscillator and OSCIN/OSCOUT External Clock Options

The MAX7306/MAX7307 contain an internal oscillator nominally at 32kHz. The MAX7306/MAX7307 always use the internal oscillator for bus timeout and for debounce timing (when enabled). The internal oscillator is also used by default to generate PWM and blink timing. The internal oscillator only runs when the clock output OSCOUT is needed to keep the operating current as low as possible.

The MAX7306/MAX7307 can use an external clock source instead of the internal oscillator for the PWM and blink timing. The external clock can range from DC to 1MHz and it connects to the P2/OSCIN port. The P3/OSCOUT port provides a buffered and level-shifted output of the internal oscillator or external clock to drive other devices. Select the P2/OSCIN and P3/OSCOUT

port options using the device configuration register 0x27 bits D2 and D3 (see Table 2).

The P2/OSCIN port is overvoltage protected to supply voltage V<sub>LA</sub> for the MAX7307, so the external clock can exceed V<sub>DD</sub> if V<sub>LA</sub> is greater than V<sub>DD</sub>. The external clock cannot exceed V<sub>DD</sub> for the MAX7306. The port P2 register (see Tables 2 and 6) sets the P2/OSCIN logic threshold (30%/70%) to either the V<sub>DD</sub> supply or the V<sub>LA</sub>.

Use OSCOUT or an external clock source to cascade up to four MAX7306s per master for applications requiring additional ports. To synchronize the blink action across multiple MAX7306s (see Figures 4 and 5), use OSCOUT from one MAX7306 to drive OSCIN of the other MAX7306s. This process ensures the same blink frequency of all the devices, but also make sure to synchronize the blink phase. The blink timing of multiple MAX7306s is synchronous at the instant of power-up because the blink and PWM counters clear by each device's internal reset circuit, and by default the device's internal oscillators are off upon power-up.

Ensure that the blink phase of all the devices remains synchronized by programming the OSCIN and OSCOUT functionality before programming any feature that causes a MAX7306's internal oscillator to operate (blink, PWM, bus timeout, or key debounce). Configure the RST input to reset the internal timing counters used for PWM and blink by setting bit D1 of device configuration register 0x26 (see Table 3).



Figure 4. Synchronizing Multiple MAX7306/MAX7307s (Internal Oscillator)



Figure 5. Synchronizing Multiple MAX7306s (External Clock)

#### **PWM and Blink Timing**

The MAX7306/MAX7307 divide the 32kHz nominal internal oscillator OSC or external clock source OSCIN frequency by 32 to provide a nominal 1kHz PWM frequency. Use the reset function to synchronize multiple MAX7306s that are operating from the same OSCIN, or to synchronize a single MAX7306/MAX7307's blink timing to an external event. Configure the RST input to reset the internal timing counters used by PWM and blink by setting bit D1 of the device configuration register 0x26 (see Table 3).

The MAX7306/MAX7307 use the internal oscillator by default. Configure port P2 using device configuration register 0x27 bit D2 (see Table 4) as an external clock source input, OSCIN, if the application requires a particular or more accurate timing for the PWM or blink functions. OSCIN only applies to PWM and blink; the MAX7306/MAX7307 always use the internal oscillator for debouncing and bus timeout. OSCIN can range up to 1MHz. Use device configuration register 0x27 bit D3 (see Table 2) to configure port P3 as OSCOUT to output a MAX7306/MAX7307's clock. The MAX7306/ MAX7307 buffer the clock output of either the internal oscillator OSC or the external clock source OSCIN. according to port D2's setup. Synchronize multiple MAX7306s without using an external clock source input by configuring one MAX7306 to generate OSCOUT from its internal clock, and use this signal to drive the remaining MAX7306s' OSCIN.

A PWM period contains 32 cycles of the nominal 1kHz PWM clock (see Figure 6). Set ports individually to a PWM duty cycle between 0/32 and 31/32. For static logic-level low output, set the ports to 0/32 PWM, and for static logic-level high output, set the port register to 0111xxxx (see Table 8). The MAX7306/MAX7307 stagger the PWM timing of the 4-port outputs, in single or dual ports, by 1/8 of the PWM period. These phase shifts distribute the port-output switching points across the PWM period (see Figure 7). This staggering reduces the di/dt output-switching transient on the supply and also reduces the peak/mean current requirement.

All ports feature LED blink control. A global blink period of 1/8 second, 1/4 second, 1/2 second, 1, 2, 4, or 8 seconds applies to all ports. See Table 9. Any port can blink during this period with a 1/16 to 15/16 duty cycle, adjustable in 1/16 increments. See Table 10. For PWM fan control, the MAX7306/MAX7307 can set the blink frequency to 32Hz.



Figure 6. Static and PWM Port Output Waveforms



Figure 7. Staggered PWM Phasing Between Port Outputs

**Table 8. PWM Settings on Output Ports** 

| PWM SETTING                                           |   | REGISTER DATA |    |    |    |    |    |    |  |
|-------------------------------------------------------|---|---------------|----|----|----|----|----|----|--|
|                                                       |   | D6            | D5 | D4 | D3 | D2 | D1 | D0 |  |
| Port P_ is a static logic-level low output port       | 0 | X             | 0  | 0  | 0  | 0  | 0  | 0  |  |
| Port P_ is a PWM output port; PWM duty cycle is 1/32  | 0 | Χ             | 0  | 0  | 0  | 0  | 0  | 1  |  |
| Port P_ is a PWM output port; PWM duty cycle is 3/32  | 0 | Х             | 0  | 0  | 0  | 0  | 1  | 1  |  |
| Port P_ is a PWM output port; PWM duty cycle is 7/32  | 0 | Χ             | 0  | 0  | 0  | 1  | 1  | 1  |  |
| Port P_ is a PWM output port; PWM duty cycle is 15/32 | 0 | Х             | 0  | 0  | 1  | 1  | 1  | 1  |  |
| Port P_ is a PWM output port; PWM duty cycle is 31/32 | 0 | Х             | 0  | 1  | 1  | 1  | 1  | 1  |  |
| Port P_ is a static logic-level high output port      | 0 | 1             | 1  | 1  | Х  | Х  | Х  | Х  |  |

**Table 9. Blink and PWM Frequencies** 

| BLINK OR PWM SETTING                 | DEVICE CONFIGURATION<br>REGISTER 0x66 |                  |                  | BLINK OR PWM<br>FREQUENCY (32kHz | BLINK OR PWM<br>FREQUENCY (0Hz TO 1MHz |  |
|--------------------------------------|---------------------------------------|------------------|------------------|----------------------------------|----------------------------------------|--|
| BLINK OR PWM SETTING                 | BIT D4<br>BLINK2                      | BIT D3<br>BLINK1 | BIT D2<br>BLINK0 | INTERNAL OSCILLATOR)<br>(Hz)     | EXTERNAL OSCILLATOR)                   |  |
| Blink period is 8 seconds (0.125Hz)  | 0                                     | 0                | 0                | 0.125                            | OSCIN / 262,144                        |  |
| Blink period is 4 seconds (0.25Hz)   | 0                                     | 0                | 1                | 0.25                             | OSCIN / 131,072                        |  |
| Blink period is 2 seconds (0.5Hz)    | 0                                     | 1                | 0                | 0.5                              | OSCIN / 65,536                         |  |
| Blink period is 1 second (1Hz)       | 0                                     | 1                | 1                | 1                                | OSCIN / 32,768                         |  |
| Blink period is a 1/2 second (2Hz)   | 1                                     | 0                | 0                | 2                                | OSCIN / 16,384                         |  |
| Blink period is a 1/4 second (4Hz)   | 1                                     | 0                | 1                | 4                                | OSCIN / 8192                           |  |
| Blink period is an 1/8 second (8Hz)  | 1                                     | 1                | 0                | 8                                | OSCIN / 4096                           |  |
| Blink period is a 1/32 second (32Hz) | 1                                     | 1                | 1                | 32                               | OSCIN / 1024                           |  |
| PWM                                  | Х                                     | Χ                | X                | 1024                             | OSCIN / 32                             |  |

**Table 10. Blink Settings on Output Ports** 

| BLINK SETTINGS                                               |   | REGISTER DATA |    |    |    |    |    |    |  |
|--------------------------------------------------------------|---|---------------|----|----|----|----|----|----|--|
|                                                              |   | D6            | D5 | D4 | D3 | D2 | D1 | D0 |  |
| Port P_ is a static logic-level low output port              | 0 | Х             | 1  | 0  | 0  | 0  | 0  | 0  |  |
| Port P_ is a blinking output port; blink duty cycle is 1/16  | 0 | Χ             | 1  | 0  | 0  | 0  | 0  | 1  |  |
| Port P_ is a blinking output port; blink duty cycle is 3/16  | 0 | Χ             | 1  | 0  | 0  | 0  | 1  | 1  |  |
| Port P_ is a blinking output port; blink duty cycle is 7/16  | 0 | Х             | 1  | 0  | 0  | 1  | 1  | 1  |  |
| Port P_ is a blinking output port; blink duty cycle is 15/16 | 0 | Х             | 1  | 0  | 1  | 1  | 1  | 1  |  |
| Port P_ is a static logic-level high output port             | 0 | 1             | 1  | 1  | Χ  | Χ  | X  | X  |  |

X = Don't care.

### Serial Interface

#### Serial Addressing

The MAX7306/MAX7307 operate as a slave that sends and receives data through an I<sup>2</sup>C-compatible, 2-wire interface. The interface uses a serial-data line (SDA) and a serial-clock line (SCL) to achieve bidirectional communication between master(s) and slave(s). A master (typically a microcontroller) initiates all data transfers to and from the MAX7306/MAX7307 and generates the SCL clock that synchronizes the data transfer (see Figure 8).

The MAX7306/MAX7307 SDA line operates as both an input and an open-drain output. A  $4.7 \mathrm{k}\Omega$  (typ) pullup resistor is required on SDA. The MAX7306/MAX7307 SCL line operates only as an input. A  $4.7 \mathrm{k}\Omega$  (typ) pullup resistor is required on SCL if there are multiple masters on the 2-wire interface, or if the master in a single-master system has an open-drain SCL output.

Each transmission consists of a START condition (see Figure 9) sent by a master, followed by the MAX7306/MAX7307 7-bit slave address plus R/W bit, a register address byte, one or more data bytes, and finally a STOP condition (see Figure 9).

#### START and STOP Conditions

Both SCL and SDA remain high when the interface is not busy. A master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the slave, it issues a STOP (P) condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission (see Figure 9).

#### Bit Transfer

One data bit is transferred during each clock pulse. The data on SDA must remain stable while SCL is high (see Figure 10).

#### Acknowledge

The acknowledge bit is a clocked 9th bit that the recipient uses to acknowledge receipt of each byte of data (see Figure 11). Thus, each effectively transferred byte requires 9 bits. The master generates the 9th clock pulse, and the recipient pulls down SDA during the acknowledge clock pulse, so the SDA line is stable low during the high period of the clock pulse. When the master is transmitting to the MAX7306/MAX7307, the devices generate the acknowledge bit because the MAX7306/MAX7307 are the



Figure 8. 2-Wire Serial Interface Timing Details



Figure 9. Start and Stop Conditions



Figure 10. Bit Transfer

recipients. When the MAX7306/MAX7307 transmit to the master, the master generates the acknowledge bit because the master is the recipient.

#### Slave Address

The MAX7306/MAX7307 have a 7-bit long slave address (Figure 12). The 8th bit following the 7-bit slave address is the  $R/\overline{W}$  bit. Set the  $R/\overline{W}$  bit low for a write command and high for a read command.

The first 5 bits of the MAX7306 slave address (A6–A2) are always 1, 0, 0, 1, and 1. Slave address bits A1 and A0 are selected by the address input AD0. AD0 can be connected to GND, V<sub>DD</sub>, SDA, or SCL. The MAX7306 has four possible slave addresses (see Table 5), and therefore, a maximum of four MAX7306 devices can be controlled independently from the same interface. The MAX7307 features a permanent slave address of 0x98.



Figure 11. Acknowledge

#### Message Format for Writing to the MAX7306/MAX7307

A write to the MAX7306/MAX7307 comprises the transmission of the MAX7306/MAX7307's slave address with the R/W bit set to zero, followed by at least 1 byte of information. The first byte of information is the command byte. The command byte determines which register of the MAX7306/MAX7307 is to be written to by the next byte, if received (see Table 1). If a STOP condition is detected after the command byte is received, the MAX7306/MAX7307 take no further action beyond storing the command byte (see Figure 13).

Any bytes received after the command byte are data bytes. The first data byte goes into the internal register of the MAX7306/MAX7307 selected by the command byte (see Figure 14). If multiple data bytes are transmitted before a STOP condition is detected, these bytes are generally stored in subsequent MAX7306/MAX7307 internal registers because the command byte address autoincrements (see Table 1).

### Message Format for Reading

The MAX7306/MAX7307 are read using the MAX7306/MAX7307's internally stored command byte as an address pointer the same way the stored command byte is used as an address pointer for a write. The pointer autoincrements after each data byte is read using the



Figure 12. Slave Address



Figure 13. Register Address Received



Figure 14. Write to Output Port Registers



Figure 15. Read from Input Port Registers



Figure 16. Interrupt and Reset Timing

same rules as for a write. Thus, a read is initiated by first configuring the MAX7306/MAX7307's command byte by performing a write (Figure 13). The master can now read n consecutive bytes from the MAX7306/MAX7307 with the first data byte being read from the register addressed by the initialized command byte (Figure 15). When performing read-after-write verification, remember to reset the command byte's address because the stored command byte address has been autoincremented after the write (see Table 1).

#### Operation with Multiple Masters

If the MAX7306/MAX7307 are operated on a 2-wire interface with multiple masters, a master reading the MAX7306/MAX7307 should use a repeated start between the write that sets the MAX7306/MAX7307's

address pointer, and the read(s) that takes the data from the location(s). This is because it is possible for master 2 to take over the bus after master 1 has set up the MAX7306/MAX7307's address pointer, but before master 1 has read the data. If master 2 subsequently changes the MAX7306/MAX7307's address pointer, then master 1's delayed read can be from an unexpected location.

#### **Bus Timeout**

Clear device configuration register 0x27 bit D7 to enable the bus timeout function (see Table 2), or set it to disable the bus timeout function. Enabling the timeout feature resets the MAX7306/MAX7307 serial-bus interface when SCL stops either high or low during a read or write. If either SCL or SDA is low for more than

nominally 31ms after the start of a valid serial transfer, the interface resets itself and sets up SDA as an input. The MAX7306/MAX7307 then waits for another START condition.

### **Applications Information**

### **Hot Insertion**

Serial interfaces SDA, SCL (and AD0 for the MAX7306) remain high impedance with up to 5.5V asserted on them when the MAX7306/MAX7307 are powered down  $(V_{DD} = 0V)$ , independent of the voltages on the port supply V<sub>LA</sub>. When V<sub>DD</sub> = 0V, or if V<sub>DD</sub> falls below the MAX7306/MAX7307's reset threshold, all I/O ports become high impedance. Ports P2 through P4 remain high impedance to signals between OV and the port supply V<sub>LA</sub> for the MAX7307 and V<sub>DD</sub> for the MAX7306. Port P1 goes high impedance to signals up to 5.5V. If a signal outside this range is applied to a port, the port's protection diodes clamp the input signal to VLA or OV, as appropriate. If the MAX7307's VIA is lower than the input signal, the port pulls up V<sub>I</sub> A, and the protection diode effectively powers any load on VLA from the input signal. This behavior is safe if the current through each protection diode is limited to 10mA.

If it is important that I/O ports remain high impedance when all the supplies are powered down, including the port supply  $V_{LA}$ , then ensure that there is no direct or parasitic path for the MAX7306/MAX7307 input signals to drive current into either the regulator providing  $V_{LA}$  or other circuits powered from  $V_{LA}$ . One simple way to achieve this is with a series small-signal Schottky diode, such as the BAT54, between the port supply and the  $V_{LA}$  input.

#### I/O Level Translation

The open-drain output configuration of the ports allows them to level translate the outputs to lower (but not higher) voltages than the  $V_{LA}$  supply. An external pullup resistor converts the high-impedance, logic-high condition to a positive voltage level. Connect the resistor to any voltage up to  $V_{LA}$ . For interfacing CMOS inputs, a pullup resistor value of  $220 k\Omega$  is a good starting point. Use a lower resistance to improve noise immunity, in applications where power consumption is less critical, or where a faster rise time is needed for a given capacitive load.

### **Driving LED Loads**

When driving LEDs, use a resistor in series with the LED to limit the LED current to no more than 25mA. Choose the resistor value according to the following formula:

RLED = (VSUPPLY - VLED - VOL) / ILED

where:

 $\mathsf{R}_\mathsf{LED}$  is the resistance of the resistor in series with the LED  $(\Omega)$ 

 $V_{SUPPLY}$  is the supply voltage used to drive the LED (V)

VLED is the forward voltage of the LED (V)

Vol is the output low voltage of the MAX7306/MAX7307 when sinking ILED (V)

I<sub>LED</sub> is the desired operating current of the LED (A).

For example, to operate a 2.2V red LED at 20mA from a 5V supply, R<sub>LED</sub> =  $(5 - 2.2 - 0.8) / 0.020 = 100\Omega$ .

#### **Driving Load Currents Higher than 25mA**

The MAX7306/MAX7307 can sink current from loads drawing more than 25mA by sharing the load across multiple ports configured as open-drain outputs. Use at least one output per 25mA of load current; for example, drive a 90mA white LED with four ports.

The register structure of the MAX7306/MAX7307 allows only one port to be manipulated at a time. Do not connect ports directly in parallel because multiple ports cannot be switched high or low at the same time, which is necessary to share a load safely. Multiple ports can drive high-current LEDs because each port can use its own external current-limiting resistor to set that port's current through the LED.

### **Power-Supply Considerations**

The MAX7306/MAX7307 operate with a V<sub>DD</sub> power-supply voltage of 1.62V to 3.6V. Bypass V<sub>DD</sub> to GND with a 0.1 $\mu$ F capacitor as close as possible to the device. The port supply V<sub>LA</sub> is connected to a supply voltage between 1.40V and 5.5V and bypassed with a 0.1 $\mu$ F capacitor as close as possible to the device. The V<sub>DD</sub> supply and port supply are independent and can be connected to different voltages or the same supply as required.

Power supplies  $V_{\mbox{\scriptsize DD}}$  and  $V_{\mbox{\scriptsize LA}}$  can be sequenced in either order or together.

For the MAX7307, when a push-pull port is acting as an input referenced to  $V_{CC}$ , make sure the VLA voltage is greater than  $V_{CC}$  - 0.3V.

### **Pin Configurations**



PROCESS: BICMOS

### **Ordering Information (continued)**

| PART        | TOP<br>MARK | PIN-PACKAGE         | PKG<br>CODE |
|-------------|-------------|---------------------|-------------|
| MAX7306AUB+ | AAAO        | 10 μMAX-EP*         | U10E-3      |
| MAX7307ALB+ | AAK         | 10 μDFN (2mm x 2mm) | L1022-1     |
| MAX7307AUB+ | AAAN        | 10 μMAX-EP*         | U10E-3      |

**Note:** All devices are specified over the -40°C to +125°C operating temperature range.

Chip Information

<sup>+</sup>Denotes lead-free package.

<sup>\*</sup>EP = Exposed paddle.

### Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)

| COMMON DIMENSIONS |                |                |       |  |  |  |  |
|-------------------|----------------|----------------|-------|--|--|--|--|
| SYMBOL            | MIN.           | MIN. NOM. MAX. |       |  |  |  |  |
| А                 | 0.70           | 0.75           | 0.80  |  |  |  |  |
| A1                | 0.15           | 0.20           | 0.25  |  |  |  |  |
| A2                | 0.020          | 0.025          | 0.035 |  |  |  |  |
| D                 | 1.95           | 2.00           | 2.05  |  |  |  |  |
| Е                 | 1.95           | 2.00           | 2.05  |  |  |  |  |
| L                 | 0.30 0.40 0.50 |                |       |  |  |  |  |
| L1                | 0.10 REF.      |                |       |  |  |  |  |

| PACKAGE VARIATIONS |    |          |           |              |  |  |  |  |
|--------------------|----|----------|-----------|--------------|--|--|--|--|
| PKG. CODE          | N  | е        | b         | (N/2 -1) x e |  |  |  |  |
| L622-1             | 6  | 0.65 BSC | 0.30±0.05 | 1.30 REF.    |  |  |  |  |
| L822-1             | 8  | 0.50 BSC | 0.25±0.05 | 1.50 REF.    |  |  |  |  |
| L1022-1            | 10 | 0.40 BSC | 0.20±0.03 | 1.60 REF.    |  |  |  |  |

- 1. ALL DIMENSIONS ARE IN mm. ANGLES IN DEGREES.
- 2. COPLANARITY SHALL NOT EXCEED 0.08mm.
- 3. WARPAGE SHALL NOT EXCEED 0.10mm.
- 4. PACKAGE LENGTH/PACKAGE WIDTH ARE CONSIDERED AS SPECIAL CHARACTERISTIC(S).
- "N" IS THE TOTAL NUMBER OF LEADS. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. 6. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY.

  MARKING IS FOR PACKAGE DRIENTATION REFERENCE ONLY.

-DRAWING NOT TO SCALE-



### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.