

# Am29240™, Am29245™, and Am29243™

**High-Performance RISC Microcontrollers** 

Advanced Micro Devices

#### Am29240 MICROCONTROLLER BLOCK DIAGRAM



#### DISTINCTIVE CHARACTERISTICS

#### Am29240 Microcontroller

- Completely integrated system for embedded applications
- Full 32-bit architecture
- 4-Kbyte two-way set-associative instruction cache
- 2-Kbyte two-way set-associative data cache
- Single cycle 32-bit multiplier for faster integer math; two-cycle Multiply Accumulate (MAC) function
- 16-entry on-chip Memory Management Unit (MMU) with one Translation Look-Aside Buffer
- 4-Gbyte virtual address space, 304-Mbyte physical space implemented

- Glueless system interfaces with on-chip wait state control
- 25 million instructions per second (MIPS) sustained at 33 MHz
- Four banks of ROM, each separately programmable for 8-, 16-, or 32-bit interface
- Four banks of DRAM, each separately programmable for 16- or 32-bit interface
- Single-cycle ROM burst-mode and DRAM pagemode access
- 4-channel double-buffered DMA controller with queued reload
- 6-port peripheral interface adapter
- 16-line programmable I/O port



- Two serial ports (UARTs)
- Bidirectional parallel port controller
- Bidirectional bit serializer/deserializer (video interface)
- Interrupt controller
- Full- and double-speed internal clock
- Fully pipelined
- Three-address instruction architecture
- 192 general purpose registers
- 20-, 25-, and 33-MHz operating frequencies
- Traceable Cache \*\* instruction and data cache tracing feature
- IEEE Std. 1149.1–1990 (JTAG) compliant Standard Test Access Port and Boundary Scan Architecture
- Binary compatibility with all 29K Family microprocessors and microcontrollers
- Fully static system clock capabilities

- 3.3 V-5 V operating range
- CMOS technology/TTL compatible

#### Am29245 Microcontroller

The low-cost Am29245 microcontroller is similar to the Am29240 microcontroller, without the data cache and 32-bit multiplier. It includes the following features:

- One serial port (UART)
- Two-channel DMA controller
- 16-MHz operating frequency

#### Am29243 Microcontroller

The Am29243 data microcontroller is similar to the Am29240 microcontroller, without the video interface. It includes the following additional features:

- DRAM parity
- 32-entry on-chip MMU with dual Translation Look-Aside Buffers (TLBs)

#### Am29245 MICROCONTROLLER BLOCK DIAGRAM



#### Am29243 MICROCONTROLLER BLOCK DIAGRAM



#### GENERAL DESCRIPTION

The Am29240 microcontroller series is an enhanced bus-compatible extension of the Am29200™ RISC microcontroller family, with two to four times the performance. The Am29240 microcontroller series includes the Am29240 microcontroller, the low-cost Am29245 microcontroller, and the Am29243 data microcontroller. The on-chip caches, MMU, faster integer math, and extended DMA addressing capability of the Am29240 microcontroller series allow the embedded systems designer to provide increasing levels of performance and software compatibility throughout a range of products (see Table 1).

Based on a static low-voltage design, these CMOS-technology devices offer a complete set of system peripherals and interfaces commonly used in embedded applications. Compared to CISC processors, the Am29240 microcontroller series offers better performance, more efficient use of low-cost memories, lower system cost, and complete design flexibility for the designer. Coupled with hardware and software development tools from AMD® and the AMD Fusion29K® partners, the Am29240 microcontroller series provides the embedded product designer with the cost and performance edge required by today's marketplace.

#### Am29240 Microcontroller

For general purpose embedded applications, such as mass storage controllers, communications, digital signal processing, networking, industrial control, penbased systems, and multimedia, the Am29240 microcontroller provides a high-performance solution with a low total system cost. The memory interface of the Am29240 microcontroller provides even faster direct memory access than the Am29200 microcontroller. This performance improvement minimizes the effect of memory latency, allowing designers to use low-cost memory with simpler memory designs. On-chip instruction and data caches provide even better performance for time-critical code. Other on-chip functions include: a ROM controller, DRAM controller, peripheral interface adapter controller, DMA controller, programmable I/O port, parallel port controller, serial ports, and an interrupt controller. For a complete description of the technical features, on-chip peripherals, programming interface, and instruction set, please refer to the Am29240, Am29245, and Am29243 RISC Microcontrollers User's Manual and Data Sheet (order #17741C).

The Am29240 microcontroller is available in a 196-pin plastic quad flat-pack (PQFP) package. Of the available 196 pins, 150 are signal inputs and outputs, 36 are power and ground connections, and 10 are no-connects.

#### Am29245 Microcontroller

The low-cost Am29245 microcontroller is designed for embedded applications in which cost and space constraints, along with increased performance requirements, are primary considerations. In addition, the Am29245 microcontroller provides an easy upgrade path for Am29200 and Am29205<sup>TM</sup> microcontroller-based products.

The Am29245 microcontroller is available in a 196-pin PQFP package. Of the available 196 pins, 144 are signal inputs and outputs, 36 are power and ground connections, and 16 are no-connects.

#### Am29243 Microcontroller

With DRAM parity support and a full MMU, the Am29243 data microcontroller is recommended for communications applications that require high-speed data movement and fast protocol processing in a fault-tolerant environment.

Both the Am29243 and Am29240 microcontrollers support fly-by DMA at 100 Mbytes/sec for LANs and switching applications, and a two-cycle Multiply Accumulate function for DSP applications. The low power requirements make either microcontroller a good choice for field-deployed devices.

The Am29243 microcontroller is available in a 196-pin PQFP package. Of the available 196 pins, 150 are signal inputs and outputs, 36 are power and ground connections, and 8 are no-connects.

#### **RELATED AMD PRODUCTS**

#### 29K Family Devices

| Part No. | Description                                                |  |  |  |
|----------|------------------------------------------------------------|--|--|--|
| Am29000™ | 32-Bit RISC Microprocessor                                 |  |  |  |
| Am29005™ | Low-Cost 32-Bit RISC Microprocessor with No MMU and No BTC |  |  |  |
| Am29030™ | 32-Bit RISC Microprocessor with 8-Kbyte Instruction Cache  |  |  |  |
| Am29035™ | 32-Bit RISC Microprocessor with 4-Kbyte Instruction Cache  |  |  |  |
| Am29050™ | 32-Bit RISC Microprocessor with On-Chip Floating Point     |  |  |  |
| Am29200  | 32-Bit RISC Microcontroller                                |  |  |  |
| Am29205  | Low-Cost RISC Microcontroller with 16-Bit Bus Interface    |  |  |  |

#### 29K™ Family Development Support Products

Contact your local AMD representative for information on the complete set of development support tools. The following software and hardware development products are available on several hosts:

- Optimizing compilers for common high-level lanquages
- Assembler and utility packages
- Source- and assembly-level software debuggers
- Target-resident development monitors
- Simulators
- Execution boards

## **Third-Party Development Support Products**

The Fusion29K Program of Partnerships for Application Solutions provides the user with a vast array of products designed to meet critical time-to-market needs. Products/solutions available from the AMD Fusion29K Partners include

- Silicon products
- Software generation and debug tools
- Hardware development tools

- Board level products
- Laser printer solutions
- Multiuser, kernel, and real-time operating systems
- Graphics solutions
- Networking and communication solutions
- Manufacturing support
- Custom software consulting, support, and training

#### Table D-1 Product Comparison—Am29200 Microcontroller Family

| FEATURE                                                                                               | Am29205<br>Microcontroller                                      | Am29200<br>Microcontroller                                              | Am29245<br>Microcontroller                                              | Am29240<br>Microcontroller                                              | Am29243<br>Microcontroller                                                     |
|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| Instruction Cache                                                                                     | _                                                               | _                                                                       | 4 Kbytes                                                                | 4 Kbytes                                                                | 4 Kbytes                                                                       |
| Data Cache                                                                                            | _                                                               |                                                                         |                                                                         | 2 Kbytes                                                                | 2 Kbytes                                                                       |
| Integer Multiplier                                                                                    | Software                                                        | Software                                                                | Software                                                                | 32 x 32-bit                                                             | 32 x 32-bit                                                                    |
| мми                                                                                                   |                                                                 |                                                                         | 1 TLB<br>16 Entry                                                       | 1 TLB<br>16 Entry                                                       | 2 TLBs<br>32 Entry                                                             |
| Data Bus Width<br>Internal<br>External                                                                | 32 bits<br>16 bits                                              | 32 bits<br>32 bits                                                      | 32 bits<br>32 bits                                                      | 32 bits<br>32 bits                                                      | 32 bits<br>32 bits                                                             |
| ROM Interface Banks Width ROM Size (Max/Bank) Boot-up ROM Width Burst-mode access                     | 3<br>16 bits only<br>4 Mbytes<br>16 bits<br>Not Supported       | 4<br>8, 16, 32 bits<br>16 Mbytes<br>8, 16, 32 bits<br>Supported         | 4<br>8, 16, 32 bits<br>16 Mbytes<br>8, 16, 32 bits<br>Supported         | 4<br>8, 16, 32 bits<br>16 Mbytes<br>8, 16, 32 bits<br>Supported         | 4<br>16, 32 bits<br>16 Mbytes<br>8, 16, 32 bits<br>Supported                   |
| DRAM Interface Banks Width Size: 32-bit mode Size: 16-bit mode Video DRAM Initial/Burst Access Cycles | 4<br>16 bits only<br>—<br>8 Mbytes/bank<br>Not Supported<br>3/2 | 4<br>16, 32 bits<br>16 Mbytes/bank<br>8 Mbytes/bank<br>Supported<br>3/2 | 4<br>16, 32 bits<br>16 Mbytes/bank<br>8 Mbytes/bank<br>Supported<br>2/1 | 4<br>16, 32 bits<br>16 Mbytes/bank<br>8 Mbytes/bank<br>Supported<br>2/1 | 4<br>8, 16, 32 bits<br>16 Mbytes/bank<br>8 Mbytes/bank<br>Not Supported<br>2/1 |
| On-Chip DMA Width (ext. peripherals) Externally Controlled GREQ/GACK Access GREQ/GACK Burst TDMA      | 8, 16 bits<br>1 Channel<br>No<br>No<br>No                       | 8, 16, 32 bits<br>2 Channels<br>Yes<br>No<br>Yes                        | 8, 16, 32 bits<br>2 Channels<br>Yes<br>Yes<br>Yes                       | 8, 16, 32 bits<br>4 Channels<br>Yes<br>Yes<br>Yes                       | 8, 16, 32 bits<br>4 Channels<br>Yes<br>Yes<br>Yes                              |
| Double-Frequency<br>CPU Option                                                                        | No                                                              | No                                                                      | No                                                                      | Yes                                                                     | Yes                                                                            |
| Low Voltage Operation                                                                                 | No                                                              | No                                                                      | Yes                                                                     | Yes                                                                     | Yes                                                                            |
| PIA PIA Ports Data Width Cycles                                                                       | 2<br>8, 16 bits<br>3                                            | 6<br>8, 16, 32 bits<br>3                                                | 6<br>8, 16, 32 bits<br>2                                                | 6<br>8, 16, 32 bits<br>2                                                | 6<br>8, 16, 32 bits<br>2                                                       |
| Programmable I/O Port<br>Signals                                                                      | 8                                                               | 16                                                                      | 16                                                                      | 16                                                                      | 16                                                                             |
| Serial Ports Ports DSR DTR                                                                            | 1 Port<br>Not Supported<br>Not Supported                        | 1 Port<br>Supported<br>Supported                                        | 1 Port<br>Supported<br>Supported                                        | 2 Ports<br>1 Port Supported<br>1 Port Supported                         | 2 Ports<br>1 Port Supported<br>1 Port Supported                                |
| Interrupt Controller External Interrupt Pins External Trap and Warn                                   | 2                                                               | 4                                                                       | 4                                                                       | 4                                                                       | 4                                                                              |
| Pins                                                                                                  | 0                                                               | 3                                                                       | 3                                                                       | 3                                                                       | 3                                                                              |
| Parallel Port Controller Full-Word Transfer                                                           | Yes<br>No                                                       | Yes<br>Yes                                                              | Yes<br>Yes                                                              | Yes<br>Yes                                                              | Yes<br>Yes                                                                     |
| JTAG Testing                                                                                          | No                                                              | Yes                                                                     | Yes                                                                     | Yes                                                                     | Yes                                                                            |
| Serializer/Deserializer                                                                               | Yes                                                             | Yes                                                                     | Yes                                                                     | Yes                                                                     | No                                                                             |
| DRAM Parity                                                                                           | No                                                              | No                                                                      | No                                                                      | No                                                                      | Yes                                                                            |
| Pin Count and Package                                                                                 | 100 PQFP                                                        | 168 PQFP                                                                | 196 PQFP                                                                | 196 PQFP                                                                | 196 PQFP                                                                       |
| Processor Clock Rate                                                                                  | 16 MHz                                                          | 16, 20 MHz                                                              | 16 MHz                                                                  | 20, 25, 33 MHz                                                          | 20, 25, 33 MHz                                                                 |



#### KEY FEATURES AND BENEFITS

The Am29240 microcontroller series extends the line of RISC microcontrollers based on the 29K architecture, providing performance upgrades to the Am29205 and Am29200 microcontrollers. The RISC microcontroller product line allows users to benefit from the very high performance of the 29K architecture, while also capitalizing on the very low system cost made possible by the integration of processor and peripherals.

The Am29240 microcontroller series expands the price/performance range of systems that can be built with the 29K Family. The Am29240 microcontroller series is fully software compatible with the Am29000, Am29005, Am2903, Am29035, and Am29050 microprocessors, as well as the Am29200 and Am29205 microcontrollers. It can be used in existing 29K Family microcontroller applications without software modifications.

## **On-Chip Caches**

The Am29240 microcontroller series incorporates a 4-Kbyte, two-way instruction cache that supplies most processor instructions without wait states at the processor frequency. For best performance, the instruction cache supports critical-word-first reloading with fetch-through, so that the processor receives the required instruction and the pipeline restarts with minimum delay. The instruction cache has a valid bit per word to minimize the reload overhead. All cache array elements are visible to software for testing and preload.

The Am29240 and Am29243 microcontrollers incorporate a 2-Kbyte, two-way set-associative data cache. The data cache appears in the execute stage of the processor pipeline, so that loaded data is available immediately to the next instruction. This provides the maximum performance for loads without requiring load scheduling. The data cache performs critical-word-first, wraparound, burst-mode refill with load-through. This minimizes the time the processor waits on external data as well as minimizing the reload time. The data cache uses a write-through policy with a two-entry write buffer. Byte, half-word, and word reads and writes are supported. All cache array elements are visible to software for testing and preload.

# Single-Cycle Multiplier

The Am29240 and Am29243 microcontrollers incorporate a full combinatorial multiplier that accepts two 32-bit input operands and produces a 32-bit result in a single cycle. The multiplier can produce a 64-bit result in two cycles. The multiplier permits maximum performance without requiring instruction scheduling, since the latency of the multiply is the same as the latency of other integer operations. High-performance multiplication benefits imaging, signal processing, and state modeling applications.

## Complete Set of Common System Peripherals

The Am29240 microcontroller series minimizes system cost by incorporating a complete set of system facilities commonly found in embedded applications, eliminating the cost of additional components. The on-chip functions include: a ROM controller, a DRAM controller, a peripheral interface adapter, a DMA controller, a programmable I/O port, a parallel port, two serial ports, and an interrupt controller. A video interface is also included in the Am29240 and Am29245 microcontrollers for printer, scanner, and other imaging applications. These facilities allow many simple systems to be built using only the Am29240 microcontroller series, external ROM, and/or DRAM memory.

#### **ROM Controller**

The ROM controller supports four individual banks of ROM or other static memory, each with its own timing characteristics. Each ROM bank may be a different size and may be either 8, 16, or 32 bits wide. The ROM banks can appear as a contiguous memory area of up to 64 Mbyte in size. The ROM controller also supports byte, half-word, and word writes to the ROM memory space for devices such as flash EPROMs and SRAMs.

#### **DRAM Controller**

The DRAM controller supports four separate banks of dynamic memory. Each bank may be a different size and may be either 16 or 32 bits wide. The DRAM banks can appear as a contiguous memory area of up to 64 Mbyte in size. To further enhance the performance, the DRAM controller supports two-cycle accesses, with single-cycle page-mode and burst-mode accesses.

#### Peripheral Interface Adapter

The Peripheral Interface Adapter (PIA) permits glueless interfacing to as many as six external peripheral chips. The PIA allows for additional system features implemented by external peripheral chips.

#### **DMA Controller**

The DMA controller provides up to four channels for transferring data between the DRAM and internal or external peripherals. The DMA channels are double buffered to relax constraints on reload time.

#### I/O Port

The I/O port permits direct access to 16 individually programmable external input/output signals. Eight of these signals can be configured to cause interrupts.

#### **Parallel Port**

The parallel port implements a bidirectional IBM PC-compatible parallel interface to a host processor.

#### Serial Port

The serial port implements up to two full-duplex UARTs.

#### Serializer/Deserializer

The serializer/deserializer (video interface) permits direct connection to a number of laser marking engines, video displays, or raster input devices such as scanners.

#### Interrupt Controller

The interrupt controller generates and reports the status of interrupts caused by on-chip peripherals.

#### **Wide Range of Price/Performance Points**

To reduce design costs and time-to-market, the product designer can use the Am29200 microcontroller family and one basic system design as the foundation for an entire product line. From this design, numerous implementations of the product at various levels of price and performance may be derived with minimum time, effort, and cost.

The Am29240 RISC microcontroller series supports this capability through various combinations of on-chip caches, programmable memory widths, programmable wait states, burst-mode and page-mode access support, bus compatibility, and 29K Family software compatibility. A system can be upgraded without hardware and software redesign using various memory architectures.

Within the Am29240 microcontroller series, the external interfaces operate at frequencies in the range of 16 to 25 MHz, and the processor operates at frequencies in the range of 16 to 33 MHz. The internal processor core can operate either at the interface frequency or twice this frequency. For example, the processor can operate at 33 MHz while the interface operates at 16.5 MHz.

The ROM controller accommodates memories that are either 8, 16, or 32 bits wide, and the DRAM controller accommodates dynamic memories that are either 16 or 32 bits wide. This unique feature provides a flexible interface to low-cost memory as well as a convenient, flexible upgrade path. For example, a system can start with a 16-bit memory design and can subsequently improve performance by migrating to a 32-bit memory design. One particular advantage is the ability to add memory in half-megabyte increments. This provides significant cost savings for applications that do not require larger memory upgrades.

The Am29200, Am29205, Am29240, Am29245, and Am29243 microcontrollers allow users to address an extremely wide range of cost performance points, with higher performance and lower cost than existing designs based on CISC microprocessors.

#### **Glueless System Interfaces**

The Am29240 microcontroller series also minimizes system cost by providing a glueless attachment to external ROMs, DRAMs, and other peripheral components. Processor outputs have edge-rate control that allows them to drive a wide range of load capacitances with low noise and ringing. This eliminates the cost of external logic and buffering.

#### **Bus- and Software-Compatibility**

Compatibility within a processor family is critical for achieving a rational, easy upgrade path. The Am29240 processors are all members of a bus-compatible series of RISC microcontrollers. All members of this family, the Am29205, Am29200, Am29240, Am29245, and Am29243 microcontrollers, allow improvements in price, performance, and system capabilities without requiring that users redesign their system hardware or software. Bus compatibility ensures a convenient upgrade path for future systems.

The Am29240 microcontroller series is available in a 196-pin plastic quad flat-pack (PQFP) package. The Am29240 microcontroller series is signal-compatible with the Am29205 and the Am29200 microcontrollers.

Moreover, the Am29240 microcontroller series is binary compatible with existing RISC microcontrollers and other members of the 29K Family (the Am29000, Am29005, Am29030, Am29035, and Am29050 microprocessors, as well as the Am29205 and Am29200 microcontrollers). The Am29240 microcontroller series provides a migration path to low-cost, high-performance, highly integrated systems from other 29K Family members, without requiring expensive rewrites of application software.

# Complete Development and Support Environment

A complete development and support environment is vital for reducing a product's time-to-market. Advanced Micro Devices has created a standard development environment for the 29K Family of processors. In addition, the Fusion29K third-party support organization provides the most comprehensive customer/partner program in the embedded processor market.

Advanced Micro Devices offers a complete set of hardware and software tools for design, integration, debugging, and benchmarking. These tools, which are available now for the 29K Family, include the following:

- High C® 29K optimizing C compiler with assembler, linker, ANSI library functions, and 29K architectural simulator
- XRAY29K<sup>™</sup> source-level debugger
- MiniMON29K<sup>TM</sup> debug monitor
- A complete family of demonstration and development boards



In addition, Advanced Micro Devices has developed a standard host interface (HIF) specification for operating system services, the Universal Debug Interface (UDI) for seamless connection of debuggers to ICEs and target hardware, and extensions for the UNIX common object file format (COFF).

This support is augmented by an engineering hotline, an on-line bulletin board, and field application engineers.

#### PERFORMANCE OVERVIEW

The Am29240 microcontroller series offers a significant margin of performance over CISC microprocessors in existing embedded designs, since the majority of processor features were defined for the maximum achievable performance at very low cost. This section describes the features of the Am29240 microcontroller series from the point of view of system performance.

#### **Instruction Timing**

The Am29240 microcontroller series uses an arithmetic/logic unit, a field shift unit, and a prioritizer to execute most instructions. Each of these is organized to operate on 32-bit operands and provide a 32-bit result. All operations are performed in a single cycle.

The performance degradation of load and store operations is minimized in the Am29240 microcontroller series by overlapping them with instruction execution, by taking advantage of pipelining, by an on-chip data cache, and by organizing the flow of external data into the processor so that the impact of external accesses is minimized.

#### **Pipelining**

Instruction operations are overlapped with instruction fetch, instruction decode and operand fetch, instruction execution, and result write-back to the Register File. Pipeline forwarding logic detects pipeline dependencies and routes data as required, avoiding delays that might arise from these dependencies.

Pipeline interlocks are implemented by processor hardware. Except for a few special cases, it is not necessary to rearrange programs to avoid pipeline dependencies, although this is sometimes desirable for performance.

#### On-Chip Instruction and Data Caches

On chip instruction and data caches satisfy most processor fetches without wait states, even when the processor operates at twice the system frequency. The caches are pipelined for best performance. The reload policies minimize the amount of time spent waiting for reload, while optimizing the benefit of locality of reference.

#### **Burst-Mode and Page-Mode Memories**

The Am29240 microcontroller series directly supports burst-mode memories. The burst-mode memory supplies instructions at the maximum bandwidth, without the complexity of an external cache or the performance degradation due to cache misses.

The processor can also use the page-mode capability of common DRAMs to improve the access time in cases where page-mode accesses can be used. This is particularly useful in very low-cost systems with 16-bit-wide DRAMs, where the DRAM must be accessed twice for each 32-bit operand.

#### Instruction Set Overview

All 29K Family members employ a three-address instruction set architecture. The compiler or assembly-language programmer is given complete freedom to allocate register usage. There are 192 general-purpose registers, allowing the retention of intermediate calculations and avoiding needless data destruction. Instruction operands may be contained in any of the general-purpose registers, and the results may be stored into any of the general-purpose registers.

The Am29240 microcontroller series instruction set contains 117 instructions that are divided into nine classes. These classes are integer arithmetic, compare, logical, shift, data movement, constant, floating point, branch, and miscellaneous. The floating-point instructions are not executed directly, but are emulated by trap handlers.

All directly implemented instructions are capable of executing in one processor cycle, with the exception of interrupt returns, loads, and stores.

#### **Data Formats**

The Am29240 microcontroller series defines a word as 32 bits of data, a half-word as 16 bits, and a byte as 8 bits. The hardware provides direct support for word-integer (signed and unsigned), word-logical, word-boolean, half-word integer (signed and unsigned), and character data (signed and unsigned).

Word-boolean data is based on the value contained in the most significant bit of the word. The values TRUE and FALSE are represented by the most significant bit values 1 and 0, respectively.

Other data formats, such as character strings, are supported by instruction sequences. Floating-point formats (single and double precision) are defined for the processor; however, there is no direct hardware support for these formats in the Am29240 microcontroller series.



#### Protection

The Am29240 microcontroller series offers two mutually exclusive modes of execution, the user and supervisor modes, that restrict or permit accesses to certain processor registers and external storage locations.

The register file may be configured to restrict accesses to supervisor-mode programs on a bank-by-bank basis.

#### **Memory Management Unit**

The Am29240 microcontroller series provides a memory-management unit (MMU) for translating virtual addresses into physical addresses. The page size for translation ranges from 1 Kbyte to 16 Mbyte in powers of four. The Am29245 and Am29240 microcontrollers each have a single, 16-entry TLB. The Am29243 microcontroller has dual 16-entry TLBs, each capable of mapping pages of different size.

#### Interrupts and Traps

When an Am29240 microcontroller series takes an interrupt or trap, it does not automatically save its current state information in memory. This lightweight interrupt and trap facility greatly improves the performance of temporary interruptions such as simple operating-system calls that require no saving of state information.

In cases where the processor state must be saved, the saving and restoring of state information is under the control of software. The methods and data structures used to handle interrupts—and the amount of state saved—may be tailored to the needs of a particular system.

Interrupts and traps are dispatched through a 256-entry vector table that directs the processor to a routine that handles a given interrupt or trap. The vector table may be relocated in memory by the modification of a proces-

sor register. There may be multiple vector tables in the system, though only one is active at any given time.

The vector table is a table of pointers to the interrupt and trap handlers, and requires only 1 Kbyte of memory. The processor performs a vector fetch every time an interrupt or trap is taken. The vector fetch requires at least three cycles, in addition to the number of cycles required for the basic memory access.

#### **DEBUGGING AND TESTING**

The Am29240 microcontroller series provides debugging and testing features at both the software and hardware levels.

Software debugging is facilitated by the instruction trace facility and instruction breakpoints. Instruction tracing is accomplished by forcing the processor to trap after each instruction has been executed. Instruction breakpoints are implemented by the HALT instruction or by a software trap.

The processor provides several additional features to assist system debugging and testing:

- The Test/Development Interface is composed of a group of pins that indicate the state of the processor and control the operation of the processor.
- A Traceable Cache feature permits a hardware-development system to track accesses to the on-chip caches, permitting a high level of visibility into processor operation.
- An IEEE Std. 1149.1–1990 (JTAG) compliant Standard Test Access Port and Boundary-Scan Architecture. The Test Access Port provides a scan interface for testing processor and system hardware in a production environment, and contains extensions that allow a hardware-development system to control and observe the processor without interposing hardware between the processor and system.

# CONNECTION DIAGRAM Top Side View

#### 196-Pin PQFP (Plastic Quad Flat Pack) Package



Notes: Pin 1 marked for orientation.



# PQFP PIN DESIGNATION – Sorted by Pin NUMBER

| PIN NO. | PIN NAME        | PIN NO. | PIN NAME          | PIN NO. | PIN NAME           | PIN NO. | PIN NAME           |
|---------|-----------------|---------|-------------------|---------|--------------------|---------|--------------------|
| 1       | V <sub>cc</sub> | 50      | V <sub>cc</sub>   | 99      | V <sub>cc</sub>    | 148     | V <sub>cc</sub>    |
| 2       | MEMCLK          | 51      | Reserved          | 100     | Reserved           | 149     | Reserved           |
| 3       | MEMDRV          | 52      | Reserved          | 101     | Reserved           | 150     | PIO12              |
| 4       | INCLK           | 53      | TXDB3             | 102     | A23                | 151     | PIO11              |
| 5       | ID31            | 54      | RXDB <sup>3</sup> | 103     | A22                | 152     | PIO10              |
| 6       | ID30            | 55      | DTRA              | 104     | A21                | 153     | PIO9               |
| 7       | ID29            | 56      | RXDA              | 105     | A20                | 154     | PIO8               |
| 8       | ID28            | 57      | UCLK              | 106     | A19                | 155     | PIO7               |
| 9       | ID27            | 58      | DSRA              | 107     | A18                | 156     | PIO6               |
| 10      | ID26            | 59      | TXDA              | 108     | A17                | 157     | PIO5               |
| 11      | ID25            | 60      | ROMCS3            | 109     | A16                | 158     | PIO4               |
| 12      | ID24            | 61      | ROMCS2            | 110     | _V <sub>ss</sub>   | 159     | V <sub>ss</sub>    |
| 13      | V <sub>ss</sub> | 62      | ROMCS1            | 111     | V <sub>cc</sub>    | 160     | V <sub>cc</sub>    |
| 14      | V <sub>cc</sub> | 63      | ROMCS0            | 112     | A15                | 161     | PIO3               |
| 15      | ID23            | 64      | V <sub>cc</sub>   | 113     | A14                | 162     | PIO2               |
| 16      | ID22            | 65      | V <sub>ss</sub>   | 114     | A13                | 163     | PiO1               |
| 17      | ID21            | 66      | BURST             | 115     | A12                | 164     | PIO0               |
| 18      | ID20            | 67      | RSWE              | 116     | A11                | 165     | TDO                |
| 19      | ID19            | 68      | ROMOE             | 117     | A10                | 166     | STAT2              |
| 20      | ID18            | 69      | RAS3              | 118     | A9                 | 167     | STAT1              |
| 21      | ID17            | 70      | RAS2              | 119     | A8                 | 168     | STAT0              |
| 22      | ID16            | 71      | RAS1              | 120     | V <sub>ss</sub>    | 169     | VDAT <sup>2</sup>  |
| 23      | V <sub>ss</sub> | 72      | RAS0              | 121     | V <sub>cc</sub>    | 170     | PSYNC <sup>2</sup> |
| 24      | V <sub>cc</sub> | 73      | CAS3              | 122     | A7                 | 171     | V <sub>ss</sub>    |
| 25      | ID15            | 74      | CAS2              | 123     | A6                 | 172     | V <sub>cc</sub>    |
| 26      | ID14            | 75      | V <sub>cc</sub>   | 124     | A5                 | 173     | GREQ               |
| 27      | ID13            | 76      | V <sub>ss</sub>   | 125     | A4                 | 174     | DREQB              |
| 28      | ID12            | 77      | CAS1              | 126     | A3                 | 175     | DREQA              |
| 29      | ID11            | 78      | CAS0              | 127     | A2                 | 176     | TDMA               |
| 30      | ID10            | 79      | TR/OE             | 128     | A1                 | 177     | TRAP0              |
| 31      | ID9             | 80      | WE                | 129     | A0                 | 178     | TRAP1              |
| 32      | ID8             | 81      | GACK              | 130     | V <sub>ss</sub>    | 179     | INTRO              |
| 33      | V <sub>ss</sub> | 82      | PIACS5            | 131     | V <sub>cc</sub>    | 180     | INTR1              |
| 34      | V <sub>cc</sub> | 83      | PIACS4            | 132     | BOOTW              | 181     | INTR2              |
| 35      | ID7             | 84      | PIACS3            | 133     | WAIT               | 182     | INTR3              |
| 36      | ID6             | 85      | PIACS2            | 134     | PAUTOFD            | 183     | V <sub>ss</sub>    |
| 37      | ID5             | 86      | V <sub>cc</sub>   | 135     | PSTROBE            | 184     | V <sub>cc</sub>    |
| 38      | ID4             | 87      | V <sub>ss</sub>   | 136     | PWE                | 185     | WARN               |
| 39      | ID3             | 88      | PIACS1            | 137     | POE                | 186     | VCLK <sup>2</sup>  |
| 40      | ID2             | 89      | PIACS0            | 138     | PACK               | 187     | LSYNC <sup>2</sup> |
| 41      | ID1             | 90      | PIÁWE             | 139     | PBUSY              | 188     | TMS                |
| 42      | ID0             | 91      | PIAOE             | 140     | V <sub>ss</sub>    | 189     | TRST               |
| 43      | V <sub>ss</sub> | 92      | R/W               | 141     | V <sub>cc</sub>    | 190     | TCK                |
| 44      | V <sub>cc</sub> | 93      | DACKB             | 142     | PIO15              | 191     | TDI                |
| 45      | IDP3 1,3        | 94      | DACKA             | 143     | PIO14              | 192     | RESET              |
| 46      | IDP2 1,3        | 95      | DACKD3            | 144     | PIO13              | 193     | CNTL1              |
| 47      | IDP1 1,3        | 96      | DACKC3            | 145     | DREQD3             | 194     | CNTL0              |
| 48      | IDP0 1, 3       | 97      | Reserved          | 146     | DREQC <sup>3</sup> | 195     | TRIST              |
| 49      | V <sub>ss</sub> | 98      | V <sub>ss</sub>   | 147     | V <sub>ss</sub>    | 196     | V <sub>ss</sub>    |

Notes: All values are typical and preliminary.

<sup>1.</sup> Defined as a no-connect on the Am29240 microcontroller.

<sup>2.</sup> Defined as a no-connect on the Am29243 microcontroller.

<sup>3.</sup> Defined as a no-connect on the Am29245 microcontroller.

# PQFP PIN DESIGNATION - Sorted by Pin NAME

| PIN NAME           | PIN NO. | PIN NAME            | PIN NO. | PIN NAME           | PIN NO. | PIN NAME          | PIN NO. |
|--------------------|---------|---------------------|---------|--------------------|---------|-------------------|---------|
| A0                 | 129     | ID5                 | 37      | PIAWE              | 90      | TR/OE             | 79      |
| A1                 | 128     | ID6                 | 36      | PIO0               | 164     | TRAP0             | 177     |
| A2                 | 127     | ID7                 | 35      | PIO1               | 163     | TRAP1             | 178     |
| A3                 | 126     | ID8                 | 32      | PIO2               | 162     | TRIST             | 195     |
| A4                 | 125     | ID9                 | 31      | PIO3               | 161     | TRST              | 189     |
| A5                 | 124     | ID10                | 30      | PIO4               | 158     | TXDA              | 59      |
| A6                 | 123     | ID11                | 29      | PIO5               | 157     | TXDB <sup>3</sup> | 53      |
| A7                 | 122     | 1D12                | 28      | PIO6               | 156     | UCLK              | 57      |
| A8                 | 119     | ID13                | 27      | PIO7               | 155     | V <sub>cc</sub>   | 1       |
| A9                 | 118     | ID14                | 26      | PIO8               | 154     | V <sub>cc</sub>   | 14      |
| A10                | 117     | ID15                | 25      | PIO9               | 153     | V <sub>cc</sub>   | 24      |
| A11                | 116     | 1D16                | 22      | PIO10              | 152     | V <sub>cc</sub>   | 34      |
| A12                | 115     | ID17                | 21      | PIO11              | 151     | V <sub>cc</sub>   | 44      |
| A13                | 114     | ID18                | 20      | PIO12              | 150     | V <sub>cc</sub>   | 50      |
| A14                | 113     | ID19                | 19      | PIO13              | 144     | V <sub>cc</sub>   | 64      |
| A15                | 112     | ID20                | 18      | PIO14              | 143     | V <sub>cc</sub>   | 75      |
| A16                | 109     | ID21                | 17      | PIO15              | 142     | V <sub>cc</sub>   | 86      |
| A17                | 108     | ID22                | 16      | POE                | 137     | V <sub>cc</sub>   | 99      |
| A18                | 107     | ID23                | 15      | PSTROBE            | 135     | V <sub>cc</sub>   | 111     |
| A19                | 106     | 1D24                | 12      | PSYNC <sup>2</sup> | 170     | V <sub>cc</sub>   | 121     |
| A20                | 105     | 1D25                | 11      | PWE                | 136     | V <sub>cc</sub>   | 131     |
| A21                | 104     | ID26                | 10      | RAS0               | 72      | V <sub>cc</sub>   | 141     |
| A22                | 103     | ID27                | 9       | RAS1               | 71      | V <sub>cc</sub>   | 148     |
| A23                | 102     | ID28                | 88      | RAS2               | 70      | V <sub>cc</sub>   | 160     |
| BOOTW              | 132     | 1D29                | 7       | RAS3               | 69      | V <sub>cc</sub>   | 172     |
| BURST              | 66      | ID30                | 6       | Reserved           | 51      | V <sub>cc</sub>   | 184     |
| CAS0               | 78      | ID31                | 5       | Reserved           | 52      | VCLK <sup>2</sup> | 186     |
| CAS1               | 77      | IDP01,3             | 48      | Reserved           | 97      | VDAT <sup>2</sup> | 169     |
| CAS2               | 74      | IDP1 <sup>1,3</sup> | 47      | Reserved           | 100     | V <sub>ss</sub>   | 13      |
| CAS3               | 73      | IDP2 <sup>1,3</sup> | 46      | Reserved           | 101     | V <sub>ss</sub>   | 23      |
| CNTLO              | 194     | IDP3 <sup>1,3</sup> | 45      | Reserved           | 149     | V <sub>ss</sub>   | 33      |
| CNTL1              | 193     | INCLK               | 4       | RESET              | 192     | V <sub>ss</sub>   | 43      |
| DACKA              | 94      | INTRO               | 179     | ROMCS0             | 63      | V <sub>ss</sub>   | 49      |
| DACKB              | 93      | INTR1               | 180     | ROMCS1             | 62      | V <sub>ss</sub>   | 65      |
| DACKC <sup>3</sup> | 96      | INTR2               | 181     | ROMCS2             | 61      | V <sub>ss</sub>   | 76      |
| DACKD3             | 95      | INTR3               | 182     | ROMCS3             | 60      | V <sub>ss</sub>   | 87      |
| DREQA              | 175     | LSYNC <sup>2</sup>  | 187     | ROMOE              | 68      | V <sub>ss</sub>   | 98      |
| DREQB              | 174     | MEMCLK              | 2       | RSWE               | 67      | V <sub>ss</sub>   | 110     |
| DREQC3             | 146     | MEMDRV              | 3       | RXDA               | 56      | V <sub>ss</sub>   | 120     |
| DREQD3             | 145     | PACK                | 138     | RXDB <sup>3</sup>  | 54      | V <sub>ss</sub>   | 130     |
| DSRA               | 58      | PAUTOFD             | 134     | R/W                | 92      | V <sub>ss</sub>   | 140     |
| DTRA               | 55      | PBUSY               | 139     | STATO              | 168     | V <sub>ss</sub>   | 147     |
| GACK               | 81      | PIACS0              | 89      | STAT1              | 167     | V <sub>ss</sub>   | 159     |
| GREQ               | 173     | PIACS1              | 88      | STAT2              | 166     | V <sub>ss</sub>   | 171     |
| ID0                | 42      |                     | 85      | TCK                | 190     | V <sub>ss</sub>   | 183     |
| ID1<br>ID2         | 41      | PIACS3              | 84      | TDO                | 165     | V <sub>SS</sub>   | 196     |
| ID3                | 40      | PIACS4              | 83      | TDI                | 191     | WARN              | 133     |
|                    | 39      | PIACS5              | 82      | TDMA               | 176     | WARN              | 185     |
| ID4                | 38      | PIAOE               | 91      | _TMS               | 188     | WE                | 80      |

Notes: All values are typical and preliminary.

<sup>1.</sup> Defined as a no-connect on the Am29240 microcontroller.

<sup>2.</sup> Defined as a no-connect on the Am29243 microcontroller.

<sup>3.</sup> Defined as a no-connect on the Am29245 microcontroller.

## Am29240 MICROCONTROLLER LOGIC SYMBOL



#### Am29245 MICROCONTROLLER LOGIC SYMBOL



#### Am29243 MICROCONTROLLER LOGIC SYMBOL



#### ORDERING INFORMATION

#### **Standard Products**

AMD standard products are available in several packages and operating ranges. Valid order numbers are formed by a combination of the elements below.



| Valid Combinations |          |  |  |  |  |
|--------------------|----------|--|--|--|--|
| AM29240-20         |          |  |  |  |  |
| AM29240-25         | KC, KC\W |  |  |  |  |
| AM29240-33         | <u>.</u> |  |  |  |  |
| AM29243-20         |          |  |  |  |  |
| AM2924325          | KC, KC\W |  |  |  |  |
| AM29243-33         |          |  |  |  |  |
| AM29245-16         | KC, KC\W |  |  |  |  |

#### **Valid Combinations**

Valid Combinations lists configurations planned to be supported in volume. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD standard military grade products.



#### **ABSOLUTE MAXIMUM RATINGS**

Storage Temperature ......  $-65^{\circ}$ C to +125°C Voltage on any Pin with Respect to GND ...... -0.5 V to V<sub>CC</sub> +0.5 V

Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

#### **OPERATING RANGES**

#### Commercial (C) Devices

Case Temperature ( $T_C$ ) ...................................0°C to +85°C Supply Voltage ( $V_{CC}$ ) .............+4.75 V to +5.25 V

Operating ranges define those limits between which the functionality of the device is guaranteed.

## DC CHARACTERISTICS over COMMERCIAL operating ranges

| Symbol           | Parameter Description                                 | Test Conditions                                                                      | Advance i           | Unit                  |        |
|------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------|-----------------------|--------|
|                  |                                                       | rest Conditions                                                                      | Min                 | Max                   | Oiiit  |
| V <sub>IL</sub>  | Input Low Voltage                                     |                                                                                      | -0.5                | 0.8                   | ٧      |
| V <sub>IH</sub>  | Input High Voltage                                    |                                                                                      | 2.4                 | V <sub>CC</sub> + 0.5 | V      |
| VILINCLK         | INCLK Input Low Voltage                               |                                                                                      | -0.5                | 0.8                   | ٧      |
| VIHINCLK         | INCLK Input High Voltage                              |                                                                                      | 2.0                 | V <sub>CC</sub> + 0.5 | ٧      |
| V <sub>OL</sub>  | Output Low Voltage for<br>All Outputs except MEMCLK   | I <sub>OL</sub> = 3.2 mA                                                             |                     | 0.45                  | v      |
| V <sub>OH</sub>  | Output High Voltage for<br>All Outputs except MEMCLK  | I <sub>OH</sub> = -400 μA                                                            | 2.4                 |                       | ٧      |
| l <sub>LI</sub>  | Input Leakage Current (Note 1)                        | 0.45 V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> -0.45 V                                   |                     | ±10 or<br>+10/–200    | μΑ     |
| I <sub>LO</sub>  | Output Leakage Current                                | $0.45 \text{ V} \le \text{V}_{\text{OUT}} \le \text{V}_{\text{CC}} - 0.45 \text{ V}$ |                     | ±10                   | μΑ     |
| ICCOP            | Operating Power-Supply Current with respect to MEMCLK | V <sub>CC</sub> = 5.25 V, Outputs Floating;<br>Holding RESET active at<br>25 MHz     |                     | 14                    | mA/MHz |
| V <sub>OLC</sub> | MEMCLK Output Low Voltage                             | I <sub>OLC</sub> = 20 mA                                                             |                     | 0.6                   | ٧      |
| V <sub>OHC</sub> | MEMCLK Output High Voltage                            | I <sub>OHC</sub> = -20 mA                                                            | V <sub>CC</sub> 0.6 |                       | ٧      |
| IOSGND           | MEMCLK GND Short Circuit Current                      | V <sub>CC</sub> = 5.0 V                                                              | 100                 |                       | mA     |
| losvcc           | MEMCLK V <sub>CC</sub> Short Circuit Current          | V <sub>CC</sub> = 5.0 V                                                              | 100                 |                       | mA     |

Notes: The Low input leakage current for the inputs CNTL1-CNTL0, INTR3-INTR0, TRAP1-TRAP0, DREQD-DREQA, TCK, TDI, TRST, TMS, RESET, WARN, MEMDRV, WAIT, and TRIST is -200 µA. These pins have internal pull-up resistors.

#### **CAPACITANCE**

| Symbol              | Parameter Description   | Test Conditions | Advance i | Unit |       |
|---------------------|-------------------------|-----------------|-----------|------|-------|
| Symbol              |                         | lest Conditions | Min       | Max  | Oiiii |
| C <sub>IN</sub>     | Input Capacitance       |                 |           | 15   | pF    |
| C <sub>INCLK</sub>  | INCLK Input Capacitance |                 |           | 15   | pF    |
| C <sub>MEMCLK</sub> | MEMCLK Capacitance      | fC = 10 MHz     |           | 20   | pF    |
| C <sub>OUT</sub>    | Output Capacitance      |                 | ·         | 20   | pF    |
| C <sub>I/O</sub>    | I/O Pin Capacitance     |                 |           | 20   | pF    |

Notes: Limits guaranteed by characterization.

# **ADVANCE INFORMATION**

# SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges

| Symbol | Parameter Description                                             | Test Conditions (Note <sup>1</sup> ) |         | Information<br>MHz | Unit |
|--------|-------------------------------------------------------------------|--------------------------------------|---------|--------------------|------|
|        |                                                                   | (Note )                              | Min     | Max                |      |
| 1      | INCLK Period (=0.5T)                                              | Note <sup>2</sup>                    | 20      | ∞                  | ns   |
| 2      | INCLK High Time                                                   | Note <sup>2</sup>                    | 6       | ∞                  | ns   |
| 3      | INCLK Low Time                                                    | Note <sup>2</sup>                    | 6       | ∞                  | ns   |
| 4      | INCLK Rise Time                                                   | Note <sup>2</sup>                    | 0       | 3                  | ns   |
| 5      | INCLK Fall Time                                                   | Note <sup>2</sup>                    | 0       | 3                  | ns   |
| 6      | MEMCLK Delay from INCLK                                           | MEMCLK Output <sup>3</sup>           | 0       | 5                  | ns   |
|        | MEMCLK Delay (MD) from INCLK                                      | MEMCLK Input                         | 5       | 10                 | ns   |
| 7      | MEMCLK Period (T)                                                 | MEMCLK Input                         | 40      | ∞                  | ns   |
| 8      | MEMCLK High Time                                                  | MEMCLK Output <sup>3</sup>           | 0.5T -3 | ∞                  | ns   |
|        |                                                                   | MEMCLK Input                         | 11      | ∞                  | ns   |
| 9      | MEMCLK Low Time                                                   | MEMCLK Output <sup>3</sup>           | 0.5T -3 | ∞                  | ns   |
|        |                                                                   | MEMCLK Input                         | 11      | ∞                  | ns   |
| 10     | MEMCLK Rise Time                                                  | Note <sup>3</sup>                    | 0       | 4                  | ns   |
| 11     | MEMCLK Fall Time                                                  | Note <sup>3</sup>                    | 0       | 4                  | ns   |
| 12a    | Synchronous Output Valid Delay Rise Time from MEMCLK              |                                      |         |                    |      |
|        | PIO15-PIO0, STAT2-STAT0, and PIACS5-PIACS0                        | MEMCLK Output <sup>1A</sup>          | 1       | _ 11               | ns   |
|        |                                                                   | MEMCLK Input <sup>1A</sup>           | 1       | 13+ (MD-5)         | ns   |
|        | RAS3-RAS0                                                         | MEMCLK Ouput <sup>1B</sup>           | 1       | 17                 | ns   |
|        |                                                                   | MEMCLK Input <sup>1B</sup>           | 1       | 17+ (MD-5)         | ns   |
|        | All others                                                        | MEMCLK Output <sup>1C</sup>          | 1       | 10                 | ns   |
|        |                                                                   | MEMCLK Input1C                       | 1       | 12+ (MD-5)         | ns   |
| 12b    | Synchronous Output Valid Delay Fall Time from MEMCLK              |                                      |         |                    |      |
|        | PIO15-PIO0, STAT2-STAT0, and PIACS5-PIACS0                        | MEMCLK Output <sup>1A</sup>          | 1       | 10                 | ns   |
|        |                                                                   | MEMCLK Input <sup>1A</sup>           | 1       | 12+ (MD-5)         | ns   |
|        | RAS3-RAS0                                                         | MEMCLK Output <sup>1B</sup>          | 1       | 16                 | ns   |
|        |                                                                   | MEMCLK Input <sup>18</sup>           | 1       | 16+ (MD-5)         | ns   |
|        | All others                                                        | MEMCLK Output <sup>1C</sup>          | 1       | 9                  | ns   |
|        |                                                                   | MEMCLK Input <sup>1C</sup>           | 1       | 11+ (MD-5)         | ns   |
| 13     | Synchronous Output Disable Delay from MEMCLK                      | MEMCLK Output                        | 1       | 10                 | ns   |
|        | Rise                                                              | MEMCLK Input                         | 1       | 12+ (MD-5)         | ns   |
| 14     | Synchronous Input Setup Time to MEMCLK                            |                                      | 7       |                    | ns   |
| 15     | Available CAS Access Time (T <sub>CAS</sub> -T <sub>Setup</sub> ) | Parity Disabled <sup>4</sup>         | 0.4T    |                    | ns   |
|        | ·                                                                 | Parity Enabled <sup>4</sup>          | 0.4T -4 |                    | ns   |

| Symbol | Parameter Description                                  | Test Conditions<br>(Note <sup>1</sup> ) | Advance Information<br>25 MHz |     | Unit |
|--------|--------------------------------------------------------|-----------------------------------------|-------------------------------|-----|------|
|        |                                                        | (IAOLE-)                                | Min                           | Max |      |
| 16a    | Synchronous Input Hold Time to MEMCLK                  |                                         | 0                             |     | ns   |
| 16b    | Synchronous Input Hold Time to CAS3-CAS0               | Note⁴                                   | 3                             |     | ns   |
| 17     | Asynchronous Input Pulse Width                         |                                         |                               |     | ns   |
|        | LSYNC and PSYNC                                        |                                         | Note <sup>5</sup>             |     |      |
|        | All others                                             | _                                       | 4T                            |     | ns   |
| 18     | UCLK Period                                            | Note <sup>2</sup>                       | 20                            |     | ns   |
|        | VCLK Period                                            | Note <sup>2</sup>                       | 15                            |     | ns   |
| 19     | UCLK High Time                                         | Note <sup>2</sup>                       | 6                             |     | ns   |
|        | VCLK High Time                                         | Note <sup>2</sup>                       | 4                             |     | ns   |
| 20     | UCLK Low Time                                          | Note <sup>2</sup>                       | 6                             |     | ns   |
|        | VCLK Low Time                                          | Note <sup>2</sup>                       | 4                             |     | ns   |
| 21     | UCLK Rise time                                         | Note <sup>2</sup>                       | 0                             | 3   | ns   |
|        | VCLK Rise time                                         | Note <sup>2</sup>                       | 0                             | 3   | ns   |
| 22     | UCLK Fall Time                                         | Note <sup>2</sup>                       | 0                             | 3   | ns   |
|        | VCLK Fall Time                                         | Note <sup>2</sup>                       | 0                             | 3   | ns   |
| 23     | Synchronous Output Valid Delay from VCLK Rise and Fall | Note <sup>6</sup>                       | 0                             | 14  | ns   |
| 24     | Input Setup Time to VCLK Rise and Fall                 | Notes <sup>6,7</sup>                    | 9                             |     | ns   |
| 25     | Input Hold Time to VCLK Rise and Fall                  | Notes <sup>6,7</sup>                    | 0                             |     | ns   |

#### Notes:

- All outputs driving 80 pF, measured at V<sub>OL</sub> = 1.5 V and V<sub>OH</sub> = 1.5 V. For higher capacitance:
  - A. Add 1-ns output delay per 15 pF loading up to 150-pF total.
  - B. Add 1-ns output delay per 25 pF loading up to 300-pF total. In order to meet the setup time (t<sub>ASR</sub>) from A23-A0 to RAS3-RAS0 for DRAM, the capacitance loading of A23-A0 must not exceed the capacitance loading of RAS3-RAS0 by more than 150 pF.
  - C. Add 1-ns output delay per 25 pF loading up to 300-pF total.
- 2. INCLK, VCLK, and UCLK can be driven with TTL inputs. UCLK must be tied High if it is unused.
- 3. MEMCLK can drive an external load of 100 pF.
- 4. Applies to ID31-ID0 and IDP3-IDP0 for DRAM page-mode accesses only.
- LSYNC and PSYNC minimum width is two bit-times. A bit-time is one period of the internal video clock, which is determined by the CLKDIV field in the Video Control Register and VCLK.
- 6. Active VCLK edge depends on the CLKI bit in the Video Control Register.
- LSYNC and PSYNC can be treated as synchronous signals by meeting the setup and hold times, though the synchronization delay still applies.

#### **SWITCHING WAVEFORMS**



**Note**: During AC testing, all inputs are driven at  $V_{IL} = 0.45 \text{ V}$ ,  $V_{IH} = 2.4 \text{ V}$ .

# **SWITCHING TEST CIRCUIT**



#### THERMAL CHARACTERISTICS

#### **PQFP Package**



Thermal Resistance - °C/Watt

| Parameter                           | °C/Watt |
|-------------------------------------|---------|
| θ <sub>JA</sub> Junction-to-Ambient | 30      |
| θ <sub>JC</sub> Junction-to-Case    | 8       |
| θ <sub>CA</sub> Case-to-Ambient     | 22      |

## **PHYSICAL DIMENSIONS**

#### **PQB 196**

Plastic Quad Flat Pack; Trimmed and Formed (Measured in inches)





20012A CL85 04/9/93 MB

Notes: For reference only. BSC is an ANSI standard for Basic Space Centering.

# PQB 196—Plastic Quad Flat Pack; Trimmed and Formed (continued)



Detail A

#### Notes:

- 1. All dimensions are in inches.
- 2. Dimensions do not include mold protrusion.
- Coplanarity of all leads will be within 0.004 inches measured from the seating plan. Coplanarity is measured per specification 06–500.
- 4. Deviation from lead-tip true position shall be within ±0.003 inches.
- 5. Half span (center of package to lead-tip) shall be within ±0.0085 inches.

# Solder Land Recommendations-196-Lead PQFP



**PQB 196** 

Plastic Quad Flat Pack; Molded Carrier Ring (outer ring measured in millimeters)



Notes: For reference only.

# PQB 196—Plastic Quad Flat Pack with Molded Carrier Ring (continued)



# PQB 196—Plastic Quad Flat Pack with Molded Carrier Ring (continued)

#### Notes:

- All dimensions and tolerances conform to ANSI Y14.5M-1982.
- 2. Controlling dimensions: package is measured in inches and ring is measured in millimeters.
- 3. These dimensions do not include mold protrusion. Allowable mold protrusion is 0.2 mm per side.
- 4. These dimensions include mold mismatch and are measured at the parting line.
- 5. Dimensions are centered about centerline of lead material.
- 6. These dimensions are from the outside edge to the outside edge of the test points.
- 7. There are six locating holes in the ring. —B— and —C— datum holes are used for trim form and excise of the molded package only. Holes Z1 and Z2 are used for electrical testing only.
- 8. This area is reserved for vacuum pickup on each of the four corners of the ring and must be flat within 0.025 mm. No ejector pins in this area.
- 9. Datum -A- surface for seating in socket applications.
- 10. Pin one orientation with respect to carrier ring as indicated.

Trademarks Copyright © 1993 Advanced Micro Devices, Inc. All rights reserved. AMD is a registered trademark; 29K, Am29000, Am29005, Am299030, Am290305, Am29050, Am29200, Am29240, Am29240, Am29245, Traceable Cache, MiniMON29K, and XRAY29K are trademarks; and Fusion29K is a servicemark of Advanced Micro Devices, Inc. High C is a registered trademark of MetaWare, Inc. Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.