# 5800 and 5801 MIL-STD-883 COMPLIANT

## **BIMOS II LATCHED DRIVERS**

CLEAR 1 STROBE 2 V<sub>00</sub> 13 LOGIC SUPPLY 11 OUT2 IN 3 5 10 OUT3 IN 4 6 9 OUT4 GROUND 7 2 8 COMMON

Dwg. No. A-10,499D

#### ABSOLUTE MAXIMUM RATINGS at +25°C Free-Air Temperature

| Output Voltage, V <sub>CE</sub> 50 V             |
|--------------------------------------------------|
| Supply Voltage, V <sub>DD</sub> 15 V             |
| Input Voltage Range,                             |
| V <sub>IN</sub> 0.3 V to V <sub>DD</sub> + 0.3 V |
| Continuous Collector Current,                    |
| l <sub>c</sub>                                   |
| Package Power Dissipation,                       |
| P <sub>D</sub> See Graph                         |
| Operating Ambient Temperature Range,             |
| T <sub>A</sub> 55°C to +125°C                    |
| Storage Temperature Range,                       |
| T <sub>S</sub> 65°C to +150°C                    |
|                                                  |

Note: Output current rating may be limited by duty cycle, ambient temperature, air flow, and number of outputs conducting. Under any set of conditions, do not exceed a maximum junction temperature of +150°C.

Caution: CMOS devices have input static protection but are susceptible to damage when exposed to extremely high static electrical charges.

Simplifying interface between LSI and peripheral power loads, the hermetically sealed UCS5800H (4-bit) and UCS5801H (8-bit) latched drivers combine the advantages of CMOS logic and control and high-voltage, high-current bipolar output buffers. Typical applications include microprocessor interface to relays, solenoids, dc and stepper motors, printers, LED or incandescent displays requiring hermetic packaging and an operating temperature range of -55°C to +125°C.

BiMOS II latched drivers have data input rates faster than those of the original BiMOS circuits. With a 5 V logic supply, they will typically operate at better than 5 MHz. With a 12 V supply, significantly higher speeds are obtained. The CMOS inputs are compatible with standard CMOS, PMOS, and NMOS logic levels. TTL or DTL circuits may require the use of appropriate pull-up resistors.

The Darlington open-collector outputs will drive power loads rated to 50 V and 350 mA (500 mA, maximum). Integral diodes for inductive load transient suppression are included. Because of limitations on package power dissipation, the simultaneous operation of all drivers at high current can only be accomplished by a reduction in duty cycle. Outputs may be paralleled for higher load-current capability.

The 4-bit, UCS5800H is furnished in a standard 14-pin side-brazed hermetic package. The 8-bit, UCS5801H is supplied in a 22-pin side-brazed hermetic package with row spacing on 0.400" (10.16 mm) centers. To simplify circuit board layout, all outputs are opposite their respective inputs. Both packages conform to the dimensional requirements of MIL-M-38510. High-temperature reverse-bias burn-in and 100% high-reliability screening to MIL-STD-883, Class B are standard.

## **FEATURES**

- 4.4 MHz Minimum Data Input Rate
- CMOS, PMOS, NMOS, TTL Compatible Inputs
- Internal Pull-Down Resistors
- Low-Power CMOS Control and Latches
- High-Voltage, High-Current Outputs
- Transient-Protected Outputs
- Operating Temperature -55°C to +125°C
- High-Reliability Screening to MIL-STD-883, Class B

Always order by complete part number:

| Part Number | Description          |
|-------------|----------------------|
| UCS5800H883 | 4-Bit Latched Driver |
| UCS5801H883 | 8-Bit Latched Driver |

## 5800 and 5801 Bimos ii latched d<u>rivers</u>



#### UCS5801H

## TYPICAL INPUT CIRCUIT





Owg EP-010 4

Dwg. Na. A-10,498D

## 5800 AND 5801 BIMOS II LATCHED DRIVERS

ELECTRICAL CHARACTERISTICS at  $T_A = +25$  °C,  $V_{DD} = 5$  V (unless otherwise specified).

|                             |                                 |                                                     | Limits   |      |       |
|-----------------------------|---------------------------------|-----------------------------------------------------|----------|------|-------|
| Characteristic              | Symbol                          | Test Conditions                                     | Min.     | Max. | Units |
| Output Leakage Current      | I <sub>CEX</sub>                | V <sub>CE</sub> ≈ 50 V                              |          | 50   | μA    |
| Collector-Emitter           | V <sub>CE(SAT)</sub>            | I <sub>C</sub> = 100 mA                             | _        | 1.1  | ٧     |
| Saturation Voltage          | <br> -                          | I <sub>C</sub> = 200 mA                             | <u> </u> | 1.3  | ٧     |
|                             |                                 | I <sub>C</sub> = 350 mA, V <sub>DD</sub> = 7.0 V    |          | 1.6  | ٧     |
| Input Voltage               | V <sub>IN(0)</sub>              |                                                     |          | 1.0  | V     |
|                             | V <sub>IN(1)</sub>              | V <sub>DD</sub> = 12 V                              | 10.5     | _    | ٧     |
|                             |                                 | V <sub>DD</sub> = 10 V                              | 8.5      | _    | ٧     |
|                             |                                 | V <sub>DD</sub> = 5.0 V (See Note)                  | 3.5      |      | ٧     |
| Input Resistance            | R <sub>IN</sub>                 | V <sub>DD</sub> = 12 V                              | 50       |      | kΩ    |
|                             |                                 | V <sub>DD</sub> = 10 V                              | 50       | _    | kΩ    |
|                             |                                 | V <sub>DD</sub> = 5.0 V                             | 50       | _    | kΩ    |
| Supply Current              | I <sub>DD(ON)</sub>             | V <sub>DD</sub> = 12 V, Outputs Open                | -        | 2.0  | mA    |
|                             | (Each<br>Stage)                 | V <sub>DD</sub> = 10 V, Outputs Open                |          | 1.7  | mA    |
|                             |                                 | V <sub>DD</sub> = 5.0 V, Outputs Open               | T -      | 1.0  | mA    |
|                             | I <sub>DD(OFF)</sub><br>(Total) | V <sub>DD</sub> = 12 V, Outputs Open, Inputs = 0 V  | _        | 200  | μА    |
|                             |                                 | V <sub>DD</sub> = 5.0 V, Outputs Open, Inputs = 0 V | _        | 100  | μА    |
| Clamp Diode Leakage Current | l <sub>R</sub>                  | V <sub>R</sub> = 50 V                               |          | 50   | μА    |
| Clamp Diode Forward Voltage | V <sub>F</sub>                  | I <sub>F</sub> = 350 mA                             |          | 2.0  | V     |

NOTE: Operation of these devices with standard TTL or DTL may require the use of appropriate pull-up resistors to insure a minimum logic "1".



Dwg. GM-008

## 5800 and 5801 Bimos II Latched Drivers

# ELECTRICAL CHARACTERISTICS at $T_A = -55^{\circ}C$ , $V_{DD} = 5$ V (unless otherwise specified).

|                             |                      |                                                     | Limits |      |       |
|-----------------------------|----------------------|-----------------------------------------------------|--------|------|-------|
| Characteristic              | Symbol               | Test Conditions                                     | Min.   | Max. | Units |
| Output Leakage Current      | I <sub>CEX</sub>     | V <sub>CE</sub> = 50 V                              |        | 100  | μΑ    |
| Collector-Emitter           | V <sub>CE(SAT)</sub> | I <sub>C</sub> = 100 mA                             | _      | 1.3  | ٧     |
| Saturation Voltage          |                      | I <sub>C</sub> = 200 m <b>A</b>                     | _      | 1.5  | ٧     |
|                             |                      | I <sub>C</sub> = 350 mA, V <sub>DD</sub> = 7.0 V    | _      | 1.8  | V     |
| Input Voltage               | V <sub>IN(0)</sub>   |                                                     | _      | 1.0  | ٧     |
|                             | V <sub>IN(1)</sub>   | V <sub>DD</sub> = 12 V                              | 11     |      | V     |
|                             |                      | V <sub>DD</sub> = 10 V                              | 9.0    | _    | ٧     |
|                             |                      | V <sub>DD</sub> = 5.0 V (See Note)                  | 3.6    | _    | V     |
| Input Resistance            | R <sub>IN</sub>      | V <sub>DD</sub> = 12 V                              | 35     |      | kΩ    |
|                             |                      | V <sub>DO</sub> = 10 V                              | 35     | —    | kΩ    |
|                             |                      | V <sub>DD</sub> = 5.0 V                             | 35     | _    | kΩ    |
| Supply Current              | DD(ON)               | V <sub>DD</sub> = 12 V, Outputs Open                | _      | 2.5  | mA    |
|                             | (Each<br>Stage)      | V <sub>DD</sub> = 10 V, Outputs Open                | _      | 2.1  | mA    |
|                             |                      | V <sub>DD</sub> = 5.0 V, Outputs Open               | _      | 1.0  | mA    |
|                             | I <sub>DD(OFF)</sub> | V <sub>DD</sub> = 12 V, Outputs Open, Inputs = 0 V  | _      | 200  | μА    |
|                             | (Total)              | V <sub>DD</sub> = 5.0 V, Outputs Open, Inputs = 0 V | _      | 100  | μΑ    |
| Clamp Diode Leakage Current | I <sub>R</sub>       | V <sub>R</sub> = 50 V                               |        | 50   | μА    |
| Clamp Diode Forward Voltage | V <sub>F</sub>       | I <sub>F</sub> = 350 mA                             | _      | 2.1  | >     |

NOTE: Operation of these devices with standard TTL or DTL may require the use of appropriate pull-up resistors to insure a minimum logic "1".

## 5800 AND 5801 BIMOS II LATCHED DRIVERS

## ELECTRICAL CHARACTERISTICS at $T_A$ = +125°C, $V_{DD}$ = 5 V (unless otherwise specified).

|                             |                      |                                                     | Limits |      |       |
|-----------------------------|----------------------|-----------------------------------------------------|--------|------|-------|
| Characteristic              | Symbol               | Test Conditions                                     | Min.   | Max. | Units |
| Output Leakage Current      | I <sub>CEX</sub>     | V <sub>CE</sub> = 50 V                              | _      | 100  | μА    |
| Collector-Emitter           | V <sub>CE(SAT)</sub> | I <sub>C</sub> = 100 mA                             | _      | 1.3  | ٧     |
| Saturation Voltage          |                      | I <sub>C</sub> = 200 mA                             | _      | 1.5  | V     |
|                             |                      | I <sub>C</sub> = 350 mA, V <sub>DD</sub> = 7.0 V    |        | 1.8  | ٧     |
| Input Voltage               | V <sub>IN(0)</sub>   |                                                     | _      | 1.0  | V     |
|                             | V <sub>IN(1)</sub>   | V <sub>DD</sub> = 12 V                              | 10.5   | _    | V     |
|                             |                      | V <sub>DD</sub> = 10 V                              | 8.5    |      | ٧     |
|                             |                      | V <sub>DD</sub> = 5.0 V (See Note)                  | 3.5    |      | ٧     |
| Input Resistance            | R <sub>IN</sub>      | V <sub>DD</sub> = 12 V                              | 50     |      | kΩ    |
|                             |                      | V <sub>DD</sub> = 10 V                              | 50     | - I  | kΩ    |
|                             |                      | V <sub>DD</sub> = 5.0 V                             | 50     |      | kΩ    |
| Supply Current              | I <sub>DD(ON)</sub>  | V <sub>DD</sub> = 12 V, Outputs Open                |        | 2.0  | mA    |
|                             | (Each<br>Stage)      | V <sub>DD</sub> = 10 V, Outputs Open                |        | 1.7  | mA    |
|                             |                      | V <sub>DD</sub> = 5.0 V, Outputs Open               | T -    | 1.0  | mA    |
|                             | I <sub>DD(OFF)</sub> | V <sub>DD</sub> = 12 V, Outputs Open, Inputs = 0 V  |        | 200  | μА    |
|                             | (Total)              | V <sub>DD</sub> = 5.0 V, Outputs Open, Inputs = 0 V | _      | 100  | μА    |
| Clamp Diode Leakage Current | I <sub>R</sub>       | V <sub>R</sub> = 50 V                               |        | 100  | μА    |
| Clamp Diode Forward Voltage | V <sub>F</sub>       | I <sub>F</sub> = 350 mA                             | _      | 2.0  | V     |

NOTE: Operation of these devices with standard TTL or DTL may require the use of appropriate pull-up resistors to insure a minimum logic "1".



Dwg. No. A-10,895A

## **TIMING CONDITIONS** ( $T_A$ = +25°C, Logic Levels are $V_{DD}$ and Ground)

| A. | Minimum Data Active Time Before Strobe Enabled (Data Set-Up Time)      | 50 ns |
|----|------------------------------------------------------------------------|-------|
| В. | Minimum Data Active Time After Strobe Disabled (Data Hold Time)        | 50 ns |
| C. | Minimum Strobe Pulse Width                                             | 25 ns |
| Đ. | Typical Time Between Strobe Activation and Output On to Off Transition | 00 ns |
| E. | Typical Time Between Strobe Activation and Output Off to On Transition | 00 ns |
| F. | Minimum Clear Pulse Width                                              | 00 ns |
| G. | Minimum Data Pulse Width                                               | 25 ns |

Information present at an input is transferred to its latch when the STROBE is high. A high CLEAR input will set all latches to the output OFF condition regardless of the data or STROBE input levels. A high OUTPUT ENABLE will set all outputs to the OFF condition, regardless of any other input conditions. When the OUTPUT ENABLE is low, the outputs depend on the state of their respective latches.

## TRUTH TABLE

|                 | -      |       | OUTPUT<br>ENABLE | OUT |     |
|-----------------|--------|-------|------------------|-----|-----|
| IN <sub>N</sub> | STROBE | CLEAR |                  | t-1 | t   |
| 0               | 1      | 0     | 0                | Х   | OFF |
| 1               | 1      | 0     | 0                | X   | ON  |
| Х               | Х      | 1     | Х                | X   | OFF |
| X               | X      | Х     | 1                | X   | OFF |
| Χ               | 0      | 0     | 0                | ON  | ON  |
| X               | 0      | 0     | 0                | OFF | OFF |

X = Irrelevant

t-1 = Previous Output State t = Present Output State

#### TYPICAL APPLICATIONS

#### INCANDESCENT LAMP DRIVER



Dwg. No. 13,000A

#### UNIPOLAR STEPPER-MOTOR DRIVE



## UNIPOLAR WAVE DRIVE

## **UNIPOLAR 2-PHASE DRIVE**

