# IA82527 Serial Communications Controller—CAN Protocol Data Sheet Copyright © 2013 by Innovasic Semiconductor, Inc. Published by Innovasic Semiconductor, Inc. 3737 Princeton Drive NE, Suite 130, Albuquerque, NM 87107 MILES $^{\text{TM}}$ is a trademark Innovasic Semiconductor, Inc. Intel $^{\text{®}}$ is a registered trademark of Intel Corporation ## **TABLE OF CONTENTS** | 1. | Introduction | | | |----|-------------------------------------------------------------|----|--| | | 1.1 General Description | 6 | | | | 1.2 Features | 7 | | | 2. | Packaging, Pin Descriptions, and Physical Dimensions | | | | | 2.1 Packages and Pinouts | | | | | 2.1.1 PLCC Package | | | | | 2.1.2 PLCC Physical Dimensions | | | | | 2.1.3 PQFP Package | | | | | 2.1.4 PQFP Physical Dimensions | 14 | | | | 2.2 Pin/Signal Descriptions | | | | 3. | Maximum Ratings, Thermal Characteristics, and DC Parameters | 25 | | | 4. | Functional Description. | | | | | 4.1 Hardware Architecture | | | | | 4.1.1 CAN Controller | 29 | | | | 4.1.2 Message RAM | 29 | | | | 4.1.3 I/O Ports | | | | | 4.1.4 Programmable Clock Output | 30 | | | | 4.2 Address Map | | | | | 4.3 CAN Message Objects | 30 | | | 5. | AC Specifications | | | | 6. | Innovasic Part Number Cross-Reference | 53 | | | 7. | Errata | | | | | 7.1 Summary | | | | | 7.2 Detail | | | | 8. | Revision History | 57 | | | 9. | For Further Information | | | | | | | | ## **LIST OF FIGURES** | Figure 1. PLCC Package Diagram | | |---------------------------------------------------------------------------------|----| | Figure 2. PLCC Physical Dimensions | | | Figure 3. PQFP Package Diagram | 12 | | Figure 4. PQFP Physical Dimensions | 14 | | Figure 5. Functional Block Diagram | | | Figure 6. mosi/miso Connection | | | Figure 7. Mode 0 and Mode 1: General Bus Timing | 36 | | Figure 8. Mode 0 and Mode 1: Ready Timing for Read Cycle | | | Figure 9. Mode 0 and Mode 1: Ready Timing for Write Cycle with No Write Pending | 37 | | Figure 10. Mode 0 and Mode 1: Ready Timing for Write Cycle with Write Active | 38 | | Figure 11. Mode 2: General Bus Timing | 41 | | Figure 12. Mode 3: Asynchronous Operation, Read Cycle | 44 | | Figure 13. Mode 3: Asynchronous Operation, Write Cycle | 45 | | Figure 14. Mode 3: Synchronous Operation, Read Cycle Timing | 48 | | Figure 15. Mode 3: Synchronous Operation, Write Cycle Timing | 49 | | Figure 16. Serial Interface Mode: icp = 0 and cp = 0 | 52 | | Figure 17. Serial Interface Mode: $icp = 1$ and $cp = 1$ | 52 | ## **LIST OF TABLES** | Table 1. PLCC Pin List | 10 | |------------------------------------------------------------------------------|----| | Table 2. PQFP Pin List | 13 | | Table 3. Pin/Signal Descriptions | 15 | | Table 4. Absolute Maximum Ratings | | | Table 5. Thermal Characteristics | 25 | | Table 6. DC Parameters | 26 | | Table 7. ISO Physical Layer DC Parameters | 27 | | Table 8. Address Map | 31 | | Table 9. Message Object Structure | 32 | | Table 10. Mode 0 and Mode 1: General Bus and Ready Timing for 5.0V Operation | 34 | | Table 11. Mode 0 and Mode 1: General Bus and Ready Timing for 3.3V Operation | 35 | | Table 12. Mode 2: General Bus Timing for 5.0V Operation | 39 | | Table 13. Mode 2: General Bus Timing for 3.3V Operation | 40 | | Table 14. Mode 3: Asynchronous Operation Timing for 5.0V Operation | 42 | | Table 15. Mode 3: Asynchronous Operation Timing for 3.3V Operation | 43 | | Table 16. Mode 3: Synchronous Operation Timing for 5.0V Operation | 46 | | Table 17. Mode 3: Synchronous Operation Timing for 3.3V Operation | 47 | | Table 18. Serial Interface Mode Timing for 5.0V Operation | 50 | | Table 19. Serial Interface Mode Timing for 3.3V Operation | 51 | | Table 20. Innovasic Part Number Cross-Reference | 53 | | Table 21. Revision History | 57 | | | | ## 1. Introduction The Innovasic Semiconductor IA82527 Controller Area Network (CAN) Serial Communications Controller is a form, fit, and function replacement for the original Intel® 82527 Serial Communications Controller. These devices are produced using Innovasic's Managed IC Lifetime Extension System (MILES<sup>TM</sup>). This cloning technology, which produces replacement ICs beyond simple emulations, ensures complete compatibility with the original device, including any "undocumented features." Additionally, MILES<sup>TM</sup> captures the clone design in such a way that production of the clone can continue even as silicon technology advances. The IA82527 Serial Communications Controller replaces the obsolete Intel 82527 device, allowing users to retain existing board designs, software compilers/assemblers, and emulation tools, thereby avoiding expensive redesign efforts. ## 1.1 General Description CAN protocol uses a multi-master CSMA/CR (Carrier Sense, Multiple Access with Collision Resolution) bus to transfer message objects between network nodes. The IA82527 support CAN Specification 2.0 Part A and B, standard and extended message frames, and has the capability to transmit, receive, and perform message filtering on standard and extended message frames. The IA82527 can store 15 message objects of 8-byte data length. Each message object can be configured as either transmit or receive except for message object 15, which is receive-only. Message object 15 also provides a special acceptance mask designed to filter message identifiers that are received. The IA82527 also provides a programmable acceptance mask that allows users to globally mask any identifier bits of the incoming message. This global mask can be used for both standard and extended message frames. The IA82527 is capable of operating at 5.0 or 3.3 volts. This datasheet discusses both modes of operation. Where applicable, characteristics specific to either 3.3 or 5.0 volt operation are identified separately throughout this datasheet. The IA82527 is manufactured in a reliable 5-volt process technology and is available in 44-lead PLCC or PQFP RoHS packages for the automotive temperature range (-40°C to 125°C). #### 1.2 Features The primary features of the IA82527 are as follows: - CAN Protocol Support - Specification 2.0, Part A and Part B - Standard ID Data and Remote Frames - Extended ID Data and Remote Frames - CAN Bus Interface - Configurable Input Comparator - Configurable Output Driver - Programmable Bit Rate - Global Mask, Programmable - Standard Message Identifier - Extended Message Identifier - Message Objects - 14 Transmit/Receive Buffers - 1 Double Buffered Receive Buffer with Programmable Mask - Flexible Status Interface - CPU Interface Options - 16-Bit Multiplexed Intel Architecture - 8-Bit Multiplexed Intel Architecture - 8-Bit Multiplexed Non-Intel Architecture - 8-Bit Non-Multiplexed Non-Intel Architecture - Serial (SPI) - I/O Ports (2) - 8-Bit - Bidirectional - Flexible Interrupt Structure - Programmable Clock Output A detailed description of the IA82527, including the features listed above, is provided in Chapter 4, Functional Description. # 2. Packaging, Pin Descriptions, and Physical Dimensions ## 2.1 Packages and Pinouts The Innovasic Semiconductor IA82527 CAN Serial Communications Controller is available in the following RoHS packages: - 44-Pin Plastic Leaded Chip Carrier (PLCC), equivalent to original Intel PLCC package - 44-Pin Plastic Quad Flat Pack (PQFP), equivalent to original Intel QFP package ## 2.1.1 PLCC Package The pinout for the PLCC Package is as shown in Figure 1. The corresponding pinout is provided in Table 1. Figure 1. PLCC Package Diagram Table 1. PLCC Pin List | Pin | Name | | | |-----|------------------|--|--| | 1 | V <sub>cc</sub> | | | | 2 | a2/ad2/csas | | | | 3 | a1/ad1/cp | | | | 4 | a0/ad0/icp | | | | 5 | ale/as | | | | 6 | rd_n/e | | | | 7 | wr_n/wrl_n/r-w_n | | | | 8 | cs_n | | | | 9 | dsack0_n | | | | 10 | wrh_n/p2.7 | | | | 11 | int n/p2.6 | | | | Pin | Name | |-----|------------------| | 12 | p2.5 | | 13 | p2.4 | | 14 | p2.3 | | 15 | p2.2 | | 16 | p2.1 | | 17 | p2.0 | | 18 | xtal1 | | 19 | xtal2 | | 20 | V <sub>ss2</sub> | | 21 | rx1 | | 22 | rx0 | | Pin | Name | | |-----|--------------------------|--| | 23 | V <sub>ss1</sub> | | | 24 | int_n/v <sub>cc</sub> /2 | | | 25 | tx1 | | | 26 | tx0 | | | 27 | clkout | | | 28 | ready/miso | | | 29 | reset_n | | | 30 | mode1 | | | 31 | ad15/d7/p1.7 | | | 32 | ad14/d6/p1.6 | | | 33 | ad13/d5/p1.5 | | | Pin | Name | |-----|--------------| | 34 | ad12/d4/p1.4 | | 35 | ad11/d3/p1.3 | | 36 | ad10/d2/p1.2 | | 37 | ad9/d1/p1.1 | | 38 | ad8/d0/p1.0 | | 39 | a7/ad7 | | 40 | a6/ad6/sclk | | 41 | a5/ad5 | | 42 | a4/ad4/mosi | | 43 | a3/ad3/ste | | 44 | mode0 | ## 2.1.2 PLCC Physical Dimensions The physical dimensions for the PLCC are as shown in Figure 2. | Legend: | | | | |---------|--------|--------|--------| | Symbol | Min | Nom | Max | | Α | 0.1650 | _ | 0.1800 | | A1 | 0.0200 | _ | _ | | A2 | 0.1450 | _ | 0.1600 | | A3 | 0.042 | _ | 0.056 | | В | 0.0130 | 0.0170 | 0.0210 | | С | 0.0077 | _ | 0.015 | | D | 0.6850 | _ | 0.6950 | | D1 | 0.6500 | _ | 0.6560 | | D2 | 0.582 | _ | 0.638 | | Е | 0.6850 | _ | 0.6950 | | E1 | 0.6500 | _ | 0.6560 | | E2 | 0.582 | _ | 0.638 | | n | _ | 44 | _ | | n1 | _ | 11 | _ | | р | _ | 0.0500 | _ | | α | | 7° | | | 0 | | 7∘ | | Note: Controlling dimension in inches. Figure 2. PLCC Physical Dimensions ## 2.1.3 PQFP Package The pinout for the PQFP Package is as shown in Figure 3. The corresponding pinout is provided in Table 2. Figure 3. PQFP Package Diagram Table 2. PQFP Pin List | Pin | Name | | |-----|------------------|--| | 1 | wr_n/wrl_n/r-w_n | | | 2 | cs_n | | | 3 | dsack0_n | | | 4 | wrh_n/p2.7 | | | 5 | int_n/p2.6 | | | 6 | p2.5 | | | 7 | p2.4 | | | 8 | p2.3 | | | 9 | p2.2 | | | 10 | p2.1 | | | 11 | p2.0 | | | Pin | Name | |-----|--------------------------| | 12 | xtal1 | | 13 | xtal2 | | 14 | V <sub>ss2</sub> | | 15 | rx1 | | 16 | rx0 | | 17 | V <sub>ss1</sub> | | 18 | int_n/v <sub>cc</sub> /2 | | 19 | tx1 | | 20 | tx0 | | 21 | clkout | | 22 | ready/miso | | Pin | Name | |-----|--------------| | 23 | reset_n | | 24 | mode1 | | 25 | ad15/d7/p1.7 | | 26 | ad14/d6/p1.6 | | 27 | ad13/d5/p1.5 | | 28 | ad12/d4/p1.4 | | 29 | ad11/d3/p1.3 | | 30 | ad10/d2/p1.2 | | 31 | ad9/d1/p1.1 | | 32 | ad8/d0/p1.0 | | 33 | a7/ad7 | | Pin | Name | |-----|-----------------| | 34 | a6/ad6/sclk | | 35 | a5/ad5 | | 36 | a4/ad4/mosi | | 37 | a3/ad3/ste | | 38 | mode0 | | 39 | V <sub>cc</sub> | | 40 | a2/ad2/csas | | 41 | a1/ad1/cp | | 42 | a0/ad0/icp | | 43 | ale/as | | 44 | rd_n/e | # 2.1.4 PQFP Physical Dimensions The physical dimensions for the PQFP are as shown in Figure 4. | Legend: | | | | |---------|-------|-------|-------| | Symbol | Min | Nom | Max | | n | _ | 44 | - | | n1 | _ | 11 | _ | | р | _ | 0.031 | _ | | A | _ | _ | 0.096 | | A2 | _ | 0.079 | _ | | A1 | _ | 0.010 | _ | | L | 0.019 | 0.025 | 0.031 | | (F) | _ | 0.047 | _ | | E | 0.478 | 0.488 | 0.498 | | D | 0.478 | 0.488 | 0.498 | | E1 | 0.390 | 0.394 | 0.398 | | D1 | 0.390 | 0.394 | 0.398 | | С | 0.005 | 0.007 | 0.009 | | В | 0.011 | 0.014 | 0.017 | | CH | _ | 0.030 | _ | | α | 5° | _ | 16° | | β | 5° | _ | 16° | | ф | 0° | _ | 10° | Note: Controlling dimension in inches. Figure 4. PQFP Physical Dimensions ## 2.2 Pin/Signal Descriptions Descriptions of the pin and signal functions for the IA82527 Serial Communications Controller are provided in Table 3. Several of the IA82527 pins have different functions depending on the operating mode of the device. Each of the different signals supported by a pin is listed and defined in Table 3, indexed alphabetically in the first column of the table. Additionally, the name of the pin associated with the signal as well as the pin numbers for both the PLCC and PQFP packages are provided in the "Pin" column. If the signal and pin names are the same, no entry is provided in the "Pin-Name" column. Table 3. Pin/Signal Descriptions | | Pin | | | | |--------|--------------|------|------|--------------------------------------------------------------------------------------------------------| | Signal | Name | PLCC | PQFP | Description | | a0 | a0/ad0/icp | 4 | 42 | address bits 7–0. Input. Mode 3. When the IA82527 | | a1 | a1/ad1/cp | 3 | 41 | is configured to operate in the 8-bit non-multiplexed | | a2 | a2/ad2/csas | 2 | 40 | non-Intel architecture mode (Mode 3), these lines provide the 8-bit address bus input to the device. | | a3 | a3/ad3/ste | 43 | 37 | | | a4 | a4/ad4/mosi | 42 | 36 | | | a5 | a5/ad5 | 41 | 35 | | | a6 | a6/ad6/sclk | 40 | 34 | | | a7 | a7/ad7 | 39 | 33 | | | ad0 | a0/ad0/icp | 4 | 42 | address/data bits 15-0. Input/Output. Mode 1. When | | ad1 | a1/ad1/cp | 3 | 41 | the IA82527 is configured to operate in the 16-bit multiplexed Intel architecture mode (Mode 1), these | | ad2 | a2/ad2/csas | 2 | 40 | lines provide the 16-bit address bus (input) and the | | ad3 | a3/ad3/ste | 43 | 37 | 16-bit data bus (input/output) for the device. | | ad4 | a4/ad4/mosi | 42 | 36 | | | ad5 | a5/ad5 | 41 | 35 | | | ad6 | a6/ad6/sclk | 40 | 34 | | | ad7 | a7/ad7 | 39 | 33 | | | ad8 | ad8/d0/p1.0 | 38 | 32 | | | ad9 | ad9/d1/p1.1 | 37 | 31 | | | ad10 | ad10/d2/p1.2 | 36 | 30 | | | ad11 | ad11/d3/p1.3 | 35 | 29 | | | ad12 | ad12/d4/p1.4 | 34 | 28 | | | ad13 | ad13/d5/p1.5 | 33 | 27 | | | ad14 | ad14/d6/p1.6 | 32 | 26 | | | ad15 | ad15/d7/p1.7 | 31 | 25 | | Table 3. Pin/Signal Descriptions (Continued) | | Pin | | | | |--------|-------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | Name | PLCC | PQFP | Description | | ale | ale/as | 5 | 43 | address latch enable. Input. Active High. Mode 0 and Mode 1. When the IA82527 is configured to operate in either the 8-bit multiplexed Intel architecture mode (Mode 0) or the 16-bit multiplexed Intel architecture mode (Mode 1), this signal latches the address into the device during the address phase of the bus cycle. | | as | ale/as | 5 | 43 | address strobe. Input. Active High. Mode 2. When the IA82527 is configured to operate in the 8-bit multiplexed non-Intel architecture mode (Mode 2), this signal latches the address into the device during the address phase of the bus cycle. If the IA82527 is configured to operate in Mode 3 (8-bit non-multiplexed non-Intel architecture), this pin must be tied high. | | clkout | clkout | 27 | 21 | clock out. Output (push-pull). This output provides a programmable clock frequency. The frequency is set via the Clockout Register (1FH) and can range from the frequency of the xtal (crystal) input to xtal/n, where n can be an integer value from 2 through 15. This output allows the IA82527 to clock other devices such as the host CPU. For 3.3V operation the crystal or external oscillator must run at <=12 MHz to produce clock output. | | cp | a1/ad1/cp | 3 | 41 | <b>c</b> lock <b>p</b> hase. Input. Serial Interface Mode. When this input is a logic 0, data is sampled on the rising edge of sclk. When this input is a logic 1, data is sampled on the falling edge of sclk. | | cs_n | cs_n | 8 | 2 | chip select. Input. Active Low (Modes 0–3); Selectable Active Level (Serial Interface Mode). When the IA82527 is configured to operate in one of the parallel interface modes (Modes 0–3) or the Serial Interface Mode, this input, during its active state, selects the device allowing CPU access. For Serial Interface Mode operation, the active state is selectable (i.e., either high or low) via the IA8257 csas pin. | | csas | a2/ad2/csas | 2 | 40 | chip select active state. Input. Serial Interface Mode. When this input is a logic 0, the cs_n input is configured to function active low. When this input is a logic 1, the cs_n input is configured to function active high. | Table 3. Pin/Signal Descriptions (Continued) | | Pin | | | | |----------|--------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | Name | PLCC | PQFP | Description | | d0 | ad8/d0/p1.0 | 38 | 32 | data bits 7–0. Input/Output. Mode 3. When the | | d1 | ad9/d1/p1.1 | 37 | 31 | IA82527 is configured to operate in the 8-bit | | d2 | ad10/d2/p1.2 | 36 | 30 | non-multiplexed non-Intel architecture mode (Mode 3), these lines provide the 8-bit data bus to the device. | | d3 | ad11/d3/p1.3 | 35 | 29 | proriect into a sit water 2 at 15 a | | d4 | ad12/d4/p1.4 | 34 | 28 | | | d5 | ad13/d5/p1.5 | 33 | 27 | | | d6 | ad14/d6/p1.6 | 32 | 26 | | | d7 | ad15/d7/p1.7 | 31 | 25 | | | dsack0_n | dsack0_n | 9 | 3 | data and size acknowledge 0. Output. Active Low (open drain with active pull-up). Mode 3 (asynchronous operation). When the IA82527 is configured to operate in the 8-bit non-multiplexed non-Intel architecture mode (Mode 3), this signal functions as follows: when the CPU reads from the IA82527, dsack0_n active low indicates that the data is valid; when the CPU writes to the IA82527, dsack0_n active low indicates that the data has been received. Note: The active pull-up circuitry drives dsack0_n high for 10ns to raise it to a 3.0V voltage level. After that, an external pull up is required to pull dsack0_n the remainder of the way to V <sub>SS</sub> . | | е | rd_n/e | 6 | 44 | enable. Input. Active High. Mode 3 (synchronous). When the IA82527 is configured to operate in the 8-bit non-multiplexed non-Intel architecture mode (Mode 3), this signal functions as follows: when the CPU reads from or writes to the IA82527, e active high indicates that the address is valid. | | icp | a0/ad0/icp | 4 | 42 | idle <b>c</b> lock <b>p</b> olarity. Input. Serial Interface Mode. When this input is a logic 0, the polarity for the idle state of sclk is low. When this input is a logic 1, the polarity for the idle state of sclk is high. | Table 3. Pin/Signal Descriptions (Continued) | | Pin | | | | |--------|---------------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | Name | PLCC | PQFP | Description | | int_n | int_n/ V <sub>CC</sub> /2 | 24 | 18 | interrupt. Output (open collector). Active Low. On the | | | int_n/p2.6 | 11 | 5 | <ul> <li>IA82527, two pins can provide the interrupt (int_n) output; however, depending on the setting of the MUX bit in the CPU Interface Register (02H), only one of the pins will serve as the source of int_n as follows:</li> <li>PLCC Package: – When the MUX bit of the CPU Interface Register is 0, pin 24 functions as the int_n output and pin 11 functions as p2.6. – When the MUX bit of the CPU Interface Register is 1, pin 11 functions as the int_n output and pin 24 functions as V<sub>cc</sub>/2.</li> <li>PQFP Package: – When the MUX bit of the CPU Interface Register is 0, pin 18 functions as the int_n output and pin 5 functions as p2.6. – When the MUX bit of the CPU Interface Register is 1, pin 5 functions as the int_n output and pin 18 functions as V<sub>cc</sub>/2.</li> </ul> | | miso | ready/miso | 28 | 22 | master in slave out. Output (open drain). Serial Interface Mode. When the IA82527 is configured to operate with a serial interface, miso is the serial data output. | Table 3. Pin/Signal Descriptions (Continued) | | Pir | ) | | | |--------|-------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | Name | PLCC | PQFP | Description | | mode0 | mode0 | 44 | 38 | modeN (N = 1 or 0). Input. The logic levels at the | | mode1 | mode1 | 30 | 24 | <b>mode0</b> and <b>mode1</b> inputs determine the operating mode (i.e., interface type) of the IA82527 as follows: | | | | | | mode1 mode0 Interface Type | | | | | | 0 0 8-bit multiplexed Intel | | | | | | 0 1 16-bit multiplexed Intel | | | | | | 1 0 8-bit multiplexed non-Intel | | | | | | 1 1 8-bit Non-multiplexed non-Intel | | | | | | The <b>mode1</b> and <b>mode0</b> inputs are also used to establish the Serial Interface Mode as follows: when the IA82527 is reset, if • <b>mode1</b> = 0 • <b>mode0</b> = 0 • rd_n = 0 • wr n = 0 | | | | | | the Serial Interface Mode will be selected. The <b>mode1</b> and <b>mode0</b> pins are internally connected to weak pull-downs. These pins will be pulled low during reset if unconnected. Following reset, these pins will float. | | mosi | a4/ad4/mosi | 42 | 36 | master out slave in. Input. Serial Interface Mode.<br>When the IA82527 is configured to operate with a<br>serial interface, mosi is the serial data input. | Table 3. Pin/Signal Descriptions (Continued) | | Pin | | | | |--------|--------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | Name | PLCC | PQFP | Description | | p1.0 | ad8/d0/p1.0 | 38 | 32 | <b>p</b> ort <b>1</b> , bit N (N = <b>7–0</b> ). Input/Output (general- | | p1.1 | ad9/d1/p1.1 | 37 | 31 | purpose). Mode 0, Mode 2, and Serial Interface Mode. Port 1 bits <b>p1.7–p1.0</b> can be individually programmed | | p1.2 | ad10/d2/p1.2 | 36 | 30 | as inputs or outputs. Programming is accomplished by | | p1.3 | ad11/d3/p1.3 | 35 | 29 | writing to the P1CONF Register (9FH). The 8 bits of | | p1.4 | ad12/d4/p1.4 | 34 | 28 | the P1CONF Register, P1CONF7–P1CONF0, correspond directly to pins <b>p1.7–p1.0</b> . Writing a 0 to a | | p1.5 | ad13/d5/p1.5 | 33 | 27 | bit in the P1CONF Register causes the corresponding | | p1.6 | ad14/d6/p1.6 | 32 | 26 | pin to be configured as a high-impedance input. | | p1.7 | ad15/d7/p1.7 | 31 | 25 | Writing a 1 to a bit in the P1CONF Register causes the corresponding pin to be configured as a push-pull output. All Port 1 pins have weak pull-ups until the port is configured by writing to the P1CONF Register. The default value of the P1CONF Register following a reset is 00H. Data is read from Port 1 via the P1IN Register (BFH). A logic 0 for any bit in this register means that a logic 0 was read from the corresponding pin; a logic 1 for any bit means that a logic 1 was read from the corresponding pin. The default value of the P1IN Register following a reset is FFH. Data is written to Port 1 via the P1OUT Register (DFH). Writing a logic 0 to any bit in this register means that a logic 0 is written to the corresponding pin; writing a logic 1 to any bit means that a logic 1 is written to the corresponding pin. The default value of the P1OUT Register following a reset is 00H. | Table 3. Pin/Signal Descriptions (Continued) | | Pin | | | | |--------|------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | Name | PLCC | PQFP | Description | | p2.0 | p2.0 | 17 | 11 | <b>p</b> ort <b>2</b> , bit N (N = <b>7–0</b> ). Input/Output. Port 2 bits <b>p2.7</b> – | | p2.1 | p2.1 | 16 | 10 | <b>p2.0</b> , can be individually programmed as inputs or | | p2.2 | p2.2 | 15 | 9 | outputs. Programming is accomplished by writing to the P2CONF Register (AFH). The 8 bits of the | | p2.3 | p2.3 | 14 | 8 | P2CONF Register, P2CONF7–P2CONF0, correspond | | p2.4 | p2.4 | 13 | 7 | directly to pins <b>p2.7–p2.0</b> . Writing a 0 to a bit in the P2CONF Register causes the corresponding pin to be | | p2.5 | p2.5 | 12 | 6 | configured as a high-impedance input. Writing a 1 to a | | p2.6 | int_n/p2.6 | 11 | 5 | bit in the P2CONF Register causes the corresponding | | p2.7 | wrh_n/p2.7 | 10 | 4 | pin to be configured as a push-pull output. All Port 2 pins have weak pull-ups until the port is configured by writing to the P2CONF Register. The default value of the P1CONF Register following a reset is 00H. | | | | | | Data is read from Port 2 via the P2IN Register (CFH). A logic 0 for any bit in this register means that a logic 0 was read from the corresponding pin; a logic 1 for any bit means that a logic 1 was read from the corresponding pin. The default value of the P2IN Register following a reset is FFH. | | | | | | Data is written to Port 2 via the P2OUT Register (EFH). Writing a logic 0 to any bit in this register means that a logic 0 is written to the corresponding pin; writing a logic 1 to any bit means that a logic 1 is written to the corresponding pin. The default value of the P2OUT Register following a reset is 00H. Two bits of Port 2 (P2.7 and P2.6) have alternate functions based on CPU interface mode. See Section 4.1.3 I/O Ports. | | rd_n | rd_n/e | 6 | 44 | read. Input. Active Low. Mode 0 and Mode 1. When rd_n is asserted (low), it causes the IA82527 to drive the data from the location being read onto the data bus. | | ready | ready/miso | 28 | 22 | ready. Output (open drain). Active High. Mode 0 and Mode 1. When ready is asserted (high), it signals the completion of a bus cycle. The ready output is provided to force system CPU wait states as required. | Table 3. Pin/Signal Descriptions (Continued) | | Pin | | | | |---------|------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | Name | PLCC | PQFP | Description | | reset_n | reset_n | 29 | 23 | <ul> <li>reset. Input. Active Low. When the reset_n signal is asserted (low), the IA82527 is initialized. There are two reset situations:</li> <li>Cold reset is a power-on reset. As V<sub>CC</sub> is driven to a valid level (power on), the reset_n signal must be driven low for a minimum of 1 ms measured from a valid V<sub>CC</sub> level. No falling edge on the reset_n pin is required during a cold reset.</li> <li>For warm reset, V<sub>CC</sub> remains at a valid level (i.e., power is already on and remains on) while reset_n is driven low for a minimum of 1 ms.</li> </ul> | | r-w_n | wr_n/wrl_n/r-w_n | 7 | 1 | read-write. Input. Active High (read)-Active Low (write). Mode 2 and Mode 3. When r-w_n is high, it signals a read cycle. When r-w_n is low, it signals a write cycle. | | rx0 | rx0 | 22 | 16 | Receive (rx), lines 0 and 1. Input. Pins rx0 and rx1 | | rx1 | rx1 | 21 | 15 | <ul> <li>are the inputs to the IA82527 from the CAN bus lines. These pins connect internally to the receiver input comparator. Serial data from the CAN bus can be received using both rx0 and rx1 or by using only rx0 as follows:</li> <li>When the CoBy Bit in the Bus Configuration Register (2FH) is a 0, rx0 and rx1 are connected to the input comparator rx0 is connected to the non-inverting input and rx1 is connected to the inverting input). A recessive level is read when rx0 &gt; rx1. A dominant level is read when rx1 &gt; rx0.</li> <li>When the CoBy Bit in the Bus Configuration Register (2FH) is a 1, input comparison is disabled, and rx0, which is still connected to the non-inverting input of the comparator, is the CAN bus line input. For this configuration, the DcR0 bit of the Bus Configuration Register must be a 0.</li> <li>After a cold reset (power on), the default configuration is the use of both rx0 and rx1 for the CAN bus input.</li> </ul> | | sclk | a6/ad6/sclk | 40 | 34 | serial clock. Input. Serial Interface Mode. The sclk pin is the serial clock input to the IA82527 (slave device). The clock signal is provided by the master device. | Table 3. Pin/Signal Descriptions (Continued) | | Pin | | | | |--------------------|---------------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | Name | PLCC | PQFP | Description | | ste | a3/ad3/ste | 43 | 37 | <ul> <li>synchronization transmission enable. Input. Serial interface Mode. The logic level at the ste pin enables the transmission of the synchronization bytes through the IA82527 miso pin while the master device transmits the Address and Control Byte as follows:</li> <li>When a logic 0 is placed on the ste pin, the synchronization bytes sent through the miso pin are 00H and 00H.</li> <li>When a logic 1 is placed on the ste pin, the synchronization bytes sent through the miso pin are AAH and 55H.</li> <li>The IA82527 sends the synchronization bytes after the program than been accorded.</li> </ul> | | tx0 | tx0 | 26 | 20 | cs_n signal has been asserted Transmit (tx), lines 0 and 1. Output (push-pull). Pins | | tx1 | tx1 | 25 | 19 | tx0 and tx1 are the outputs from the IA82527 to the CAN bus lines. | | | | | | During a recessive bit, <b>tx0</b> is high and <b>tx1</b> is low. During a dominant bit, <b>tx0</b> is low and <b>tx1</b> is high. | | V <sub>cc</sub> | V <sub>CC</sub> | 1 | 39 | Power ( <b>V</b> <sub>CC</sub> ). This pin provides power for the IA82527 device. It must be connected to a +5V DC power source. | | V <sub>cc</sub> /2 | int_n/ V <sub>cc</sub> /2 | 24 | 18 | <ul> <li>Reference Voltage, ISO Physical Layer (V<sub>CC</sub>/2).</li> <li>Output. The V<sub>CC</sub>/2 pin provides a reference voltage for the ISO low-speed physical layer:</li> <li>2.38V DC (minimum) to 2.60V DC (maximum) (V<sub>CC</sub> = +5.0V; I<sub>OUT</sub> ≤ 75 μA)</li> <li>1.46V DC (minimum) to 1.688V DC (maximum) (V<sub>CC</sub> = +3.3V; I<sub>OUT</sub> ≤ 75 μA)</li> <li>This pin only functions as V<sub>CC</sub>/2 when the MUX bit of</li> </ul> | | V <sub>SS1</sub> | V <sub>SS1</sub> | 23 | 17 | the CPU Interface Register (02H) is 1. Ground, Digital ( <b>V</b> <sub>SS1</sub> ). This pin provides the digital | | | | | | ground (0V) for the IA82527. It must be connected to a V <sub>ss</sub> board plane. | | V <sub>SS2</sub> | V <sub>SS2</sub> | 20 | 14 | Ground, Analog ( $V_{SS2}$ ). This pin provides the ground (0V) for the IA82527 analog comparator. It must be connected to a $V_{SS}$ board plane. | | wr_n | wr_n/wrl_n/r-w_n | 7 | 1 | write. Input. Active Low. Mode 0. When wr_n is asserted (low), it signals a write cycle. | Table 3. Pin/Signal Descriptions (Continued) | | Pin | | | | |--------|------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | Name | PLCC | PQFP | Description | | wrh_n | wrh_n/p2.7 | 10 | 4 | write high byte. Input. Active Low. Mode 1. When wrh_n is asserted (low), it signals a write cycle for the high byte of data (bits 15–8). | | wrl_n | wr_n/wrl_n/r-w_n | 7 | 1 | <ul><li>write low byte. Input. Active Low. Mode 1. When wrl_n is asserted (low), it signals a write cycle for the low byte of data (bits 7–0).</li></ul> | | xtal1 | xtal1 | 18 | 12 | Crystal (xtal) 1. Input. The xtal1 pin is the input connection for an external crystal that drives the IA82527 internal oscillator. (When an external crystal is used, it is connected between this pin and the xtal2 pin—see next table entry.) If an external oscillator or clock source is used to drive the IA82527 instead of a crystal, the xtal1 pin is the input for this clock source. | | xtal2 | xtal2 | 19 | 13 | Crystal (xtal) 2. Output (push-pull). The xtal2 pin is the output connection for an external crystal that drives the IA82527 internal oscillator. (When an external crystal is used, it is connected between this pin and the xtal1 pin—see previous table entry.) If an external oscillator or clock source is used to drive the IA82527 instead of a crystal, xtal2 must be left unconnected (i.e., must be floated). Additionally, the xtal2 output must not be used as a clock source for other system components. | # 3. Maximum Ratings, Thermal Characteristics, and DC Parameters For the Innovasic Semiconductor IA82527 Serial Communications Controller, the absolute maximum ratings, thermal characteristics, and DC parameters are provided in Tables 4 through 6, respectively. Additionally, the DC parameters of the ISO Physical Layer are provided in Table 7. **Table 4. Absolute Maximum Ratings** | Parameter | Rating | |-------------------------------------------------------------------|--------------------------------| | Storage Temperature | −55°C to +150°C | | Case Temperature under Bias | -40°C to +125°C | | Supply Voltage with Respect to V <sub>ss</sub> | -0.3V to +7.0V | | Voltage on Pins other than Supply with Respect to V <sub>ss</sub> | -0.3V to V <sub>DD</sub> +0.3V | **Table 5. Thermal Characteristics** | Symbol | Characteristic | Value | Units | |-----------------|------------------------------|----------------------------------|-------| | $T_A$ | Ambient Temperature | -40°C to 125°C | °C | | P <sub>D</sub> | Power Dissipation | MHz × ICC × V/1000 | W | | Θ <sub>Ja</sub> | 44-Pin PLCC Package | 30 | °C/W | | | 44-Pin PQFP Package | 38.4 | C/VV | | T <sub>J</sub> | Average Junction Temperature | $T_A + (P_D \times \Theta_{Ja})$ | °C | Table 6. DC Parameters | Symbol | Parameter | Min | Max | Units | Notes | |----------------------|-----------------------|-----------------------|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> | Supply Voltage | 3.0 | 5.5 | V | _ | | V <sub>IL</sub> | Voltage, Input Low | ı | 0.8 | V | All pins except XTAL1, rx0 for comparator bypass mode | | V <sub>IL1</sub> | Voltage, Input Low | - | 0.3*V <sub>CC</sub> | V | XTAL1, rx0 for comparator bypassed | | V <sub>IH</sub> | Voltage, Input High | 2.4 | _ | V | reset_n hysteresis = 200mV<br>All pins except XTAL1, rx0 for<br>comparator bypass mode | | V <sub>IH1</sub> | Voltage, Input High | 0.7* V <sub>CC</sub> | _ | V | XTAL1, rx0 for comparator bypassed | | V <sub>OL</sub> | Voltage, Output Low | - | 0.45 | V | ISO Physical Layer DC Parameters (see Table 7). All pins except tx0, tx1, XTAL2, I <sub>OL</sub> = 1.6 mA. | | V <sub>OH</sub> | Voltage, Output High | V <sub>CC</sub> - 0.8 | - | V | ISO Physical Layer DC Parameters tx0, tx1, XTAL2 (see Table 7). CLKOUT I <sub>OH</sub> = -80 μA. All other I <sub>OH</sub> pins = -200 μA. | | I <sub>LEAK</sub> | Input Leakage Current | _ | ±10 | μA | $V_{SS} < V_{IN} < V_{CC}$ | | C <sub>IN</sub> | Pin Capacitance | - | 10 | pF | f <sub>CRYSTAL</sub> = 1 KHz | | I <sub>CC</sub> | Supply Current | _ | 3 | mA/MHz | $f_{CRYSTAL}$ = 16 MHz, all pins are driven to $V_{SS}$ or $V_{CC}$ | | I <sub>SLEEP-E</sub> | Sleep Current | _ | 800 | μA | V <sub>CC</sub> /2 enabled, no load | | I <sub>SLEEP-D</sub> | Sleep Current | _ | 150 | | V <sub>CC</sub> /2 disabled | | I <sub>PD</sub> | Power-Down Current | _ | 25 | | xtal1 clocked, all pins driven to $V_{\text{SS}}$ or $V_{\text{CC}}$ | **Table 7. ISO Physical Layer DC Parameters** | Signal | Parameter | Min | Max | Units | Notes | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------|---------------------------|----------|------------------------------------------------------------------------------| | rx0 & rx1, | Input Voltage | -0.5 | $V_{CC} + 0.5$ | V | _ | | tx0 & tx1 | Common Mode Range | $V_{ss} + 1.0$ | V <sub>CC</sub> - 1.0 | V | _ | | | Differential Input Threshold | ±100 | _ | mV | _ | | | Delay 1:<br>receive comparator input delay +<br>tx0/tx1 output delay | 1 | 60 (@5.0V)<br>110 (@3.3V) | ns<br>ns | Load on $tx0/tx1 = 100 pF$ ,<br>rx0/rx1 differential = +100<br>mV to -100 mV | | | Delay 2:<br>rx0 pin delay (comparator<br>bypassed) +<br>tx0/tx1 output delay | - | 50 (@5.0V)<br>60 (@3.3V) | ns<br>ns | Load on tx0/tx1 = 100 pF | | | Source Current on tx0, tx1 | -10 | _ | mΑ | $V_{OUT} = V_{CC} - 1.0 \text{ V}$ | | | Sink Current on tx0, tx1 | 10 | _ | mΑ | $V_{OUT} = 1.0 \text{ V}$ | | | Input Hysteresis for rx0/rx1 | - | 0 | V | _ | | V <sub>CC</sub> /2 | Deference Voltage | 2.38 | 2.62 | V | $I_{OUT} \le 75 \ \mu A, \ V_{CC} = 5.0 \ V$ | | | Reference Voltage | 1.46 | 1.688 | V | $I_{OUT} \le 75 \mu A, V_{CC} = 3.3 V$ | | All ratings listed are for the temperature range $T_A = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ ( $V_{CC} = 5\text{V} \pm 10\%$ ) or ( $V_{CC} = 3.0 -3.6\text{V}$ ). | | | | | | # 4. Functional Description #### 4.1 Hardware Architecture A block diagram of the IA82527 CAN Serial Communications Controller is shown in Figure 5. The primary architectural features of the device are as follows: - CAN Controller - Message RAM - CPU Interface - I/O Ports - Programmable Clock Output These features are briefly described in the following subsections. Figure 5. Functional Block Diagram #### 4.1.1 CAN Controller The CAN Controller block of the IA82527 supports the interface to the CAN Bus via the rx0, rx1, tx0, and tx1 lines. The CAN Controller manages the transceiver logic, error management logic, and the message objects, controlling the data stream between the Message RAM (parallel data) and the CAN Bus (serial data). #### 4.1.2 Message RAM The Message RAM block of the IA82527 provides the interface buffer between the system CPU and the CAN Bus. The IA82527 Message RAM provides storage for 15 message objects of 8-byte data length. The Message RAM is Dual Port RAM allowing the CPU and the CAN controller simultaneous access to the Message RAM. #### 4.1.3 CPU Interface The IA82527 is can be interfaced to many commonly used microcontrollers. There are four parallel interface options and a serial interface option. Different interface options, or modes, are selected using interface mode pins, mode1 and mode0. The parallel interface modes that can be selected are as follows: - 8-bit Intel multiplexed address and data buses - 16-bit Intel multiplexed address and data buses - 8-bit non- Intel multiplexed address and data buses - 8-bit non-multiplexed address and data buses The serial interface mode is fully compatible with the Motorola<sup>®</sup> SPI protocol and will interface to most commonly used serial interfaces. The serial interface is implemented in slave mode only, and responds to the master using the specially designed serial interface protocol. The serial interface mode interconnection scheme is shown in Figure 6. Figure 6. mosi/miso Connection #### 4.1.3 I/O Ports The IA82527 contains two 8-bit General Purpose Input Output (GPIO) ports. Each GPIO port is selectable or programmable as either an input or an output. CPU interface modes may use some of the GPIO pins or signals, precluding their use as GPIO. Six bits of GPIO Port 2 (p2.5 to p2.0) are always available as GPIO. GPIO Port 2 bits 6 and 7 (p2.6 and p2.7) have alternate functions as the alternate source for int\_n and as the wrh\_n input for CPU mode 2 and may be available as GPIO depending on the CPU mode. GPIO Port 1 is available for use as GPIO in CPU modes 0, 2, and SPI and is not available in CPU modes 1 and 3. ### 4.1.4 Programmable Clock Output Using an oscillator, clock divider register, and a driver circuit, the IA82527 provides a programmable clock output. The output frequency range available is from the external crystal frequency to that frequency divided by 15. The clock output allows the IA82527 to drive other devices such as the host CPU. The slew rate of the clkout signal is selectable via the CLKOUT Register (1FH). ## 4.2 Address Map The IA82527 includes 256 8-bit locations that provide device configuration registers and message storage. The address map is shown in Table 8. #### 4.3 CAN Message Objects Each CAN message object has a unique identifier and can be configured as either transmit or receive, except for message object 15. Message object 15 is a double-buffered receive-only buffer with a special mask design to allow select groups of different message identifiers to be received. Each message object contains registers for control and status bits. All message objects have separate transmit and receive interrupts and status bits that allow the host CPU to determine when a message frame has been sent or received. The IA82527 implements a global masking feature that allows the user to globally mask any identifier bits of the incoming message. This mask is programmable, which permits application-specific message identification. The Message Object Structure is shown in Table 9. Table 8. Address Map | Address | Register/Message | |---------|-------------------------------| | 00H | Control Register | | 01H | Status Register | | 02H | CPU Interface Register | | 03H | Reserved | | 04-05H | High-Speed Read Register | | 06-07H | Global Mask—Standard | | 08-0BH | Global Mask—Extended | | 0C-0FH | Message 15 Mask | | 10-1EH | Message 1 | | 1FH | CLKOUT Register | | 20-2EH | Message 2 | | 2FH | Bus Configuration Register | | 30-3EH | Message 3 | | 3FH | Bit Timing Register 0 | | 40–4EH | Message 4 | | 4FH | Bit Timing Register 1 | | 50-5EH | Message 5 | | 5FH | Interrupt Register | | 60-6EH | Message 6 | | 6FH | Reserved | | 70H-7EH | Message 7 | | 7FH | Reserved | | 80–8EH | Message 8 | | 8FH | Reserved | | 90-9EH | Message 9 | | 9FH | P1CONF Register | | A0-AEH | Message 10 | | AFH | P2CONF Register | | B0-BEH | Message 11 | | BFH | P1IN Register | | C0-CEH | Message 12 | | CFH | P2IN Register | | D0-DEH | Message 13 | | DFH | P1OUT Register | | E0-EEH | Message 14 | | EFH | P2OUT Register | | F0-FEH | Message 15 | | FFH | Serial Reset Address Register | **Table 9. Message Object Structure** | Offset | | |-------------------|--------------------------------| | (Base Address +n) | Message Component | | +0 | Control Register 0 | | +1 | Control Register 1 | | +2 | Arbitration Register 0 | | +3 | Arbitration Register 1 | | +4 | Arbitration Register 2 | | +5 | Arbitration Register 3 | | +6 | Message Configuration Register | | +7 | Data Byte 0 | | +8 | Data Byte 1 | | +9 | Data Byte 2 | | +10 | Data Byte 3 | | +11 | Data Byte 4 | | +12 | Data Byte 5 | | +13 | Data Byte 6 | | +14 | Data Byte 7 | # 5. AC Specifications The AC characteristics of the IA82527 are provided in the figures and tables of this chapter. The IA82527 can be configured to operate in the following parallel and serial CPU interface modes: - Mode 0: 8-Bit Multiplexed Intel Architecture - Mode 1: 16-Bit Multiplexed Intel Architecture - Mode 2: 8-Bit Multiplexed Non-Intel Architecture - Mode 3: 8-Bit Non-Multiplexed Non-Intel Architecture - Serial Interface Mode The AC characteristics of these modes in operation are provided as follows: - Mode 0 and Mode 1: General Bus Timing (Tables 10 and 11/Figure 7) - Mode 0 and Mode 1: Ready Timing for Read Cycle (Table 10 and 11/Figure 8) - Mode 0 and Mode 1: Ready Timing for Write Cycle with No Write Pending (Table 10 and 11/Figure 9) - Mode 0 and Mode 1: Ready Timing for Write Cycle with Write Pending (Table 10 and 11/Figure 10) - Mode 2: General Bus Timing (Table 12 and 13/Figure 11) - Mode 3: Asynchronous Operation, Read Cycle (Table 14 and 15/Figure 12) - Mode 3: Asynchronous Operation, Write Cycle (Table 14 and 15/Figure 13) - Mode 3: Synchronous Operation, Read Cycle (Table 16 and 17/Figure 14) - Mode 3: Synchronous Operation, Write Cycle (Table 16 and 17/Figure 15) - Serial Interface Mode: icp = 0 and cp = 0 (Table 18 and 19/Figure 16) - Serial Interface Mode: icp = 1 and cp = 1 (Table 18 and 19/Figure 17) Table 10. Mode 0 and Mode 1: General Bus and Ready Timing for 5.0V Operation | Symbol | Parameter | Minimum | Maximum | |---------------------|------------------------------------------------------------------------------------|-------------------------|----------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | t <sub>AVLL</sub> | Address Valid to ale Low | 7.5 ns | _ | | t <sub>LLAX</sub> | Address Hold after ale Low | 10 ns | _ | | t <sub>LHLL</sub> | ale High Time | 30 ns | _ | | t <sub>LLRL</sub> | ale Low to rd_n Low | 20 ns | _ | | t <sub>CLLL</sub> | cs_n Low to ale Low | 10 ns | _ | | $t_{QVWH}$ | Data Setup to wr_n or wrh_n High | 27 ns | _ | | $t_{WHQX}$ | Input Data Hold after wr_n or wrh_n High | 10 ns | _ | | t <sub>WLWH</sub> | wr_n or wrh_n Pulse Width | 30 ns | _ | | t <sub>WHLH</sub> | wr_n or wrh_n High to Next ale High | 8 ns | _ | | t <sub>WHCH</sub> | wr_n or wrh_n High to cs_n High | 0 ns | _ | | t <sub>RLRH</sub> | rd_n Pulse Width. This time is long enough to initiate a double | 40 ns | _ | | | read cycle by loading the High Speed Registers (04H, 05H), but is | | | | | too short to read from 04H and 05H (see t <sub>RLDV</sub> ). | | | | t <sub>RLDV</sub> | rd_n Low to Data Valid (only for Registers 02H, 04H, 05H) | 0 ns | 55 ns | | t <sub>RLDV1</sub> | rd_n Low Data to Data Valid (for all Registers except 02H, 04H, | _ | 1.5 t <sub>MCLK</sub> + | | | 05H) for Read Cycle without a Previous Write <sup>a</sup> | | 100 ns | | t <sub>RLDV1</sub> | rd_n Low Data to Data Valid (for all Registers except 02H, 04H, | _ | 3.5 t <sub>MCLK</sub> + | | | 05H) for Read Cycle with a Previous Write | | 100 ns | | t <sub>RHDZ</sub> | Data Float after rd_n High | 0 ns | 45 ns | | t <sub>CLYV</sub> | cs_n Low to ready Setup (Load Capacitance on the ready Output | - | 32 ns | | | $= 50 \text{ pF}, V_{OL} = 1.0 \text{ V}$ | | | | | cs_n Low to ready Setup (Load Capacitance on the ready Output | _ | 40 ns | | | $= 50 \text{ pF}, V_{OL} = 0.45 \text{ V}$ | | | | $t_{WLYZ}$ | wr_n or wrh_n Low to ready Float for a Write Cycle if No Previous Write is Pending | _ | 145 ns | | 10/7 | End of Last Write to ready Float for a Write Cycle if a Previous | _ | 2 t <sub>MCLK</sub> + | | HYZ | Write Cycle is Active <sup>b</sup> | | 100 ns | | t <sub>RLYZ</sub> | rd_n Low to ready Float (for all registers except 02H, 04H, 05H) | <del> </del> _ | 2 t <sub>MCLK</sub> + | | 'RLYZ | for Read Cycle without a Previous Write <sup>a</sup> | | 100 ns | | t <sub>RLYZ</sub> | rd_n Low to ready Float (for all registers except 02H, 04H, 05H) | _ | 4 t <sub>MCLK</sub> + | | TRLIZ | for Read Cycle with a Previous Write | | 100 ns | | t <sub>WHDV</sub> | wr_n or wrh_n High to Output Data Valid on Port 1 or Port 2 | t <sub>MCLK</sub> | 2 t <sub>MCLK</sub> + | | | | | 500 ns | | $t_{COPO}$ | clkout Period (CD <sub>V</sub> is the value loaded in the CLKOUT Register | (CD <sub>V</sub> + 1) × | _ | | | representing the clkout divisor) | tosc | | | t <sub>CHCL</sub> | clkout High Period (CD <sub>√</sub> is the value loaded in the CLKOUT | | (CD <sub>V</sub> + 1) × | | | Register representing the clkout divisor) | , , | $\frac{1}{2} t_{OSC} + 15$ | <sup>&</sup>lt;sup>a</sup>A "Read Cycle without a Previous Write" is where a read cycle follows a write cycle and there is greater than 2×t<sub>MCLK</sub> between the rising edge of wr\_n or wrh\_n and the falling edge of rd\_n. <sup>&</sup>lt;sup>b</sup>A "Previous Write Cycle is Active" is where the rising edge of wr\_n or wrh\_n for the second write is less than 2×t<sub>MCLK</sub> after the rising edge of wr\_n or wrh\_for the first write. Table 11. Mode 0 and Mode 1: General Bus and Ready Timing for 3.3V Operation | Symbol | Parameter | Minimum | Maximum | |---------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | t <sub>AVLL</sub> | Address Valid to ale Low | 7.5 ns | _ | | t <sub>LLAX</sub> | Address Hold after ale Low | 10 ns | _ | | t <sub>LHLL</sub> | ale High Time | 30 ns | _ | | t <sub>LLRL</sub> | ale Low to rd_n Low | 20 ns | _ | | t <sub>CLLL</sub> | cs_n Low to ale Low | 10 ns | _ | | $t_{QVWH}$ | Data Setup to wr_n or wrh_n High | 27 ns | _ | | t <sub>WHQX</sub> | Input Data Hold after wr_n or wrh_n High | 10 ns | _ | | t <sub>WLWH</sub> | wr_n or wrh_n Pulse Width | 30 ns | _ | | t <sub>WHLH</sub> | wr_n or wrh_n High to Next ale High | 8 ns | _ | | t <sub>WHCH</sub> | wr_n or wrh_n High to cs_n High | 0 ns | _ | | t <sub>RLRH</sub> | rd_n Pulse Width. This time is long enough to initiate a double | 40 ns | _ | | | read cycle by loading the High Speed Registers (04H, 05H), but is | | | | | too short to read from 04H and 05H (see t <sub>RLDV</sub> ). | | | | t <sub>RLDV</sub> | rd_n Low to Data Valid (only for Registers 02H, 04H, 05H) | 0 ns | 75 ns | | t <sub>RLDV1</sub> | rd_n Low Data to Data Valid (for all Registers except 02H, 04H, | _ | 1.5 t <sub>MCLK</sub> + | | | 05H) for Read Cycle without a Previous Write <sup>a</sup> | | 100 ns | | t <sub>RLDV1</sub> | rd_n Low Data to Data Valid (for all Registers except 02H, 04H, | _ | 3.5 t <sub>MCLK</sub> + | | | 05H) for Read Cycle with a Previous Write | | 100 ns | | t <sub>RHDZ</sub> | Data Float after rd_n High | 0 ns | 50 ns | | t <sub>CLYV</sub> | cs_n Low to ready Setup (Load Capacitance on the ready Output = $50 \text{ pF}$ , $V_{OL} = 1.0 \text{ V}$ ) | _ | 32 ns | | | cs_n Low to ready Setup (Load Capacitance on the ready Output = $50 \text{ pF}$ , $V_{OL} = 0.45 \text{ V}$ ) | _ | 40 ns | | t <sub>WLYZ</sub> | wr_n or wrh_n Low to ready Float for a Write Cycle if No Previous Write is Pending | - | 145 ns | | HYZ | End of Last Write to ready Float for a Write Cycle if a Previous Write Cycle is Active <sup>b</sup> | _ | 2 t <sub>MCLK</sub> +<br>100 ns | | t <sub>RLYZ</sub> | rd_n Low to ready Float (for all registers except 02H, 04H, 05H) for Read Cycle without a Previous Write <sup>a</sup> | _ | 2 t <sub>MCLK</sub> +<br>100 ns | | t <sub>RLYZ</sub> | rd_n Low to ready Float (for all registers except 02H, 04H, 05H) for Read Cycle with a Previous Write | _ | 4 t <sub>MCLK</sub> + 100 ns | | t <sub>WHDV</sub> | wr_n or wrh_n High to Output Data Valid on Port 1 or Port 2 | t <sub>MCLK</sub> | 2 t <sub>MCLK</sub> + 500 ns | | t <sub>COPO</sub> | clkout Period (CD <sub>V</sub> is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times t_{OSC}$ | - | | t <sub>CHCL</sub> | clkout High Period (CD <sub>V</sub> is the value loaded in the CLKOUT | (CD <sub>V</sub> + 1) × | (CD <sub>V</sub> + 1) × | | OFFICE | Register representing the clkout divisor) | | ½ t <sub>OSC</sub> + 15 | <sup>&</sup>lt;sup>a</sup>A "Read Cycle without a Previous Write" is where a read cycle follows a write cycle and there is greater than 2×t<sub>MCLK</sub> between the rising edge of wr\_n or wrh\_n and the falling edge of rd\_n. <sup>&</sup>lt;sup>b</sup>A "Previous Write Cycle is Active" is where the rising edge of wr\_n or wrh\_n for the second write is less than 2×t<sub>MCLK</sub> after the rising edge of wr\_n or wrh\_for the first write. Figure 7. Mode 0 and Mode 1: General Bus Timing Figure 8. Mode 0 and Mode 1: Ready Timing for Read Cycle Figure 9. Mode 0 and Mode 1: Ready Timing for Write Cycle with No Write Pending Figure 10. Mode 0 and Mode 1: Ready Timing for Write Cycle with Write Active Table 12. Mode 2: General Bus Timing for 5.0V Operation | Symbol | Parameter | Minimum | Maximum | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | t <sub>AVSL</sub> | Address Valid to as Low | 7.5 ns | - | | t <sub>SLAX</sub> | Address Hold after as Low | 10 ns | _ | | t <sub>ELDZ</sub> | Data Float after e Low | 0 ns | 45 ns | | | e High to Data Valid for Registers 02H, 04H, 05H | 0 ns | 45 ns | | | e High to Data Valid (all Registers except for 02H, 04H, | _ | 1.5 t <sub>mclk</sub> + 100 | | t <sub>EHDV</sub> | o5H) for Read Cycle without a Previous Write <sup>a</sup> e High to Data Valid (all Registers except for 02H, 04H, 05H) for Read Cycle with a Previous Write | _ | 3.5 t <sub>mclk</sub> + 100<br>ns | | t <sub>QVEL</sub> | Data Setup to e Low | 30 ns | _ | | t <sub>ELQX</sub> | Input Data Hold after e Low | 20 ns | _ | | t <sub>ELDV</sub> | e Low to Output Data Valid on Port 1/2 | t <sub>mclk</sub> | 2 t <sub>mclk</sub> + 500 ns | | t <sub>EHEL</sub> | e High Time | 45 ns | | | t <sub>ELEL</sub> | End of previous write (Last E Low) to E Low for Write Cycle | 2 t <sub>mclk</sub> | | | t <sub>SHSL</sub> | as High Time | 30 ns | _ | | t <sub>RSEH</sub> | Setup Time of r-w_n to e High | 30 ns | _ | | t <sub>SLEH</sub> | as Low to e High | 20 ns | _ | | t <sub>CLSL</sub> | cs_n Low to as Low | 20 ns | _ | | t <sub>ELCH</sub> | e Low to cs_n High | 0 ns | _ | | t <sub>COPD</sub> | clkout Period (CD <sub>V</sub> is the value loaded in the CLKOUT Register representing the clkout divisor) | (CD <sub>V</sub> + 1) × t <sub>OSC</sub> | | | t <sub>CHCL</sub> | clkout High Period ( $CD_V$ is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} - 10$ | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} + 15$ | <sup>&</sup>lt;sup>a</sup>A "Read Cycle without a Previous Write" is where a read cycle follows a write cycle and where the falling edge of e for the write and the rising edge of e for the read are separated by at least $2 \times t_{MCLK}$ . Table 13. Mode 2: General Bus Timing for 3.3V Operation | Symbol | Parameter | Minimum | Maximum | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | t <sub>AVSL</sub> | Address Valid to as Low | 7.5 ns | - | | t <sub>SLAX</sub> | Address Hold after as Low | 10 ns | _ | | t <sub>ELDZ</sub> | Data Float after e Low | 0 ns | 45 ns | | | e High to Data Valid for Registers 02H, 04H, 05H | 0 ns | 45 ns | | | e High to Data Valid (all Registers except for 02H, 04H, | _ | 1.5 t <sub>mclk</sub> + 100 | | t <sub>EHDV</sub> | o5H) for Read Cycle without a Previous Write <sup>a</sup> e High to Data Valid (all Registers except for 02H, 04H, 05H) for Read Cycle with a Previous Write | _ | 3.5 t <sub>mclk</sub> + 100<br>ns | | t <sub>QVEL</sub> | Data Setup to e Low | 30 ns | _ | | t <sub>ELQX</sub> | Input Data Hold after e Low | 20 ns | _ | | t <sub>ELDV</sub> | e Low to Output Data Valid on Port 1/2 | t <sub>mclk</sub> | 2 t <sub>mclk</sub> + 500 ns | | t <sub>EHEL</sub> | e High Time | 45 ns | | | t <sub>ELEL</sub> | End of previous write (Last E Low) to E Low for Write Cycle | 2 t <sub>mclk</sub> | | | t <sub>SHSL</sub> | as High Time | 30 ns | _ | | t <sub>RSEH</sub> | Setup Time of r-w_n to e High | 30 ns | _ | | t <sub>SLEH</sub> | as Low to e High | 20 ns | _ | | t <sub>CLSL</sub> | cs_n Low to as Low | 20 ns | _ | | t <sub>ELCH</sub> | e Low to cs_n High | 0 ns | _ | | t <sub>COPD</sub> | clkout Period (CD <sub>V</sub> is the value loaded in the CLKOUT Register representing the clkout divisor) | (CD <sub>V</sub> + 1) × t <sub>OSC</sub> | | | t <sub>CHCL</sub> | clkout High Period ( $CD_V$ is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} - 10$ | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} + 15$ | <sup>&</sup>lt;sup>a</sup>A "Read Cycle without a Previous Write" is where a read cycle follows a write cycle and where the falling edge of e for the write and the rising edge of e for the read are separated by at least $2 \times t_{MCLK}$ . Figure 11. Mode 2: General Bus Timing Table 14. Mode 3: Asynchronous Operation Timing for 5.0V Operation | Symbol | Parameter | Minimum | Maximum | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | t <sub>AVCL</sub> | Address or r-w_n Valid to cs_n Low Setup | 3 ns | _ | | t <sub>CLDV</sub> | cs_n Low to Data Valid (for High-Speed Registers 02H, 04H, and 05H) | 0 ns | 55 ns | | | cs_n Low to Data Valid (for Low-Speed Registers) Read Cycle without Previous Write <sup>a</sup> | 0 ns | 1.5 t <sub>MCLK</sub> + 100 ns | | | cs_n Low to Data Valid (for Low-Speed Registers) Read Cycle with Previous Write | 0 ns | 3.5 t <sub>MCLK</sub> + 100 ns | | t <sub>KLDV</sub> | dsack0_n Low to Output Data Valid (for High-Speed Read Registers) | - | 23 ns | | | dsack0_n Low to Output Data Valid (for Low-Speed Read Registers) | 0 ns | _ | | t <sub>CHDV</sub> | Input Data Hold after cs_n High | 15 ns | _ | | t <sub>CHDH</sub> | Output Data Hold after cs_n High | 0 ns | _ | | t <sub>CHDZ</sub> | cs_n High to Output Data Float | _ | 35 ns | | t <sub>CHKH1</sub> | cs_n High to dsack0_n = 2.4V (an on-chip pull-up will drive dsack0_n to approximately 2.4V; an external pull-up is required to drive this signal to a higher voltage) | 0 ns | 55 ns | | t <sub>CHKH2</sub> | cs_n High to dsack0_n = 2.8V | _ | 150 ns | | t <sub>CHKZ</sub> | cs_n High to dsack0_n Float | 0 ns | 100 ns | | t <sub>CHCL</sub> | cs_n Width between Successive Cycles | 25 ns | _ | | t <sub>CHAI</sub> | cs_n High to Address Invalid | 7 ns | _ | | t <sub>CHRI</sub> | cs_n High to r-w_n Invalid | 5 ns | _ | | t <sub>CLCH</sub> | cs_n Width Low | 65 ns | _ | | t <sub>DVCH</sub> | CPU Write Data Valid to cs_n High | 20 ns | _ | | t <sub>CLKL</sub> | cs_n Low to dsack0_n Low (for High- and Low-Speed Registers) Write Cycle without Previous Write | 0 ns | 67 ns | | t <sub>CHKL</sub> | End of Previous Write (cs_n High) to dsack0_n Low for a Write Cycle with a Previous Write <sup>b</sup> | 0 ns | 2 t <sub>MCLK</sub> + 145<br>ns | | t <sub>COPD</sub> | clkout Period (CD <sub>V</sub> is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times t_{OSC}$ | | | t <sub>CHCL</sub> | clkout High Period (CD <sub>V</sub> is the value loaded in the CLKOUT Register representing the clkout divisor) | (CD <sub>V</sub> + 1) ×<br>½ t <sub>OSC</sub> – 10 | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} + 15$ | <sup>&</sup>lt;sup>a</sup>A "Read Cycle without Previous Write" is where a read cycle follows a write cycle and where the rising edge of cs\_n for the write and the falling edge of cs\_n for the read are separated by at least $2 \times t_{MCLK}$ . <sup>b</sup>A "Write Cycle with a Previous Write" is a write cycle following a previous write cycle where the rising edge of cs\_n for the first write and the rising edge of cs\_n for the second write are separated by at least $2 \times t_{MCLK}$ . Table 15. Mode 3: Asynchronous Operation Timing for 3.3V Operation | Symbol | Parameter | Minimum | Maximum | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | t <sub>AVCL</sub> | Address or r-w_n Valid to cs_n Low Setup | 3 ns | _ | | t <sub>CLDV</sub> | cs_n Low to Data Valid (for High-Speed Registers 02H, 04H, and 05H) | 0 ns | 60 ns | | | cs_n Low to Data Valid (for Low-Speed Registers) Read Cycle without Previous Write <sup>a</sup> | 0 ns | 1.5 t <sub>MCLK</sub> + 100 ns | | | cs_n Low to Data Valid (for Low-Speed Registers) Read Cycle with Previous Write | 0 ns | 3.5 t <sub>MCLK</sub> + 100 ns | | t <sub>KLDV</sub> | dsack0_n Low to Output Data Valid (for High-Speed Read Registers) | _ | 35 ns | | | dsack0_n Low to Output Data Valid (for Low-Speed Read Registers) | 0 ns | _ | | t <sub>CHDV</sub> | Input Data Hold after cs_n High | 15 ns | _ | | t <sub>CHDH</sub> | Output Data Hold after cs_n High | 0 ns | _ | | t <sub>CHDZ</sub> | cs_n High to Output Data Float | _ | 35 ns | | t <sub>CHKH1</sub> | cs_n High to dsack0_n = 2.4V (an on-chip pull-up will drive dsack0_n to approximately 2.4V; an external pull-up is required to drive this signal to a higher voltage) | 0 ns | 55 ns | | t <sub>CHKH2</sub> | cs_n High to dsack0_n = 2.8V | _ | 150 ns | | t <sub>CHKZ</sub> | cs_n High to dsack0_n Float | 0 ns | 100 ns | | t <sub>CHCL</sub> | cs_n Width between Successive Cycles | 25 ns | _ | | t <sub>CHAI</sub> | cs_n High to Address Invalid | 7 ns | _ | | t <sub>CHRI</sub> | cs_n High to r-w_n Invalid | 6.5 ns | _ | | t <sub>CLCH</sub> | cs_n Width Low | 65 ns | _ | | t <sub>DVCH</sub> | CPU Write Data Valid to cs_n High | 20 ns | _ | | t <sub>CLKL</sub> | cs_n Low to dsack0_n Low (for High- and Low-Speed Registers) Write Cycle without Previous Write | 0 ns | 67 ns | | t <sub>CHKL</sub> | End of Previous Write (cs_n High) to dsack0_n Low for a Write Cycle with a Previous Write <sup>b</sup> | 0 ns | 2 t <sub>MCLK</sub> + 145<br>ns | | t <sub>COPD</sub> | clkout Period (CD <sub>V</sub> is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times t_{OS}$ | SC . | | t <sub>CHCL</sub> | clkout High Period (CD <sub>√</sub> is the value loaded in the CLKOUT Register representing the clkout divisor) | (CD <sub>V</sub> + 1) ×<br>½ t <sub>OSC</sub> – 10 | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} + 15$ | <sup>&</sup>lt;sup>a</sup>A "Read Cycle without Previous Write" is where a read cycle follows a write cycle and where the rising edge of cs\_n for the write and the falling edge of cs\_n for the read are separated by at least $2 \times t_{MCLK}$ . <sup>b</sup>A "Write Cycle with a Previous Write" is a write cycle following a previous write cycle where the rising edge of cs\_n for the first write and the rising edge of cs\_n for the second write are separated by at least $2 \times t_{MCLK}$ . Figure 12. Mode 3: Asynchronous Operation, Read Cycle Figure 13. Mode 3: Asynchronous Operation, Write Cycle Table 16. Mode 3: Synchronous Operation Timing for 5.0V Operation | Symbol | Parameter | Minimum | Maximum | |---------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | t <sub>EHDV</sub> | e High to Data Valid (for High-Speed Registers 02H, 04H, and 5H) | _ | 55 ns | | | e High to Data Valid (for Low-Speed Registers) Read<br>Cycle without Previous Write <sup>a</sup> | _ | 1.5 t <sub>MCLK</sub> + 100<br>ns | | | e High to Data Valid (for Low-Speed Registers) Read<br>Cycle with Previous Write | _ | 3.5 t <sub>MCLK</sub> + 100<br>ns | | t <sub>ELDH</sub> | Data Hold after e Low for a Read Cycle | 5 ns | _ | | t <sub>ELDZ</sub> | Data Float after e Low | _ | 35 ns | | t <sub>ELDV</sub> | Data Hold after e Low for a Write Cycle | 15 ns | _ | | t <sub>AVEH</sub> | Address and r-w_n to e Setup | 25 ns | _ | | t <sub>ELAV</sub> | Address and r-w_n Valid after e Falls | 15 ns | _ | | t <sub>CVEH</sub> | cs_n Valid to e High | 0 ns | _ | | t <sub>ELCV</sub> | cs_n Valid after e Low | 0 ns | _ | | t <sub>DVEL</sub> | Data Setup to e Low | 55 ns | _ | | t <sub>EHEL</sub> | e Active Width | 100 ns | _ | | t <sub>AVAV</sub> | Start of a Write Cycle after a Previous Write Access | 2 t <sub>MCLK</sub> | _ | | t <sub>AVCL</sub> | Address or r-w_n to cs_n Low Setup | 3 ns | _ | | t <sub>CHAI</sub> | cs_n High Address Invalid | 7 ns | _ | | t <sub>COPD</sub> | clkout Period (CD <sub>V</sub> is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times t_{OSC}$ | | | t <sub>CHCL</sub> | clkout High Period ( $CD_V$ is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} - 10$ | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} + 15$ | $<sup>^{</sup>a}$ A "Read Cycle without Previous Write" is where a read cycle follows a write cycle and where the falling edge of e for the write cycle and the rising edge of e for the read cycle are separated by at least 2 $\times$ t<sub>MCLK</sub>. Table 17. Mode 3: Synchronous Operation Timing for 3.3V Operation | Symbol | Parameter | Minimum | Maximum | |---------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | t <sub>EHDV</sub> | e High to Data Valid (for High-Speed Registers 02H, 04H, and 5H) | _ | 60 ns | | | e High to Data Valid (for Low-Speed Registers) Read<br>Cycle without Previous Write <sup>a</sup> | _ | 1.5 t <sub>MCLK</sub> + 100<br>ns | | | e High to Data Valid (for Low-Speed Registers) Read<br>Cycle with Previous Write | _ | 3.5 t <sub>MCLK</sub> + 100<br>ns | | t <sub>ELDH</sub> | Data Hold after e Low for a Read Cycle | 5 ns | _ | | t <sub>ELDZ</sub> | Data Float after e Low | _ | 50 ns | | t <sub>ELDV</sub> | Data Hold after e Low for a Write Cycle | 15 ns | _ | | t <sub>AVEH</sub> | Address and r-w_n to e Setup | 25 ns | _ | | t <sub>ELAV</sub> | Address and r-w_n Valid after e Falls | 15 ns | _ | | t <sub>CVEH</sub> | cs_n Valid to e High | 0 ns | _ | | t <sub>ELCV</sub> | cs_n Valid after e Low | 0 ns | _ | | t <sub>DVEL</sub> | Data Setup to e Low | 55 ns | _ | | t <sub>EHEL</sub> | e Active Width | 100 ns | _ | | t <sub>AVAV</sub> | Start of a Write Cycle after a Previous Write Access | 2 t <sub>MCLK</sub> | _ | | t <sub>AVCL</sub> | Address or r-w_n to cs_n Low Setup | 3 ns | _ | | t <sub>CHAI</sub> | cs_n High Address Invalid | 7 ns | _ | | t <sub>COPD</sub> | clkout Period (CD <sub>V</sub> is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times t_{OSC}$ | | | t <sub>CHCL</sub> | clkout High Period ( $CD_V$ is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} - 10$ | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} + 15$ | $<sup>^{</sup>a}$ A "Read Cycle without Previous Write" is where a read cycle follows a write cycle and where the falling edge of e for the write cycle and the rising edge of e for the read cycle are separated by at least 2 $\times$ t<sub>MCLK</sub>. Figure 14. Mode 3: Synchronous Operation, Read Cycle Timing Figure 15. Mode 3: Synchronous Operation, Write Cycle Timing Table 18. Serial Interface Mode Timing for 5.0V Operation | Symbol | Parameter | Minimum | Maximum | |--------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------| | sclk | Serial Port Interface Clock | 0.5 MHz | 8 MHz | | t <sub>CYC</sub> | 1/sclk | 125 ns | 2000 ns | | t <sub>SKHI</sub> | Minimum Clock High Time | 65 ns | _ | | t <sub>SKLO</sub> | Minimum Clock Low Time | 65 ns | _ | | t <sub>LEAD</sub> | Enable Lead Time | 70 ns | _ | | t <sub>LAG</sub> | Enable Lag Time | 109 ns | _ | | t <sub>ACC</sub> | Access Time | _ | 60 ns | | t <sub>PDO</sub> | Maximum Data Out Delay Time | _ | 59 ns | | t <sub>HO</sub> | Minimum Data Out Hold Time | 0 ns | _ | | t <sub>DIS</sub> | Maximum Data Out Disable Time | _ | 665 ns | | t <sub>SETUP</sub> | Minimum Data Setup Time | 35 ns | _ | | t <sub>HOLD</sub> | Minimum Data Hold Time | 84 ns | _ | | t <sub>RISE</sub> | Maximum Time for Input to go from V <sub>OL</sub> to V <sub>OH</sub> | _ | 100 ns | | t <sub>FALL</sub> | Maximum Time for input to go from V <sub>OH</sub> to V <sub>OL</sub> | _ | 100 ns | | t <sub>CS</sub> | Minimum Time between Consecutive cs_n Assertions | 670 ns | _ | | t <sub>COPD</sub> | clkout Period ( $CD_V$ is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times t_{OSC}$ | | | t <sub>CHCL</sub> | clkout High Period ( $CD_V$ is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} - 10$ | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} + 15$ | Table 19. Serial Interface Mode Timing for 3.3V Operation | Symbol | Parameter | Minimum | Maximum | |--------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------| | sclk | Serial Port Interface Clock | 0.5 MHz | 8 MHz | | t <sub>CYC</sub> | 1/sclk | 125 ns | 2000 ns | | t <sub>SKHI</sub> | Minimum Clock High Time | 65 ns | _ | | t <sub>SKLO</sub> | Minimum Clock Low Time | 65 ns | _ | | t <sub>LEAD</sub> | Enable Lead Time | 70 ns | _ | | t <sub>LAG</sub> | Enable Lag Time | 109 ns | _ | | t <sub>ACC</sub> | Access Time | _ | 60 ns | | t <sub>PDO</sub> | Maximum Data Out Delay Time | _ | 59 ns | | t <sub>HO</sub> | Minimum Data Out Hold Time | 0 ns | _ | | t <sub>DIS</sub> | Maximum Data Out Disable Time | _ | 665 ns | | t <sub>SETUP</sub> | Minimum Data Setup Time | 35 ns | _ | | t <sub>HOLD</sub> | Minimum Data Hold Time | 84 ns | _ | | t <sub>RISE</sub> | Maximum Time for Input to go from V <sub>OL</sub> to V <sub>OH</sub> | _ | 100 ns | | t <sub>FALL</sub> | Maximum Time for input to go from V <sub>OH</sub> to V <sub>OL</sub> | _ | 100 ns | | t <sub>CS</sub> | Minimum Time between Consecutive cs_n Assertions | 670 ns | _ | | t <sub>COPD</sub> | clkout Period ( $CD_V$ is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times t_{OSC}$ | | | t <sub>CHCL</sub> | clkout High Period ( $CD_V$ is the value loaded in the CLKOUT Register representing the clkout divisor) | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} - 10$ | $(CD_V + 1) \times \frac{1}{2}$<br>$t_{OSC} + 15$ | Figure 16. Serial Interface Mode: icp = 0 and cp = 0 Figure 17. Serial Interface Mode: icp = 1 and cp = 1 # 6. Innovasic Part Number Cross-Reference Table 20 cross-references the current Innovasic part number with the corresponding Intel part number. **Table 20. Innovasic Part Number Cross-Reference** | Innovasic Part Number | Intel Part Number | Package Type | Temperature Grades | |-----------------------|-------------------|--------------|--------------------| | IA82527PQF44AR2 | AS82527 | 44-Pin PQFP | Automotive | | (lead free–RoHS) | AS82527F8 | | | | | QE82527 | | | | IA82527PLC44AR2 | AN82527 | 44-Pin PLCC | Automotive | | (lead free-RoHS) | AN82527F8 | | | | | QX82527 | | | | | TN82527 | | | | | EN82527 | | | Other packages and temperature grades may also be available. ## 7. Errata # 7.1 Summary | | | Version 2 Part Numbers | |---------------|-------------------------------------------------------------------------------------|------------------------| | Errata<br>No. | Problem | IA82527PLC44AR2 | | 1 | The CPU writes to Msg Box 15 RAM cannot be read back if MsgVal is set. | Exists | | 2 | Setting the IntPnd bit to 1 from CPU interface will not cause Interrupt. | Exists | | 3 | An unintended Remote Frame may be generated. | Exists | | 4 | Majority Logic sample mode delays start of ACK bit transmission by one time quanta. | Exists | | 5 | dsack0_n signal may not respond properly under certain conditions. | Exists | ## 7.2 Detail ### Errata No. 1 Problem: The CPU writes to Msg Box 15 RAM cannot be read back if MsgVal is set. **Description:** If the MsgVal bit (Bits [7–6]) of Msg Box 15 Control\_0 register (0xF0) is set, any CPU writes to the Msg Box 15 arbitration 0–3 registers (0xF2–0xF5), and data 0–7 registers (0xF7–0xFE) will operate properly, however CPU reads of these registers will return unknown data. In other words, any CPU data written to Msg Box 15 will not be read back correctly if the MsgVal bit is set. If the MsgVal bit (Bits [7–6]) of Msg Box 15 Control\_0 register (0xF0) is reset, CPU data written can be read back normally. **Workaround:** The workaround is to clear the MsgVal bit (Bits [7–6]) of Msg Box 15 Control\_0 register (0xF0) before trying to read back any CPU data written to the Msg Box 15 arbitration 0–3 registers (0xF2–0xF5), and data 0–7 registers (0xF7–0xFE). #### Errata No. 2 Problem: Setting the IntPnd bit to 1 from CPU interface will not cause Interrupt. **Description:** During normal operation, a CAN message event sets the IntPnd bit of Control 0 Register of the appropriate message box (assuming appropriate interrupt enables are set), and the interrupt signal is asserted. The CPU will then reset IntPnd to clear the interrupt. The errata issue occurs if the user directly sets the IntPnd bit via the CPU interface, no interrupt will be generated. Workaround: None. #### Errata No. 3 Problem: An unintended Remote Frame may be generated. **Description:** If a Message Box is set to receive and a Remote Frame with a matching ID and Data Length Code (DLC) is received, the IA82527 will generate an unexpected Remote Frame for the ID in the Message Box instead of just acknowledging the CAN message. A Message Box configured as follows may lead to this scenario, as explained below: - 1. A Message Box is set with an ID in the Arbitration Registers to match the ID of Remote Frame. - 2. The Message Box Control 0 Register has MsgVal(Bits[7-6]) in the set state. - 3. The Message Box Control\_1 Register has all fields in the reset state. - 4. The Message Box Configuration Register has the Dir bit (bit 3) reset to 0 for receive. - 5. The Message Box Configuration Register has the DLC field set to match the DLC of the Remote Frame. When the IA82527 sees a Remote Frame that matches the Message Box ID and DLC, the IA82527 will generate the expected RX\_OK status change interrupt. The IA82527 will also generate an unexpected RX interrupt for the Message Box that matches the ID of the Remote Frame if the RXIE field of the Message Box Control\_0 register is in the set state. In addition, the IA82527 will generate an unexpected Remote Frame for the ID in the Message Box. **Workaround:** In a system that uses remote frames, only use a single Remote Frame Requester for a single Remote Frame Responder. #### Errata No. 4 Problem: Majority Logic sample mode delays start of ACK bit transmission by one time quanta. **Description:** When the SPL bit (Bit 7) of the Bit Timing Register 1 (0x4F) is set to 1 to enable the 3 sample Majority Logic mode, the transmission of the ACK bit in response to a received CAN frame will be time shifted by 1 time quanta. With sufficient cable propagation delays and propagation delays through CAN transceiver parts, CAN nodes on the CAN bus may see the ACK bit being a 0 shifted over into its ACK delimiter bit time and flag this as an error. **Workaround:** Use Single Sample mode instead of Majority Logic Sample Mode. The SPL bit of the Bit Timing Register 1 (bit 7 of address 0x4F) should be a 0. #### Errata No. 5 Problem: dsack0\_n signal may not respond properly under certain conditions. **Description:** Under certain conditions when the cs\_n is asserted near the edge of xtal1 the dsack0\_n signal may not be properly generated. Depending on the clock divider settings sys\_clk and mem\_clk at address 0x02, if the setup or hold time for cs\_n with respect to xtal1 edge (rising or falling) is violated, it is possible that dsack0\_n will not respond to the cycle. This can cause problems for systems that are dependent upon dsack0\_n to occur before releasing cs\_n to finish the cycle. Note: The cycle still operates correctly in respect to reading or writing of data, only the dsack0\_n signal may not be generated. ## Workaround: Workaround #1: Do not use dsack0\_n as part of the bus cycle timing. Workaround #2: cs\_n must meet the following timing relationship with regards to the xtal1 clock edge: | sys clock divide | edge of xtal1 | setup (ns) | hold (ns) | |------------------|---------------|------------|-----------| | 1 dsc=0 | rise | 7 | 16 | | 2 dsc=1 | fall | 7 | 16 | # 8. Revision History Table 21 presents the sequence of revisions to document IA211080504. **Table 21. Revision History** | Date | Revision | Description | Page(s) | |-------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------| | August 12, 2008 | 00 | First edition released. | NA | | August 25, 2008 | 01 | Errata No. 5 added. | 49, 50 | | March 12, 2009 | 02 | IA82527 - Rev 2 part marking and cross reference information added; Errata No. 6 added. | 48, 49, 51 | | March 27, 2009 | 03 | Updated PLCC package dimensions | 11 | | April 29, 2009 | 04 | Updated Tables 3, 6, 10, 11, 12, 14 to revise various ratings and descriptions; Updated Errata section to remove errata associated with pre-production parts and to add one new errata. | 21, 26, 34, 38, 40,<br>46, 49, 50 | | June 1, 2009 | 05 | Updated to include information for operation at 3.3V, and added Errata 4. | 6, 16, 26, 27, 33-51,<br>54-56 | | Sept. 16, 2009 | 06 | Corrected Tables 5 and 7 regarding ambient temperature range. | 25, 27 | | December 20, 2012 | 07 | Added Errata #5. | 58 | # 9. For Further Information The Innovasic Semiconductor IA82527 Controller Area Network (CAN) Serial Communications Controller is a form, fit, and function replacement for the original Intel® 82527 Serial Communications Controller. The Innovasic Support Team wants our information to be complete, accurate, useful, and easy to understand. Please feel free to contact our experts at Innovasic at any time with suggestions, comments, or questions. Innovasic Support Team 5635 Jefferson Street NE Suite A Albuquerque, NM 87109 (505) 883-5263 Fax: (505) 883-5477 Toll Free: (888) 824-4184 E-mail: support@innovasic.com Website: http://www.Innovasic.com