# 54AC/74AC723 • 54ACT/74ACT723 # 64 x 9 First-In, First-Out Memory ## Description The 'AC/'ACT723 is an expandable first-in, first-out memory organized as 64 words by 9 bits. An 85 MHz shift-in and 60 MHz shift-out (typical) data rate make it ideal for high-speed applications. It uses a dual port RAM architecture with pointer logic to achieve the high speed with almost negligible fall-through time. Separate Shift-In (SI) and Shift-Out (SO) clocks control the use of synchronous or asynchronous write or read. Other controls include a Master Reset (MR) and Output Enable (OE) for initializing the internal registers and allowing the data outputs to be 3-stated. Input Ready (IR) and Output Ready (OR) signal when the FIFO is ready for I/O operations. The FIFO can be expanded to increase the depth by cascading or provide different word lengths by tying off unused data inputs. - 64-Words by 9-Bit Dual Port RAM Organization - 85 MHz Shift-In, 60 MHz Shift-Out Data Rate with Flags, Typical - Expandable in Word Depth and Width Dimensions - 'ACT723 has TTL Compatible Inputs - Asychronous or Synchronous Operation - Asynchronous Master Reset - Outputs Sink/Source 8 mA - 3-State Outputs - Full ESD Protection - Output and Input Pins Directly in Line for Easy Board Layout - TRW 1030 Work-Alike\* Operation #### **Applications** - High-Speed Disk or Tape Controllers - A/D Output Buffers - High-Speed Graphics Pixel Buffer - Video Time Base Correction - Digital Filtering Ordering Code: See Section 6 \*The TRW1030 has data setup and hold times with respect to the rising edge of SI. The 'AC/'ACT723 has data setup and hold times with respect to the falling edge of SI. # **Connection Diagrams** Pin Assignment for DIP and Flatpak Pin Assignment for LCC and PCC # **Logic Symbol** ## Pin Names | Do - D8 | Data Inputs | |---------|---------------------| | MR | Master Reset | | ŌĒ | Output Enable Input | | SI | Shift-In | | SO | Shift-Out | | IR | Input Ready | | OR | Output Ready | | Oa - O8 | Data Outputs | | | | # **Block Diagram** # **Functional Description** #### inputs Data Inputs (Do - Da) Data inputs for 9-bit wide data are TTL-compatible ('ACT723). Word width can be reduced by tying unused inputs to ground and leaving the corresponding outputs open. #### Reset (MR) Reset is accomplished by pulsing the $\overline{MR}$ input LOW. During normal operation $\overline{MR}$ is HIGH. A reset is required after power up to guarantee correct operation. On reset, the data outputs go LOW, IR goes HIGH, and OR goes LOW. During reset, both internal read and write pointers are set to the first location in the array. #### Shift-In (SI) Data is written into the FIFO by pulsing SI HIGH. When Shift-In goes HIGH, the data is loaded into and internal data latch. Data setup and hold times need to be adhered to with respect to the falling edge of SI. The write cycle is complete after the falling edge of SI. The shift-in is independent of any ongoing shift-out operation. When the FIFO is empty and $\overline{OE}$ is LOW, the falling edge of the first SI will cause the first data word just shifted-in to appear at the output, even though SO may be LOW. #### Shift-Out (SO) Data is read from the FIFO by the Shift-Out signal provided the FIFO is not empty. SO going HIGH causes OR to go LOW indicating that output stage is busy. On the falling edge of SO, new data reaches the output after propagation delay to. If the last data has been shifted-out of the memory, OR continues to remain LOW, and the last word shifted-out remains on the output pins. ## Output Enable (OE) OE LOW enables the 3-state output buffers. When OE is HIGH, the outputs are in a 3-state mode. #### **Outputs** Data Outputs (Oo - O8) Data outputs are enabled when $\overline{OE}$ is LOW and in the 3-state condition when $\overline{OE}$ is HIGH. #### Input Ready (IR) IR HIGH indicates data can be shifted-in. When SI goes HIGH, IR goes LOW, indicating input stage is busy. IR stays LOW when the FIFO is full and goes HIGH after the falling edge of the first shift-out. #### Output Ready (OR) OR HIGH indicates data can be shifted-out from the FIFO. When SO goes HIGH, OR goes LOW, indicating output stage is busy. OR is LOW when the FIFO is reset or when there is no valid data and goes HIGH after the falling edge of the first shift-in. ## **Reset Truth Table** | | Inputs | ; | | Outpo | ıts | | | |----|--------|----|----|-------|---------|--|--| | MR | SI | so | IR | OR | Oo - O8 | | | | 1 | Х | Х | Х | Х | Х | | | | 0 | X | X | 1_ | 0 | 0 | | | ## 5 # **Modes of Operation** #### Mode 1: Shift-In Sequence for FIFO Empty to Full #### Sequence of Operation - Input ready is initially HIGH; the FIFO is empty and prepared for valid data. OR is LOW indicating that the FIFO is not yet ready to output data. Assume Shift-Out is LOW for this mode. - Shift-In is set HIGH, and data is loaded into the FIFO. Data has to be settled setup time to before the falling edge of SI and held hold time to after. - 3. Input Ready (IR) goes LOW propagation delay tinafter St goes HIGH; input stage is busy. - 4. Shift-in is set LOW; IR goes HIGH indicating the FIFO is ready for additional data. Data just shifted in arrives at output propagation delay tops after SI falls. OR goes HIGH propagation delay tion after SI goes LOW, indicating the FIFO has valid data on its outputs. - The process is repeated through the 64th data word. IR goes LOW on the falling edge of the 64th SI and remains LOW indicating a full FIFO. Any further shift-ins are disabled. Figure 1: Modes of Operation Mode 1 Note: SO and OE are LOW; MR is HIGH. #### Mode 2: Master Reset ## Sequence of Operation - Input and Output Ready can be in any state before the reset sequence with Master Reset HIGH (MR). - Master Reset goes LOW and clears the FIFO, setting up all essential internal states. Master Reset must be LOW pulse width twww before rising again. - 3. Master Reset rises. - 4. IR rises (if not HIGH already) to indicate ready to write state recovery time tмянн after the falling edge of MR. OR falls recovery time tмяок after MR falls. Data at outputs goes LOW recovery time tмяок after MR goes LOW. - 5. Shift-In must be delayed a minimum of recovery time tmrsih. Figure 2: Modes of Operation Mode 2 ## Mode 3: With FIFO Full, Shift-in is Held HIGH in Anticipation of an Empty Location ## Sequence of Operation - 1. The FIFO is initially full and Shift-In goes HIGH. OR is initially HIGH. IR and SO are LOW. - Shift-Out is pulsed HIGH, Shift-Out pulse propagates and the first data word is latched on the rising edge of SO. OR falls on this edge. On the falling edge of SO, the second data word appears after OR propagation delay to. - Input Ready goes HIGH fall-through time tFT after the falling edge of SO. - 4. IR returns LOW pulse width tip after rising and shifting fresh data in. - 5. Shift-In is brought LOW to complete the shift process and maintain normal operation. Figure 3: Modes of Operation Mode 3 Note: MR is HIGH; OE is LOW. #### Mode 4: Shift-Out Sequence, FIFO Full to Empty ## Sequence of Operation - FIFO is initially full and OR is HIGH, indicating valid data is at the output. IR is LOW. - SO goes HIGH, resulting in OR going LOW propagation delay ton after SO rises. OR LOW indicates output stage is busy. - SO goes LOW, new data reaches output propagation delay to after SO falls; OR goes HIGH propagation delay ton after SO falls, IR rises fall-through time tFT after SO falls. - 4. Repeat process through the 64th SO pulse. OR stays LOW after 64th SO indicating an empty FIFO. The SO pulse may rise and fall again with an attempt to unload an empty FIFO. This results in no change in the data on the outputs as the 64th word stays latched. Figure 4: Modes of Operation Mode 4 Note: SI and OE are LOW; MR is HIGH; Do - Ds are immaterial. ## Mode 5: With FIFO Empty, Shift-Out is Held HIGH in Anticipation of Data ## Sequence of Operation - FIFO is initially empty; Shift-Out goes HIGH. IR is HIGH; OR is LOW. - Shift-In pulse HIGH loads data into the FIFO and IR falls. - OR rises fall through time tFTO after the falling edge of Shift-In, indicating that new data is ready to be output. - 4. Data arrives at output propagation delay tops after the falling edge of Shift-In. - OR goes LOW pulse width top after rising, indicating that the FIFO is empty once more. - Shift-Out goes LOW, necessary to complete the Shift-Out process. Figure 5: Modes of Operation Mode 5 Note: MR is HIGH; $\overline{\text{OE}}$ is LOW; toof = tfto-toos — data output transition, valid data arrives at output stage toof after OR is HIGH. ## Mode 6: Shift-In Operation in High-Speed Burst Mode #### Sequence of Operation - Shift-In goes HIGH, loading data into the FIFO. IR is ignored. - 2. Shift-in goes LOW pulse width thigh time later; loading is complete. - Shift-In rises again for the second load pulse width tLow after the falling edge. The burst-in rate is determined by SI HIGH and LOW. Data is shifted-in ignoring the IR flag. Any SI after the FIFO is filled up will be ignored. Figure 6: Modes of Operation Mode 6 Note: MR is HIGH; thigh > tsih; tlow > tsil; thigh + tlow > 1/fBi #### Mode 7: Shift-Out Operation in High-Speed Burst Mode ## Sequence of Operations - Shift-Out is LOW; valid data is available on output with OR ignored. - 2. Shift-Out rises; data out is latched. Shift-Out falls pulse width time thigh after rise Shift-Out is complete; new data is loaded onto output. The burst-out rate is determined by SO HIGH and LOW. The OR flag is ignored. Figure 7: Modes of Operation Mode 7 Note: OE is LOW; MR is HIGH; thigh > tsoh; thow > tsol; thigh + thow > 1/fbo. ## 5 ## **FIFO Expansion** #### **Word Width Expansion** Word width can be increased by connecting the corresponding input control signals of multiple devices. Flags can be monitored on any one device (Figure 8), or composite flag signals can be achieved by ANDing the corresponding flags. #### **Depth Expansion** Depth expansion can be achieved by connecting as shown in Figure 9. No external circuitry is required for handshaking, which is achieved by the internal FIFO signals IR and OR. When n FIFOs are cascaded to attain a 64n word FIFO, the SI signal is connected to the first FIFO and the SO signal to the nth FIFO. The IR and OR signals are monitored from the first and last FIFOs respectively. The IR signal from each FIFO is connected to its preceding SO signal: IR(n)—SO(n-1); IR(n-1)—SO(n-2) ... IR(2)—SO(1). The OR signal from each FIFO is connected to its succeeding SI signal: i.e., OR(1)—SI(2); OR(2)—SI(3) ... OR(n-1)—SI(n). Handshaking signals are shown in Figure 10. FIFO 1 operates in Mode 5 during SI until FIFO2 is filled. FIFO2 operates in Mode 3 during SO until FIFO1 is empty. Data from FIFO1 is written into FIFO2 after a word is read from FIFO2. To achieve this, the $\overline{OE}$ pin is grounded for FIFO1. In general, for n FIFOs, all $\overline{OE}$ pins but the nth FIFO's $\overline{OE}$ pin are enabled. 3-state control of the outputs can then be achieved by controlling the nth FIFO's $\overline{OE}$ pin. Figure 8: Word Width Expansion - 64 x 18 FIFO Note: Monitor flags from any one FIFO or AND the corresponding flags to obtain a composite signal. Figure 9: Depth Expansion Mode — 128 x 9 FIFO Figure 10: Handshaking for Depth Expansion Mode — 128 x 9 FIFO Note: The numbers for SI and SO indicate the pulse numbers. The numbers for data in and data out indicate data words: 1 is the first data word, 2 is the second data word, etc. # DC Characteristics over Operating Temperature Range (unless otherwise specified) | Symbol | Parameter | | ACT<br>°C | 54AC/ACT | 74AC/ACT | Units | Conditions | | |--------|-----------------------------------|-------|-----------|------------|----------|-------|--------------------------------------------------|--| | | | Тур | | Guaranteed | Limit | | 0011411.07,0 | | | lin | Maximum Input Current | | 0.1 | 10.0 | 1.0 | μΑ | Vcc = Max<br>Vin = Vcc | | | loz | Maximum 3-State Current | | 0.5 | 10.0 | 5.0 | μΑ | High Z, Vcc = Max<br>Vout = 0 to Vcc | | | Icco | Supply Current, Quiescent | 50.0 | 2.0 | 10.0 | 10.0 | mA | Vcc = Max, Vin = 0 V | | | ICCD | Supply Current, 20 MHz<br>Loaded | 325 | | 150 | 150 | mA | Vcc = Max, f = 20 MHz<br>Test Load: See Note 1 | | | | | 4.49 | 4.4 | 4.4 | 4.4 | v | VIN = VIL OF VIH<br>IOUT = 20 μA,<br>VCC = 4.5 V | | | Vон | Voн Minimum HIGH Level Outpu | 5.49 | 5.4 | 5.4 | 5.4 | ٧ | VIN = VIL OF VIH<br>IOUT = 20 μA,<br>VCC = 5.5 V | | | | | | 3.86 | 3.70 | 3.76 | v | Iон = -8 mA,<br>Vcc = 4.5 V | | | | | | 4.86 | 4.70 | 4.76 | ٧ | Iон = -8 mA,<br>Vcc = 5.5 V | | | | | 0.001 | 0.1 | 0.1 | 0.1 | ٧ | VIN = VIL OF VIH<br>IOUT = 20 μA,<br>VCC = 4.5 V | | | VoL | Maximum HIGH Level Output | 0.001 | 0.1 | 0.1 | 0.1 | v | VIN = VIL OF VIH<br>IOUT = 20 μA,<br>VCC = 5.5 V | | | | | | 0.32 | 0.4 | 0.37 | V | IoL = 8 mA, Vcc = 4.5 V | | | | | | 0.32 | 0.4 | 0.37 | V | loL = 8 mA, Vcc = 5.5 V | | | IOLD | Minimum Dynamic Output Current | | | 32 | 32 | mA | Vcc = 5.5 V<br>VoLD = 2.2 V | | | Іонр | Minimum Dynamic Output<br>Current | _ | | - 32 | - 32 | mA | Vcc = 5.5 V<br>Vohd = 3.3 V | | Note 1: Test Load 50 pF, 500 ohm to Ground ## **AC Characteristics** | | | | | 74AC | | 54 | AC | 74 | AC | | | |------------|-----------------------------------------------|---------------------|-------------------------|--------------|--------------------------------------|----------|--------------------------------------|-----|--------------|-------------|------| | Symbol | Parameter | <b>V</b> cc*<br>(V) | TA = +25°C<br>CL =50 pF | | TA = -55°C<br>to +125°C<br>CL =50 pF | | Ta = -40°C<br>to +85°C<br>CL = 50 pF | | Units | Fig.<br>No. | | | | | | Min | Тур | Max | Min | Max | Min | Max | | | | tPLH, tPHL | Propagation Delay, tirk | 3.3<br>5.0 | | 8.5<br>5.5 | | | | | | ns | 1 | | tpLH | Propagation Delay, tion | 3.3<br>5.0 | | 13.0<br>9.5 | | | | | | ns | 1 | | tPHL, tPLH | Propagation Selay, D<br>SO to Data Out | 3.3<br>5.0 | | 23.0<br>17.0 | | · | · | | - | ns | 4 | | tplH, tpHL | Propagation Delay ton<br>SO to OR | 3.3<br>50 | | 9.5<br>7.0 | | | | | _ | ns | 4 | | tPHL, tPLH | Propagation Delay, toos<br>SI to New Data Out | 3/3<br>(5.0 | /) | 22.0<br>16.0 | | | | | | ns | 1, 5 | | tPLH | Fall-Through Time, tFTO<br>SI to OR | 3:3<br>5.0 | | 16.0<br>11.5 | $\widehat{A}_{\lambda}$ | | | | | ns | 5 | | tpLH | Fall-Through Time, tFT<br>SO to IR, HIGH | 3.3<br>5.0 | 7/ | 13:5/ | | | ^ | | | ns | 3 | | tpzL | Output Enable<br>OE to On | 3.3<br>5.0 | · | 7.5<br>5.5 | | | 7 | , | | ns | 3-8 | | tPLZ | Output Disable<br>OE to On | 3.3<br>5.0 | | 6.0<br>4.5 | | <b>V</b> | <i>I</i> | | | ns | 3-8 | | tрzн | Output Enable<br>OE to On | 3.3<br>5.0 | | 9.0<br>6.5 | | | IJ, | | 7 | ns | 3-7 | | tpHZ | Output Disable<br>OE to On | 3.3<br>5.0 | | 9.0<br>6.5 | | | | 4 | | ns | 3-7 | | trec | Recovery Time, tMRIRH | 3.3<br>5.0 | | 9.5<br>7.0 | | | | | <del>-</del> | ns | 2 | | trec | Recovery Time, tMRORL | 3.3<br>5.0 | | 20.0<br>15.0 | | | | | | ns | 2 | | trec | Recovery Time, tMRONL MR to On, LOW | 3.3<br>5.0 | | 11.0<br>8.0 | | | | : | | ns | 2 | | tw | IR Pulse Width, tıp | 3.3<br>5.0 | | 38.0<br>28.0 | | | | | | ns | 3 | | tw | OR Pulse Width, top | 3.3<br>5.0 | | 23.0<br>17.0 | | | | | | ns | 5 | <sup>\*</sup>Voltage Range 3.3 is 3.3 V $\pm$ 0.3 V Voltage Range 5.0 is 5.0 V $\pm$ 0.5 V Military parameters given herein are for general references only. For current military specifications and subgroup testing information please request Fairchild's Table I data sheet from your Fairchild sales engineer or account representative. # AC Characteristics, cont'd | | | | 74AC | 54AC | 74AC | | | |-------------|-------------------------------------------|----------------------------------|---------------------------|--------------------------------------------------------|--------------------------------------|-------|-------------| | Symbol | Parameter | <b>V</b> cc*<br>7 <sup>(V)</sup> | Ta = + 25°C<br>CL = 50 pF | $TA = -55 ^{\circ}C$ $to + 125 ^{\circ}C$ $CL = 50 pF$ | Ta = -40°C<br>to +85°C<br>CL = 50 pF | Units | Fig.<br>No. | | <del></del> | | / | Min Typ Max | Min Max | Min Max | | | | fsı | Maximum SI<br>Clock Frequency | သို့ <i>ရှိ</i> | 60 / F | | ~ | MHz | 1 | | fso | Maximum SO<br>Clock Frequency | 3.3<br>5.0 | 60 | | 11/ | WHZ | 4 ( | | fво | Maximum Clock<br>Frequency, SO Burst Mode | 3.3<br>5.0 | 55<br>65 | UZ | | MHZ | /7 | | fBI | Maximum<br>Burst In Clock | 3.3<br>5.0 | 60<br>85 | | | MHz | 6 | <sup>\*</sup>Voltage Range 3.3 is 3.3 V. $\pm$ 0.3 V Voltage Range 5.0 is 5.0 V $\pm$ 0.5 V # **AC Operating Requirements** | Ì | | 1 | 74AC | | 54AC | 74AC | 1 | 1 | |--------|----------------------------------------|------------------|------------------|-----------------|---------------------------------------|--------------------------------------|---------|-------------| | Symbol | Parameter | <b>V</b> cc* (V) | TA = +<br>CL = 5 | + 25°C<br>50 pF | Ta = -55°C<br>to +125°C<br>CL = 50 pF | TA = -40°C<br>to +85°C<br>CL = 50 pF | Units | Fig.<br>No. | | / | 5 | <u> </u> | Тур | | Guaranteed Mir | nimum | <u></u> | | | tw | SI Pulso Wickh, tsim | 3.3<br>5.0 | 4.0<br>1.5 | | | | ns | 1, 6 | | tw | SI Fulse Wighth tall | 3.3<br>5.0 | 71.0<br>1.5 | | | | ns | 1, 6 | | ts | Setup Time, HIGH or /<br>LOW, Dn to SI | 3.3<br>5.0 | 2/0/<br>1.9 | | MAM | | ns | 1 | | th | Hold Time, HIGH or<br>LOW, Dn to SI | 3.3<br>5.0 | 3.0<br>1.5 | 14 | $\sqrt{M}\sqrt{M}$ | | )ns | 1 | | tw | MR Pulse Width, twrw | 3.3<br>5.0 | 17.0<br>13.0 | | | JUM | ns | 2 | | trec | Recovery Time, tмязін<br>MR to SI | 3.3<br>5.0 | 7.0<br>4.0 | | | | ns | 2 | | tw | SO Pulse Width, tson<br>HIGH | 3.3<br>5.0 | 4.5<br>2.0 | | | | ns | 4, 7 | | tw | SO Pulse Width, tsoL<br>LOW | 3.3<br>5.0 | 12.5<br>9.0 | | | | ns | 4, 7 | <sup>\*</sup>Voltage Range 3.3 is 3.3 V $\pm$ 0.3 V Voltage Range 5.0 is 5.0 V $\pm$ 0.5 V Military parameters given herein are for general references only. For current military specifications and subgroup testing bottominformation please request Fairchild's Table I data sheet from your Fairchild sales engineer or account representative. ## **AC Characteristics** | | | | , | 74ACT | | 54 <i>F</i> | CT | 74ACT | | | | |--------------------|-----------------------------------------------|---------------------|--------------------------|-------|-----|---------------------------------------|-----------|-----------------------------------|-----|-------|-------------| | Symbol | Parameter | <b>V</b> cc*<br>(V) | TA = +25°C<br>CL = 50 pF | | | Ta = -55°C<br>to +125°C<br>CL = 50 pF | | TA = -40°C to $+85$ °C CL = 50 pF | | Units | Fig.<br>No. | | | | | Min | Тур | Max | Min | Max | Min | Max | | | | tpLH, tpLH | Propagation Delay, tin<br>SI to IR | 5.0 | | 6.5 | | | | | | ns | 1 | | tPLH | Propagation Delay, tion<br>SI to QR | 5.0 | | 10.5 | | | | | | ns | 1 | | tрнL, tpLн | Propagation Delay, to<br>SO to Data Quit | 5.0 | | 18.5 | | | | | | ns | 4 | | tPHL, <b>tPH</b> L | Propagation Delay tok | <b>.</b> 5.0 | | 7.0 | - | | | | | ns | 4 | | tPHL, tPLH | Propagation Delay, toos<br>SI to New Data Out | 5/.0/ | ^ | 19.0 | - | | | | | ns | 1, 5 | | tpLH | Fall-Through Time, tFTO /<br>SI to OR | 5.0 | // | 13.5 | | | | | | ns | 5 | | tPLH | Fall-Through Time, tFT<br>SO to IR, HIGH | 5.0 | 94 | 15.0 | 97 | 7 | | | | ns | 3 | | tpzl | Output Enable<br>OE to On | 5.0 | | 6.5 | | /1/ | 7 | | | ns | 3-8 | | <b>t</b> PLZ | Output Disable<br>OE to On | 5.0 | | 5.0 | | V. | market of | 7 | | ns | 3-8 | | tpzH | Output Enable<br>OE to On | 5.0 | | 6.5 | | | | | (C) | ns | 3-7 | | tenz | Output Disable<br>OE to On | 5.0 | | 6.5 | _ | | | 4 | | ris | 3-7 | | trec | Recovery Time, tMRIRH | 5.0 | <u> </u> | 8.5 | | | | | - | ns | 2 | | trec | Recovery Time, tMRORL | 5.0 | | 16.5 | | | | | | ns | 2 | | trec | Recovery Time, tMRONL MR to On, LOW | 5.0 | | 9.0 | | | | | | ns | 2 | | tw | IR Pulse Width, tip | 5.0 | | 28.0 | | | | | | ns | 3 | | tw | OR Pulse Width, top | 5.0 | | 17.0 | | | | | | ns | 5 | | fsı | Maximum SI<br>Clock Frequency | 5.0 | | 85 | | | | | | MHz | 1 | | fso | Maximum SO<br>Clock Frequency | 5.0 | | 60 | | | | | | MHz | 4 | <sup>\*</sup>Voltage Range 5.0 is 5.0 V ± 0.5 V Military parameters given herein are for general references only. For current military specifications and subgroup testing information please request Fairchild's Table I data sheet from your Fairchild sales engineer or account representative. # 5 # AC Characteristics, cont'd | F. Den Australia | | | 74ACT | 54ACT | 74ACT | | |------------------|-------------------------------------------|---------------------|---------------------------|---------------------------------------|--------------------------------------|------------| | Symbol | Parameter | <b>V</b> cc*<br>(V) | Ta = + 25°C<br>CL = 50 pF | Ta = -55°C<br>to +125°C<br>CL = 50 pF | Ta = -40°C<br>to +85°C<br>CL = 50 pF | Units Fig. | | | | | Min Typ Max | Min Max | Min Max | | | fво | Maximum Clock<br>Frequency, SO Burst Mode | 5.0 | J J 65 [ ] | | | MHZ 7 | | fBI | Maximum<br>Burst In Clock | 5.0 | 85 | 00 | 711 | MHz 6 | <sup>\*</sup>Voltage Range 5.0 is 5.0 V $\pm$ 0.5 V # **AC Operating Requirements** | | | | 74 | CT | 54ACT | 74ACT | | | |--------|--------------------------------------|---------------------|---------------------------|----|---------------------------------------|--------------------------------------|-------|-------------| | Symbol | Parameter | <b>V</b> cc*<br>(V) | Ta = + 25°C<br>CL = 50 pF | | Ta = -55°C<br>to +125°C<br>CL = 50 pF | Ta = -40°C<br>to +85°C<br>CL = 50 pF | Units | Fig.<br>No. | | 1 | | | Тур | | Guaranteed Mi | nimum | | | | tw // | SI, Pulse Width, tsin | 5.0 | 1.5 | | | | ns | 1, 6 | | tw | SI Pulse Wieth, Ist<br>LOW | <b>7</b> 5.0 | 1.5 | , | | | ns | 1, 6 | | ts | Setup Time, HIGH or<br>LOW, Dn to SI | 5.0 | 1.0 | | 770 - | | ns | 1 | | th | Hold Time, HIGH or<br>LOW, Dn to SI | 5.0 | 1.5 | | ////\\// | | ns | 1 | | tw | MR Pulse Width, tmrw | 5.0 | 13.0 | | UUZ | | ng | 137 | | trec | Recovery Time, tмязін<br>MR to SI | 5.0 | 4.5 | | | | nsy | 2 | | tw | SO Pulse Width, tsон<br>HIGH | 5.0 | 2.0 | | | | ns | 4, 7 | | tw | SO Pulse Width, tsoL<br>LOW | 5.0 | 9.0 | | | | ns | 4, 7 | <sup>\*</sup>Voltage Range 5.0 is 5.0 V $\pm$ 0.5 V Military parameters given herein are for general references only. For current military specifications and subgroup testing information please request Fairchild's Table I data sheet from your Fairchild sales engineer or account representative. # Capacitance | Symbol | Parameter | 54/74AC/ACT | Units | Conditions | |--------|-------------------|-------------|--------|-------------| | Symbol | Palailletei | Тур | Oillis | Conditions | | Cin | Input Capacitance | 4.5 | рF | Vcc = 5.5 V |