# **S71WS-P based MCP Products**

1.8 Volt-only x16 Simultaneous Read/Write, Burst Mode Flash Memory with CellularRAM



Data Sheet

**Notice to Readers:** This document states the current technical specifications regarding the Spansion product(s) described herein. Each product described herein may be designated as Advance Information, Preliminary, or Full Production. See *Notice On Data Sheet Designations* for definitions.



#### **Notice On Data Sheet Designations**

Spansion Inc. issues data sheets with Advance Information or Preliminary designations to advise readers of product information or intended specifications throughout the product life cycle, including development, qualification, initial production, and full production. In all cases, however, readers are encouraged to verify that they have the latest information before finalizing their design. The following descriptions of Spansion data sheet designations are presented here to highlight their presence and definitions.

#### **Advance Information**

The Advance Information designation indicates that Spansion Inc. is developing one or more specific products, but has not committed any design to production. Information presented in a document with this designation is likely to change, and in some cases, development on the product may discontinue. Spansion Inc. therefore places the following conditions upon Advance Information content:

"This document contains information on one or more products under development at Spansion Inc. The information is intended to help you evaluate this product. Do not design in this product without contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed product without notice."

#### **Preliminary**

The Preliminary designation indicates that the product development has progressed such that a commitment to production has taken place. This designation covers several aspects of the product life cycle, including product qualification, initial production, and the subsequent phases in the manufacturing process that occur before full production is achieved. Changes to the technical specifications presented in a Preliminary document should be expected while keeping these aspects of production under consideration. Spansion places the following conditions upon Preliminary content:

"This document states the current technical specifications regarding the Spansion product(s) described herein. The Preliminary status of this document indicates that product qualification has been completed, and that initial production has begun. Due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifications due to changes in technical specifications."

#### Combination

Some data sheets contain a combination of products with different designations (Advance Information, Preliminary, or Full Production). This type of document distinguishes these products and their designations wherever necessary, typically on the first page, the ordering information page, and pages with the DC Characteristics table and the AC Erase and Program table (in the table notes). The disclaimer on the first page refers the reader to the notice on this page.

#### Full Production (No Designation on Document)

When a product has been in production for a period of time such that no changes or only nominal changes are expected, the Preliminary designation is removed from the data sheet. Nominal changes may include those affecting the number of ordering part numbers available, such as the addition or deletion of a speed option, temperature range, package type, or  $V_{IO}$  range. Changes may also include those needed to clarify a description or to correct a typographical error or incorrect specification. Spansion Inc. applies the following conditions to documents in this category:

"This document states the current technical specifications regarding the Spansion product(s) described herein. Spansion Inc. deems the products to have been in sufficient production volume such that subsequent versions of this document are not expected to change. However, typographical or specification corrections, or modifications to the valid combinations offered may occur."

Questions regarding these document designations may be directed to your local sales office.

# S71WS-P based MCP Products

# 1.8 Volt-only x16 Simultaneous Read/Write, Burst Mode Flash Memory with CellularRAM



Data Sheet

#### **Features**

■ Power supply voltage of 1.7 to 1.95V

■ Flash access time: 80 ns, 20 ns

■ Flash burst frequencies: 66 MHz, 80 MHz, 104 MHz

■ pSRAM Access time: 70 ns, 20 ns

■ pSRAM burst frequency: 66 MHz, 80 MHz, 104 MHz

■ Package:

- 8.0 x 11.6 mm MCP

Operating Temperature

- -25°C to +85°C (wireless)

The S71WS series is a product line of stacked packages and consists of:

■ One S29WS-P NOR flash memory die

■ CellularRAM die

The products covered by this document are listed in the table below.

|           | CellularRAM Density (Mb) |             |             |  |  |
|-----------|--------------------------|-------------|-------------|--|--|
| Device    | 32 Mb                    | 64 Mb       | 128 Mb      |  |  |
| S29WS512P |                          |             | S71WS512PD0 |  |  |
| S29WS256P |                          | S71WS256PC0 |             |  |  |
| S29WS128P | S71WS128PB0              |             |             |  |  |

#### Note:

For a full list of OPNs, please contact the local sales representative or refer to the Ordering Information valid combinations tables.

For detailed specifications, please refer to the individual data sheets.

| Document                          | Publication Identification Number (PID) |
|-----------------------------------|-----------------------------------------|
| S29WS-P                           | S29WS-P_00                              |
| 128M CellularRAM Type 5           | CustComspec_00                          |
| 64M CellularRAM PN: SWM064D133S1R | SWM064D133S1R                           |
| 32M CellularRAM PN: SWM032D133S1R | SWM032D133S1R                           |



# 1. Product Selector Guide

| Device         | Model<br>Number | Flash Density<br>(Mb) | CellularRAM<br>Density (Mb) | Flash Speed<br>(MHz) | CellularRAM<br>Speed (MHz) | CellularRAM Supplier | Package       |
|----------------|-----------------|-----------------------|-----------------------------|----------------------|----------------------------|----------------------|---------------|
| S71WS512PD0HH3 | YL              |                       |                             | 104                  |                            |                      |               |
| S71WS512PD0HH3 | YR              | 512                   | 128                         | 80                   |                            | Type 5               |               |
| S71WS512PD0HH3 | YV              |                       |                             | 66                   |                            |                      |               |
| S71WS256PC0HH3 | YL              | 256                   | 64                          | 104                  | 104                        | SWM064D133S1R        | 84 ball MCP   |
| S71WS256PC0HH3 | YR              | 230                   | 04                          | 80                   | 104                        | 5WW004D13351H        | 8x11.6x1.2 mm |
| S71WS128PB0HH3 | RL              |                       |                             | 104                  |                            |                      |               |
| S71WS128PB0HH3 | RR              | 128                   | 32                          | 80                   |                            | SWM032D133S1R        |               |
| S71WS128PB0HH3 | RV              |                       |                             | 66                   |                            |                      |               |

# 2. MCP Block Diagram





### 3. Connection Diagrams



#### Note

1.  $V_{CC}$  pins must ramp simultaneously.

| MCP         | Flash-only Addresses | Shared Addresses |
|-------------|----------------------|------------------|
| S71WS512PD0 | A24-A23              | A22-A0           |
| S71WS256PC0 | A23-A22              | A21-A0           |
| S71WS128PB0 | A22-A21              | A20-A0           |

# 3.1 Special Handling Instructions For FBGA Package

Special handling is required for Flash Memory products in FBGA packages.

Flash memory devices in FBGA packages may be damaged if exposed to ultrasonic cleaning methods. The package and/or data integrity may be compromised if the package body is exposed to temperatures above 150°C for prolonged periods of time.

# 3.2 Look-ahead Ballout for Future Designs

Please refer to the Design-in Scalable Wireless Solutions with Spansion Products application note (publication number: Design\_Scalable\_Wireless). Contact your local Spansion sales representative for more details.



# 3.3 NOR Flash and pSRAM Input/Output Descriptions

| Signal             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Flash | pSRAM |  |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--|--|
| Amax-A0            | NOR Flash Address inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Х     | Х     |  |  |
| DQ15-DQ0           | Flash Data input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Х     | Х     |  |  |
| F-CE#              | NOR Flash Chip-enable input #1. Asynchronous relative to CLK for Burst Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Х     |       |  |  |
| OE#                | Output Enable input. Asynchronous relative to CLK for Burst mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Х     | Х     |  |  |
| WE#                | Write Enable input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Х     | Х     |  |  |
| F-V <sub>CC</sub>  | NOR Flash device power supply (1.7 V - 1.95 V).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Х     |       |  |  |
| F-V <sub>CCQ</sub> | Input/Output Buffer power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Х     |       |  |  |
| V <sub>SS</sub>    | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Х     | Х     |  |  |
| RFU                | Reserved for Future Use. No device internal signal is currently connected to the package connector but there is potential future use for the connector for a signal. It is recommended to not use RFU connectors for PCB routing channels so that the PCB may take advantage of future enhanced features in compatible footprint devices.                                                                                                                                                                                                                                                                                                           |       |       |  |  |
| RDY                | Flash ready output. Indicates the status of the Burst read. $V_{OL}$ = data valid. The Flash RDY pin is shared with the WAIT pin of the pSRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Х     | Х     |  |  |
| CLK                | CLK  NOR Flash Clock, shared with CLK of burst-mode pSRAM The first rising edge of CLK in conjunction with AVD# low latches the address input and activates burst mode operation.  After the initial word is output, subsequent rising edges of CLK increment the internal address counter. CLK should remain low during asynchronous access.                                                                                                                                                                                                                                                                                                       |       |       |  |  |
| AVD#               | AVD# NOR Flash Address Valid input. Shared with AVD# of burst-mode pSRAM. Indicates to device that the valid address is present on the address inputs.  V <sub>IL</sub> = for asynchronous mode, indicates valid address; for burst mode, causes starting address to be latched on rising edge of CLK.  V <sub>IH</sub> = device ignores address inputs                                                                                                                                                                                                                                                                                             |       |       |  |  |
| F-RST#             | NOR Flash hardware reset input. V <sub>IL</sub> = device resets and returns to reading array data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |       |  |  |
| F-WP#              | NOR Flash hardware write protect input. $V_{\rm IL}$ = disables program and erase functions in the four outermost sectors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Х     |       |  |  |
| F-ACC              | NOR Flash accelerated input. At $V_{HH}$ , accelerates programming; automatically places device in unlock bypass mode. At $V_{IL}$ , disables all program and erase functions. Should be at $V_{IH}$ for all other conditions.                                                                                                                                                                                                                                                                                                                                                                                                                      | Х     |       |  |  |
| R-CE#              | Chip-enable input for pSRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       | Х     |  |  |
| R-CRE              | Control Register Enable (pSRAM). For CellularRAM only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       | Х     |  |  |
| R-VCC              | pSRAM Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       | Х     |  |  |
| R-UB#              | R-UB# Upper Byte Control (pSRAM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       | Х     |  |  |
| R-LB#              | R-LB# Lower Byte Control (pSRAM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       | Х     |  |  |
| DNU                | Do Not Use. A device internal signal may be connected to the package connector. The connection may be used by Spansion for test or other purposes and is not intended for connection to any host system signal. Any DNU signal related function will be inactive when the signal is at $\rm V_{IL}$ . The signal has an internal pull-down resistor and may be left unconnected in the host system or may be tied to $\rm V_{SS}$ . Do not use these connections for PCB signal routing channels. Do not connect any host system signal to these connections. Note: Some customers prefer being able to tie DNU signals to $\rm V_{SS}$ on the PCB. |       |       |  |  |



# 4. Ordering Information

The order number is formed by a valid combinations of the following:



#### 4.1 Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

| Valid Combination |                            |                       |                        |                               |                    |                  |
|-------------------|----------------------------|-----------------------|------------------------|-------------------------------|--------------------|------------------|
| Product Family    | Code Flash<br>Denisty (Mb) | Process<br>Technology | CellularRAM<br>Density | Package<br>Type /<br>Material | Model Number Combo | Packing Type     |
|                   | 128                        |                       | В0                     | HH3                           | RL, RR, RV         |                  |
| S71WS             | 256                        | Р                     | C0                     | HH3                           | YL, YR             | 0, 2, 3 (Note 1) |
|                   | 512                        |                       | D0                     | HH3                           | YL, YR, YV         |                  |

#### Notes:

- 1. Packing Type 0 is standard. Specify other options as required.
- 2. BGA package marking omits leading S and packing type designator from ordering part number.



# 5. Physical Dimensions

# 6. TLA084— 84-ball Fine Pitch Ball Grid Array (FBGA) 8 x 11.6 mm Package



| PACKAGE | TLA 084                       |                                                                           |                               |                          |
|---------|-------------------------------|---------------------------------------------------------------------------|-------------------------------|--------------------------|
| JEDEC   | N/A                           |                                                                           |                               |                          |
| DxE     | 11.60 mm x 8.00 mm<br>PACKAGE |                                                                           |                               |                          |
| SYMBOL  | MIN                           | NOM                                                                       | MAX                           | NOTE                     |
| Α       |                               |                                                                           | 1.20                          | PROFILE                  |
| A1      | 0.17                          |                                                                           |                               | BALL HEIGHT              |
| A2      | 0.81                          |                                                                           | 0.97                          | BODY THICKNESS           |
| D       |                               | 11.60 BSC.                                                                |                               | BODY SIZE                |
| Е       |                               | 8.00 BSC.                                                                 |                               | BODY SIZE                |
| D1      | 8.80 BSC.                     |                                                                           |                               | MATRIX FOOTPRINT         |
| E1      | 7.20 BSC.                     |                                                                           |                               | MATRIX FOOTPRINT         |
| MD      | 12                            |                                                                           |                               | MATRIX SIZE D DIRECTION  |
| ME      |                               | 10                                                                        |                               | MATRIX SIZE E DIRECTION  |
| n       | 84                            |                                                                           |                               | BALL COUNT               |
| Øb      | 0.35                          | 0.40                                                                      | 0.45                          | BALL DIAMETER            |
| eЕ      |                               | 0.80 BSC.                                                                 |                               | BALL PITCH               |
| eD      | 0.80 BSC                      |                                                                           |                               | BALL PITCH               |
| SD / SE | 0.40 BSC.                     |                                                                           |                               | SOLDER BALL PLACEMENT    |
|         | B1,B1<br>E1,E<br>H1,H10,      | ,A4,A5,A6,A7<br>10,C1,C10,D<br>10,F1,F10,G1<br>J1,J10,K1,K1<br>M4,M5,M6,M | 1,D10,<br>1,G10,<br>0,L1,L10, | DEPOPULATED SOLDER BALLS |

#### NOTES:

- DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010.
- 4. e REPRESENTS THE SOLDER BALL GRID PITCH.
- 5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION

SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

 $\ensuremath{\text{n}}$  IS THE NUMBER OF POPULTED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME.

DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.

SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE =  $\boxed{0/2}$ 

- 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.
- 9. N/A
- A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

3372-2 \ 16-038.22a



#### 7. Revision History

## 7.1 Revision A (February 21, 2006)

Initial release.

#### 7.2 Revision A1 (April 12, 2006)

Added the S71WS512PC0

#### 7.3 Revision A2 (August 21, 2006)

Added the S71WS512PD0 108MHz OPN

#### **7.4** Revision A3 (November 7, 2006)

Added the S71WS256PD0 MCP Added the S71WS256PC0 MCP

#### **7.5** Revision A4 (December 8, 2006)

Added new CellularRAM Type 3
Revised Valid Combination table
Revised Product Selector Guide

#### 7.6 Revision A5 (January 11, 2007)

Added S71WS128PC0 MCP offering

#### 7.7 Revision A6 (February 5, 2007)

Added the S71WS512PD0JF4 OPN

#### 7.8 Revision A7 (March 27, 2007)

Added the S71WS512PD0HF3SR OPN

#### 7.9 Revision A8 (July 30, 2007)

Added 80 MHz S71WS128PC0 to Valid Combinations

#### **7.10** Revision A9 (September 4, 2007)

Added 54 MHz and Asynchronous S71WS512PC0 MCP Revised Valid Combinations

### 7.11 Revision A10 (October 19, 2007)

Add 104 MHz, 80 Mhz and 66 MHz S71WS256PC, S71WS256PD and S71WS128PC MCP products Removed the S71WS512PD0JF MCP



#### 7.12 Revision A11 (March 14, 2008)

Added package TSB084

Added OPNs S71WS128PB0HF3SR/SV

Added low-Halogen options for S71WS128PB0, S71WS128PC0, S71WS256PC0, S71WS256PD0, and S71WS512PD0

#### 7.13 Revision A12 (April 8, 2008)

Added 64M CellularRAM Type 2

Updated 128M CellularRAM Type 2 PID

Removed 128M/64M CellularRAM Type 3 OPNs and PIDs

## 7.14 Revision A13 (June 13, 2008)

Added CellularRAM Type 3 and associated OPNs

Added CellularRAM PN: SWM128D104R1R and associated OPNs

Changed Flash Page Access time to 20 ns

In Features, changed max Flash burst frequency from 108 MHz to 104 MHz

Removed OPNs S71WS512PD0HH3HL, S71WS256PD0HH3HL, S71WS256PD0HH3HR

#### 7.15 Revision A14 (May 7, 2010)

Added MCP OPNs S71WS256PC0HH3YR0/L0 and CellularRAM OPN SWM064D133S1R

#### 7.16 Revision A15 (June 30, 2010)

Added MCP OPNs S71WS128PB0HH3RL0/RR0/RV0 for new 32 Mb CellularRAM OPN SWM032D133S1R

## 7.17 Revision A16 (November 11, 2010)

Removed all OPNs except S71WS512PD0HH3YL/YR/YV, S71WS256PC0HH3YR/YL and S71WS128PB0HH3RL/RR/RV

Removed TSB084 drawing



#### Colophon

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country, the prior authorization by the respective government entity will be required for export of those products.

#### Trademarks and Notice

The contents of this document are subject to change without notice. This document may contain information on a Spansion product under development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any damages of any kind arising out of the use of the information in this document.

Copyright ©2006- 2010 Spansion Inc. All rights reserved. Spansion<sup>®</sup>, the Spansion logo, MirrorBit<sup>®</sup>, MirrorBit<sup>®</sup> Eclipse<sup>™</sup>, ORNAND<sup>™</sup>, EcoRAM<sup>™</sup> and combinations thereof, are trademarks and registered trademarks of Spansion LLC in the United States and other countries. Other names used are for informational purposes only and may be trademarks of their respective owners.