# **VRAM** # 128K x 8 DRAM WITH 256 x 8 SAM ### **FEATURES** - Industry standard pinout, timing and functions - · High-performance, CMOS silicon-gate process - Single +5V ±10% power supply - Low power: 15mW standby; 275mW active, typical - · Inputs and outputs are fully TTL compatible - Refresh modes: RAS-ONLÝ, CAS-BEFORE-RAS (CBR) and HIDDEN - · 512-cycle refresh within 8ms - · No refresh required for serial access memory - Optional FAST PAGE MODE access cycles - Dual port organization: 128K x 8 DRAM port 256 x 8 SAM port - Fast access times 70ns random, 22ns serial ### SPECIAL FUNCTIONS - · JEDEC Standard Function set - PERSISTENT MASKED WRITE - SPLIT READ TRANSFER - WRITE TRANSFER/SERIAL INPUT - ALTERNATE WRITE TRANSFER - BLOCK WRITE ### OPTIONS ### **MARKING** | • | Timing [DRAM, SAM (cycle/access)] | | |---|-----------------------------------|-----| | | 70ns, 25ns/22ns | - 7 | | | 80ns, 30ns/25ns | - 8 | | | 100ns, 30ns/27ns | -10 | | | | | Packages Plastic SOJ (400 mil) Plastic TSOP (400 mil) ) DJ nil) TG • 32ms low power/extended refresh L ### **GENERAL DESCRIPTION** The MT42C8128 is a high-speed, dual port CMOS dynamic random access memory or video RAM (VRAM) containing 1,048,576 bits. These bits may be accessed either by an 8-bit wide DRAM port or by a 256 x 8-bit serial access memory (SAM) port. Data may be transferred bidirectionally between the DRAM and the SAM. An extended refresh (32ms), low power option is available as the MT42C8128 L. The DRAM portion of the VRAM is functionally identical PIN ASSIGNMENT (Top View) **40-Pin SOJ** (Q-6) ### 40/44-Pin TSOP\* (R-5) \*Consult factory on TSOP availability. to the MT4C4256 (256K x 4 DRAM). Eight 256-bit data registers make up the SAM portion of the VRAM. Data I/O and internal data transfer are accomplished using three separate bidirectional data paths: the 8-bit random access I/O port, the eight internal 256 bit wide paths between the DRAM and the SAM, and the 8-bit serial I/O port for the SAM. The rest of the circuitry consists of the control, timing and address decoding logic. Each port may be operated asynchronously and independently of the other except when data is being transferred internally between them. As with all DRAMs, the VRAM must be refreshed to maintain data. The refresh cycles must be timed so that all 512 combinations of $\overline{RAS}$ addresses are executed at least every 8ms, or 32ms for the MT42C8128 L, (regardless of sequence). Micron recommends evenly spaced refresh cycles for maximum data integrity. An internal transfer between the DRAM and SAM counts as a refresh cycle. The SAM portion of the VRAM is fully static and requires no refresh. The operation and control of the MT42C8128 is optimized for high performance graphics and communication designs. The dual port architecture is well suited to buffering the sequential data used in raster graphics display, serial/parallel networking and data communications. Special features such as SPLIT READ TRANSFER and BLOCK WRITE, allow further enhancements to system performance. ### **FUNCTIONAL BLOCK DIAGRAM** # MULTIPORT DRAM ## **PIN DESCRIPTIONS** | SOJ PIN<br>Numbers | TSOP PIN<br>NUMBERS | SYMBOL | ТҮРЕ | DESCRIPTION | |------------------------------------------|------------------------------------------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | SC | Input | Serial Clock: Clock input to the serial address counter for the SAM registers. | | 6 | 6 | TR/OE | Input | Transfer Enable: Enables an internal TRANSFER operation at RAS (H → L), or | | | | | | Output Enable: Enables the DRAM output buffers when taken LOW after RAS goes LOW (CAS must also be LOW), otherwise the output buffers are in a High-Z state. | | 12 | 14 | ME/WE | Input | Mask Enable: If ME/WE is LOW at the falling edge of RAS, a MASKED WRITE cycle is performed, or | | | | | | Write Enable: ME/WE is also used to select a READ (ME/WE = H) or WRITE (ME/WE = L) cycle when accessing the DRAM. This includes a READ TRANSFER (ME/WE = H) or WRITE TRANSFER (ME/WE = L). | | 35 | 39 | SE | Input | Serial Port Enable: SE enables the serial I/O buffers and allows a serial READ or WRITE operation to occur, otherwise the output buffers are in a High-Z state. SE is also used during a WRITE TRANSFER operation to indicate whether a WRITE TRANSFER of a SERIAL INPUT MODE ENABLE cycle is performed. | | 29 | 31 | DSF | Input | Special Function Select: DSF is used to indicate which special functions (BLOCK WRITE, MASKED WRITE vs. PERSISTENT MASKED WRITE, etc.) are used for a particular access cycle. | | 14 | 16 | RAS | Input | Row Address Strobe: RAS is used to clock in the 9 row-address bits and strobe the ME/WE, TR/OE, DSF, SE, CAS and DQ inputs. It acts as master chip enable, and must fall to initiate any DRAM or TRANSFER cycle | | 27 | 29 | CAS | Input | Column Address Strobe: CAS is used to clock-in the column-address bits, enable the DRAM output buffers (along with TR/OE), and strobe the DSF input. | | 25, 24, 23,<br>22, 19, 18,<br>17, 21, 16 | 27, 26, 25,<br>24, 21, 20,<br>19, 23, 18 | A0-A8 | Input | Address Inputs: For the DRAM operation, these inputs are multiplexed and clocked by RAS and CAS to select one 8-bit word out of the 128K available. During TRANSFER operations, A0 to A8 indicate the DRAM row being accessed (when RAS goes LOW) and A0-A7 indicate the SAM start address (when CAS goes LOW). A7, A8 = "don't care" for the start address when during SPLIT TRANSFER. | # PIN DESCRIPTIONS (continued) | SOJ PIN<br>Numbers | TSOP PIN<br>NUMBERS | SYMBOL | TYPE | DESCRIPTION | |-----------------------------------|-----------------------------------|-----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 8, 9, 10,<br>31, 32,<br>33, 34 | 7, 8, 9, 10,<br>35, 36, 37,<br>38 | DQ1-DQ8 | Input/<br>Output | DRAM Data I/O: Data input/output for DRAM cycles; inputs for Mask Data Register and Color Register load cycles, and DQ and Column Mask inputs for BLOCK WRITE. | | 2, 3, 4, 5, 36,<br>37, 38, 39 | 2, 3, 4, 5, 40,<br>41, 42, 43 | SDQ1-SDQ8 | Input/<br>Output | Serial Data I/O: Input, output, or High-Z. | | 26 | 28 | QSF | Output | Split SAM Status: QSF indicates which half of the SAM is being accessed. LOW if address is 0-127, HIGH if address is 128-255. | | 15, 28 | 17, 30 | NC | _ | No Connect: This pin should be either left unconnected or tied to ground. | | 11, 20 | 13, 22 | Vcc | Supply | Power Supply: +5V ±10% | | 30, 40 | 32, 44 | Vss | Supply | Ground | # MULTIPORT DRAM ### **FUNCTIONAL DESCRIPTION** The MT42C8128 may be divided into three functional blocks: the DRAM, the transfer circuitry, and the SAM. All of the operations described below are shown in the AC Timing Diagrams section of this data sheet and summarized in the Truth Table. Note: For dual-function pins, the function that is not being discussed will be surrounded by parentheses. For example, the $\overline{TR}/\overline{OE}$ pin will be shown as $\overline{TR}/(\overline{OE})$ in references to transfer operations. ### DRAM OPERATION ### DRAM REFRESH Like any DRAM-based memory, the MT42C8128 VRAM must be refreshed to retain data. All 512 row address combinations must be accessed within 8ms. The MT42C8128 supports CAS-BEFORE-RAS, RAS-ONLY and HIDDEN types of refresh cycles. For the CAS-BEFORE-RAS REFRESH cycle, the row addresses are generated and stored in an internal address counter. The user need not supply any address data, and simply must perform 512 CAS-BEFORE-RAS cycles within the 8ms time period. The refresh address must be generated externally and applied to A0-A8 inputs for RAS-ONLY REFRESH cycles. The DQ pins remain in a High-Z state for both the RAS-ONLY and CAS-BEFORE-RAS cycles. HIDDEN REFRESH cycles are performed by toggling RAS (and keeping CAS LOW) after a READ or WRITE cycle. This performs CAS-BEFORE-RAS cycles but does not disturb the DQ lines. Any DRAM READ, WRITE, or TRANSFER cycle also refreshes the DRAM row that is being accessed. The SAM portion of the MT42C8128 is fully static and does not require any refreshing. ### DRAM READ AND WRITE CYCLES The DRAM portion of the VRAM is nearly identical to standard 256K x 4 DRAMs. However, because several of the DRAM control pins are used for additional functions on this part, several conditions that were undefined or in "don't care" states for the DRAM are specified for the VRAM. These conditions are highlighted in the following discussion. In addition, the VRAM has several special functions that can be used when writing to the DRAM. The 17 address bits used to select an 8-bit word from the 131,072 available are latched into the chip using the A0-A8, $\overline{RAS}$ and $\overline{CAS}$ inputs. First, the 9 row-address bits are set up on the address inputs and clocked into the part when $\overline{RAS}$ transitions from HIGH-to-LOW. Next, the 8 column address bits are set up on the address inputs and clocked-in when $\overline{CAS}$ goes from HIGH-to-LOW. Note: RAS also acts as a "master" chip enable for the VRAM. If RAS is inactive, HIGH; all other DRAM control pins (CAS, TR/OE, ME/WE, etc.) are a "don't care" and may change state without effect. No DRAM or TRANSFER cycles will be initiated without RAS falling. For single port DRAMS, the $\overline{OE}$ pin is a "don't care" when $\overline{RAS}$ goes LOW. For the VRAM, when $\overline{RAS}$ goes LOW, $\overline{TR}/(\overline{OE})$ selects between DRAM access or TRANSFER cycles. $\overline{TR}/(\overline{OE})$ must be HIGH at the $\overline{RAS}$ HIGH-to-LOW transition for all DRAM operations (except $\overline{CAS}$ -BEFORE- $\overline{RAS}$ ). If $(\overline{\text{ME}})/\overline{\text{WE}}$ is $\overrightarrow{\text{HIGH}}$ when $\overrightarrow{\text{CAS}}$ goes LOW, a DRAM READ operation is performed and the data from the memory cells selected will appear at the DQ1-DQ8 port. To enable the DRAM output port, the $(\overrightarrow{\text{TR}})/\overrightarrow{\text{OE}}$ input must transition from HIGH-to-LOW some time after $\overrightarrow{\text{RAS}}$ falls. For single port normal DRAMs, WE is a "don't care" when RAS goes LOW. For the VRAM, ME/(WE) is used, when RAS goes LOW, to select between a MASKED WRITE cycle and a normal WRITE cycle. If ME/(WE) is LOW at the RAS HIGH-to-LOW transition, a MASKED WRITE operation is selected. For any DRAM access cycle (READ or WRITE), ME/(WE) must be HIGH at the RAS HIGH-to-LOW transition. If (ME)/WE is LOW before CAS goes LOW, a DRAM EARLY-WRITE operation is performed and the data present on the DQ1-DQ8 data port will be written into the selected memory cells. If (ME)/WE goes LOW after CAS goes LOW, a DRAM LATE-WRITE operation is performed. Refer to the AC timing diagrams. The VRAM can perform all the normal DRAM cycles including READ, EARLY-WRITE, LATE-WRITE, READ-MODIFY-WRITE, FAST-PAGE-MODE READ, FAST-PAGE-MODE WRITE (Late or Early), and FAST-PAGE-MODE READ-MODIFY-WRITE. Refer to the AC timing parameters and diagrams in the data sheet for more details on these operations. ### NONPERSISTENT MASKED WRITE The MASKED WRITE feature eliminates the need for a READ-MODIFY-WRITE cycle when changing only specific bits within an 8-bit word. The MT42C8128 supports two types of MASKED WRITE cycles, NONPERSISTENT MASKED WRITE and PERSISTENT MASKED WRITE. If ME/(WE) and DSF are LOW at the RAS HIGH-to-LOW transition, a NONPERSISTENT MASKED WRITE is performed and the data (mask data) present on the DQ1-DQ8 inputs will be written into the mask data register. The mask data acts as an individual write enable for each of the eight DQ1-DQ8 pins. If a LOW (logic "0") is written to a mask data register bit, the input port for that bit is disabled during the subsequent WRITE operation and no new data will be written to that DRAM cell location. A HIGH (logic "1") on a mask data register bit enables the input port and allows normal WRITE operation to proceed. Note that $\overline{CAS}$ is still HIGH. When $\overline{CAS}$ goes LOW, the bits present on the DQ1-DQ8 inputs will be either written to the DRAM (if the mask data bit is HIGH) or ignored (if the mask data bit is LOW). The DRAM contents that correspond to masked input bits will not be changed during the WRITE cycle. The MASKED WRITE is nonpersistent (must be re-entered at every $\overline{RAS}$ cycle) if DSF is LOW when $\overline{RAS}$ goes LOW. The mask data register is cleared at the end of every NONPERSISTENT MASKED WRITE. FAST PAGE MODE can be used with NONPERSISTENT MASKED WRITE to write several column locations in an addressed row. The same mask is used during the entire FAST-PAGE-MODE $\overline{RAS}$ cycle. An example NONPERSISTENT MASKED WRITE cycle is shown in Figure 1. Figure 1 NONPERSISTENT MASKED WRITE EXAMPLE ### PERSISTENT MASKED WRITE The PERSISTENT MASKED WRITE feature eliminates the need to rewrite the mask data before each MASKED WRITE cycle if the same mask data is being used repeatedly. To initiate a PERSISTENT MASKED WRITE, a LOAD MASK REGISTER cycle is performed by taking $\overline{\text{ME}}/(\overline{\text{WE}})$ and DSF HIGH when $\overline{\text{RAS}}$ goes LOW. The mask data is loaded into the internal register when $\overline{\text{CAS}}$ goes LOW. PERSISTENT MASKED WRITE cycles may then be performed by taking $\overline{\text{ME}}/(\overline{\text{WE}})$ LOW and DSF HIGH when $\overline{\text{RAS}}$ goes LOW. The contents of the mask data register will then be used as the mask data for the DRAM inputs. Unlike the NONPERSISTENT MASKED WRITE cycle, the data present on the DQ inputs is not loaded into the mask register when RAS falls, and the mask data register will not be cleared at the end of the cycle. Any number of PERSISTENT MASKED WRITE cycles, to any address, may be performed without having to reload the mask data register. Figure 2 shows the LOAD MASK REGISTER and two PERSISTENT MASKED WRITE cycles in operation. The LOAD MASK REGISTER and PERSISTENT MASKED WRITE cycles allow controllers that cannot provide mask data to the DQ pins at RAS time to perform MASKED WRITE operations. PERSISTENT MASKED WRITE operations can be performed during FAST PAGE MODE cycles and the same mask will apply to all addressed columns in the addressed row. X = NOT EFFECTIVE (DON'T CARE) Figure 2 PERSISTENT MASKED WRITE EXAMPLE Figure 3 BLOCK WRITE EXAMPLE ### **BLOCK WRITE** If DSF is HIGH when CAS goes LOW, the MT42C8128 will perform a BLOCK WRITE cycle instead of a normal WRITE cycle. In BLOCK WRITE cycles, the contents of the color register are directly written to four adjacent column locations (see Figure 3). The color register must be loaded prior to beginning BLOCK WRITE cycles (see LOADCOLOR REGISTER). Each DQ location of the color register is written to the four column locations (or any of the four that are enabled) in the corresponding DQ bit plane. The row is addressed as in a normal DRAM WRITE cycle. However when CAS goes LOW, only the A2-A7 inputs are used. A2-A7 specify the "block" of four adjacent column locations that will be accessed. The DQ inputs (DQ1, 2, 3, and 4) are then used to determine what combination of the four column locations will be changed. The table on this page illustrates how each of the DQ inputs is used to selectively enable or disable individual column locations within the block. The write enable controls are active HIGH; a logic "1" enables the WRITE function and a logic "0" disables the WRITE function. | | COLUMN ADDRESS CONTROLLED | | | | | | | |--------|---------------------------|----|--|--|--|--|--| | INPUTS | A0 | A1 | | | | | | | DQ1 | 0 | 0 | | | | | | | DQ2 | 1 | 0 | | | | | | | DQ3 | 0 | 1 | | | | | | | DQ4 | 1 | 1 | | | | | | # I MULTIPORT DRAN ### NONPERSISTENT MASKED BLOCK WRITE The MASKED WRITE functions can also be used during BLOCK WRITE cycles. NONPERSISTENT MASKED BLOCK WRITE operates exactly like the normal NONPERSISTENT MASKED WRITE except the mask is now applied to four column locations instead of just one. Like NONPERSISTENT MASKED WRITE, the combination of ME/(WE) LOW and DSF LOW when RAS goes LOW initiates a NONPERSISTENT MASK cycle. The DSF pin must be driven HIGH when CAS goes LOW, to perform a NONPERSISTENT MASKED BLOCK WRITE. Using the column mask input and MASKED WRITE function allows any combination of the eight bit planes or four column locations to be masked. ### PERSISTENT MASKED BLOCK WRITE This cycle is also performed exactly like the normal PERSISTENT MASKED WRITE except that DSF is HIGH when $\overline{\text{CAS}}$ goes LOW to indicate the BLOCK WRITE function. Both the mask data register and the color register must be loaded with the appropriate data prior to starting a PERSISTENT MASKED BLOCK WRITE. ### LOAD MASK DATA REGISTER The LOAD MASK REGISTER operation and timing are identical to a normal WRITE cycle except that DSF is HIGH when $\overline{RAS}$ goes LOW. As shown in the Truth Table, the combination of $\overline{TR}/(\overline{OE})$ , $\overline{ME}/(\overline{WE})$ , and DSF being HIGH when $\overline{RAS}$ goes LOW indicates the cycle is a LOAD REGIS- TER cycle. DSF is used when $\overline{CAS}$ goes LOW to select the register to be loaded, and must be LOW for a LOAD MASK REGISTER cycle. The data present on the DQ lines will then be written to the mask data register. Note: For a normal DRAM WRITE cycle, the mask data register is disabled but not modified. The mask data register contents will not be changed unless a NON-PERSISTENT MASKED WRITE cycle or a LOAD MASK REGISTER cycle is performed. The row address supplied will be refreshed, but it is not necessary to provide any particular row address. The column address inputs are ignored during a LOAD MASK REGISTER cycle. The mask data register contents are used during PERSISTENT MASKED WRITE and PERSISTENT MASKED BLOCK WRITE cycles to selectively enable writes to the eight DQ planes. ### LOAD COLOR REGISTER The LOAD COLOR REGISTER cycle is identical to the LOAD MASK REGISTER cycle except DSF is HIGH when CAS goes LOW. The contents of the color register are retained until changed by another LOAD COLOR REGISTER cycle (or the part loses power) and are used as data inputs during BLOCK WRITE cycles. ### TRANSFER OPERATIONS TRANSFER operations are initiated when TR/(ŌE) is LOW then RAS goes LOW. The state of (ME)/WE when RAS goes LOW indicates the direction of the TRANSFER (to or from the DRAM), and DSF is used to select between NORMAL TRANSFER, SPLIT READ TRANSFER, and ALTERNATE WRITE TRANSFER cycles. Each of the TRANSFER cycles available is described below. ### READ TRANSFER (DRAM-TO-SAM TRANSFER) If (ME)/WE is HIGH and DSF is LOW when RAS goes LOW, a READ TRANSFER cycle is selected. The row address bits indicate the eight 256-bit DRAM row planes that are to be transferred to the eight SAM data register planes. The column address bits indicate the start address (or Tap address) of the serial output cycle from the SAM data registers. CAS must fall for every TRANSFER in order to load a valid Tap address. A read transfer may be accom- plished two ways. If the transfer is to be synchronized with SC (REAL-TIME READ TRANSFER), TR/(OE) is taken HIGH after CAS goes LOW. If the transfer does not have to be synchronized with SC (READ TRANSFER), TR/(OE) may go HIGH before CAS goes LOW (refer to the AC Timing Diagrams). The 2,048 bits of DRAM data are written into the SAM data registers and the serial shift start address is stored in an internal 8-bit register. OSF will be LOW if access is from the lower half (addresses 0 through 127), and HIGH if access is from the upper half (128 through 255). If SE is LOW, the first bits of the new row data will appear at the serial outputs with the first SC clock pulse. SE enables the serial outputs and may be either HIGH or LOW during this operation. The SAM address pointer will increment with the SC LOW-to-HIGH transition, regardless of the state of SE. Performing a READ TRANSFER cycle sets the direction of the SAM I/O buffers to the output mode. Figure 4 TYPICAL SPLIT-READ-TRANSFER INITIATION SEQUENCE # SPLIT READ TRANSFER (SPLIT DRAM-TO-SAM TRANSFER) The SPLIT READ TRANSFER (SRT) cycle eliminates the critical transfer timing required to maintain a continuous serial output data stream. When using normal TRANSFER cycles, the REAL-TIME READ TRANSFER cycle has to occur immediately after the last bit of "old data" was clocked out of the SAM port. When using the SPLIT TRANSFER mode, the SAM is divided into an upper half and a lower half. While data is being serially read from one half of the SAM, new DRAM data may be transferred to the other half. The transfer may occur at any time while the other half is sending data, and need not be synchronized with the SC clock. The $\overline{TR}/(\overline{OE})$ timing is also relaxed for SPLIT TRANSFER cycles. The rising edge of $\overline{TR}/(\overline{OE})$ is not used to complete the TRANSFER cycle and therefore is independent of the rising edges of $\overline{RAS}$ or $\overline{CAS}$ . The transfer timing is generated internally for SPLIT TRANSFER cycles. A SPLIT READ TRANSFER does not change the direction of the SAM port. A normal, non-split READ TRANSFER cycle must precede any sequence of SPLIT READ TRANSFER cycles to provide a reference to which half of the SAM the access will begin, and to set SAM I/O direction. Then SPLIT READ TRANSFERS may be initiated by taking DSF HIGH when RAS goes LOW during the TRANSFER cycle. As in nonsplit transfers, the row address is used to specify the DRAM row to be transferred. The column address, A0-A6, is used to input the SAM Tap address. Address pin A7 is a "don't care" when the Tap address is loaded at the HIGH-to-LOW transition of CAS. It is internally generated so that the SPLIT TRANSFER will be to the SAM half not currently being accessed. Figure 4 shows a typical SPLIT READ TRANSFER initiation sequence. The normal READ TRANSFER is first performed, followed by a SPLIT READ TRANSFER of the same row to the upper half of the SAM. The SRT to the upper half is optional, it is only needed if the Tap for the upper half is ≠ 0. Serial access continues, and when the SAM address counter reaches 127 ("A7" = 0, A0-A6 = 1) the new Tap address is loaded for the next half ("A7" = 1, A0-A6 = Tap) and the QSF output goes HIGH. Once the serial access has switched to the upper SAM, new data may be transferred to the lower SAM. The controller must wait for the state of QSF to change and then the new data may be transferred to the SAM half not being accessed. For example, the next step in Figure 4 would be to wait until QSF went LOW (indicating that row-1 data is shifting out of the lower SAM) and then transfer the upper half of row 1 to the upper SAM. If the half boundary is reached, before an SRT is done for the half, a Tap address of "0" will be used. Access will start at 0 if going to the lower half, and 128 if going to the upper half. See Figure 5. ### WRITE TRANSFER (SAM-TO-DRAM TRANSFER) The operation of the WRITE TRANSFER is identical to that of the READ TRANSFER described previously except $\overline{(ME)/WE}$ and $\overline{SE}$ must be LOW when $\overline{RAS}$ goes LOW. The row address indicates the DRAM row to which the SAM data registers will be written. The column address (Tap) indicates the starting address of the next SERIAL INPUT cycle for the SAM data registers. A WRITE TRANSFER changes the direction of the SAM I/O buffers to the input mode. QSF is LOW if access is to the lower half of the SAM, and HIGH if to access the upper half. Figure 5 SPLIT SAM TRANSFER # MULTIPORT DRAM # PSEUDO WRITE TRANSFER (SERIAL-INPUT-MODE ENABLE) The PSEUDO WRITE TRANSFER cycle is used to change the direction of the SAM port from output to input without performing a WRITE TRANSFER cycle. A PSEUDO WRITE TRANSFER cycle with SE held HIGH instead of LOW. The DRAM data will not be disturbed and the SAM will be ready to accept input data. # ALTERNATE WRITE TRANSFER (SAM-TO-DRAM TRANSFER) The operation of the ALTERNATE WRITE TRANSFER is identical to the WRITE TRANSFER except that the DSF pin is HIGH and $(\overline{\text{ME}})/\overline{\text{WE}}$ is LOW when $\overline{\text{RAS}}$ goes LOW, allowing $\overline{\text{SE}}$ to be a "don't care." This allows the outputs to be disabled using $\overline{\text{SE}}$ during a WRITE TRANSFER cycle. ALTERNATE WRITE TRANSFER will change the SAM I/O direction to an input condition. ### SERIAL INPUT AND SERIAL OUTPUT The control inputs for SERIAL INPUT and SERIAL OUT-PUT are SC and $\overline{SE}$ . The rising edge of SC increments the serial address counter and provides access to the next SAM location. $\overline{SE}$ enables or disables the serial input/output buffers. Serial output of the SAM contents will start at the serial start address that was loaded in the SAM address counter during a READ or SPLIT READ TRANSFER cycle. The SC input increments the address counter and presents the contents of the next SAM location to the 8-bit port. $\overline{SE}$ is used as an output enable during the SAM output operation. The serial address is automatically incremented with every SC LOW-to-HIGH transition, regardless of whether $\overline{SE}$ is HIGH or LOW. The address progresses through the SAM and will wrap around (after count 127 or 255) to the Tap address of the next half, for split modes. If an SRT was not performed before the half boundary is reached, the count will progress as illustrated in Figure 5. Address count will wrap around (after count 255) to Tap address 0 if in the "full" SAM modes. SC is also used to clock-in data when the device is in the serial input mode. As in the serial output operation, the contents of the SAM address counter (loaded when the serial input mode was enabled) will determine the serial address of the first 8-bit word written. $\overline{SE}$ acts as a write enable for serial input data and must be LOW for valid serial input. If $\overline{SE}$ = HIGH, the data inputs are disabled and the SAM contents will not be modified. The serial address counter is incremented with every LOW-to-HIGH transition of SC, regardless of the logic level on the $\overline{SE}$ input. ### POWER-UP AND INITIALIZATION After Vcc is at specified operating conditions, for 100 $\mu$ s minimum, eight RAS cycles must be executed to initialize the dynamic memory array. Micron recommends that RAS = $(\overline{TR})/\overline{OE} \ge V_{IH}$ during power up to ensure that the DRAM I/O pins (DQs) are in a High-Z state. The DRAM array will contain random data. The SAM portion of the MT42C8128 is completely static in operation and does not require refresh or initialization. The SAM port will power-up in the serial input mode (WRITE TRANSFER) and the I/O pins (SDQs) will be High- Z, regardless of the state of SE. The mask and color register will contain random data after power-up. QSF initializes in the LOW state. ### **TRUTH TABLE** | | | | RAS | FALLING I | DGE | | CAS FALL | A | )-88¹ | 001- | DQ8 <sup>2</sup> | REGIS | TERS | |------|--------------------------------------------------------------|-----|-------|-----------|-----|----|----------|------------------|-------------------|---------------|------------------|---------------|-------| | CODE | FUNCTION | CAS | TR/OE | ME/WE | DSF | SE | DSF | RAS | CAS, A8=X | RAS | CAS,WE' | MASK | COLOR | | | DRAM OPERATIONS | | 1 | | | | | | | | | | | | CBR | CAS-BEFORE-RAS REFRESH | 0 | х | × | × | × | х | | X | | X | X | × | | ROR | RAS-ONLY REFRESH | 1 | 1 | х | X | x | | ROW | | X | _ | Х | X | | RW | NORMAL DRAM READ OR WRITE | 1 | 1 | 1 | 0 | х | 0 | ROW | COLUMN | _ x | VALID | X | X | | RWNM | NONPERSISTENT (LOAD AND USE) MASKED<br>WRITE TO DRAM | 1 | 1 | 0 | 0 | × | 0 | ROW | COLUMN | WRITE<br>MASK | VALID<br>DATA | LOAD &<br>USE | × | | RWOM | PERSISTENT (USE REGISTER) MASKED<br>WRITE TO DRAM | 1 | 1 | 0 | Í | х | 0 | ROW | COLUMN | × | VALID<br>DATA | USE | × | | BW | BLOCK WRITE TO DRAM (NO DATA MASK) | 1 | 1 | 1 | 0 | × | 1 | ROW | COLUMN<br>(A2-A7) | × | COLUMN<br>MASK | × | USE | | BWNM | NONPERSISTENT (LOAD & USE) MASKED<br>BLOCK WRITE TO DRAM | 1 | 1 | 0 | 0 | × | 1 | ROW | COLUMN | WRITE<br>MASK | COLUMN<br>MASK | LOAD & | USE | | вуюм | PERSISTENT (USE MASK REGISTER) MASKED BLOCK<br>WRITE TO DRAM | 1 | 1 | 0 | 1 | × | 1 | ROW | COLUMN<br>(A2-A7) | х | COLUMN<br>MASK | USE | USE | | | REGISTER OPERATIONS | | • | | | | | | | | | | | | LMR | LOAD MASK REGISTER | 1 | 1 | 1 | 1 | × | 0 | ROW <sup>4</sup> | x | × | WRITE | LOAD | x | | LCR | LOAD COLOR REGISTER | 1 | 1 | 1 | 1 | х | 1 | ROW <sup>4</sup> | х | x | COLOR<br>DATA | x | LOAD | | | TRANSFER OPERATIONS | | | | | | | | | | | | | | RT | READ TRANSFER (DRAM-TO-SAM TRANSFER) | 1 | 0 | 1 | 0 | х | х | ROW | TAP5 | х | X | х | X | | SAT | SPLIT READ TRANSFER (SPLIT DRAM-TO-SAM TRANSFER) | 1 | 0 | 1 | 1 | × | Х | ROW | TAP5 | Х | X | х | x | | WT | WRITE TRANSFER (SAM-TO-DRAM TRANSFER) | 1 | 0 | 0 | 0 | 0 | × | ROW | TAP <sup>5</sup> | х | × | х | х | | PWT | PSEUDO WRITE TRANSFER (SERIAL-INPUT- MODE ENABLE) | 1 | 0 | 0 | 0 | 1 | _ x | ROW <sup>4</sup> | TAP <sup>5</sup> | х | X | х | X | | AWT | ALTERNATE WRITE TRANSFER<br>(SAM-TO-DRAM TRANSFER) | 1 | 0 | 0 | 1 | × | х | ROW | TAP <sup>5</sup> | × | × | х | × | ### NOTE: - 1. These columns show what must be present on the A0-A8 inputs when RAS falls and A0-A7 when CAS falls. - 2. These columns show what must be present on the DQ1-DQ8 inputs when RAS falls and when CAS falls. - On WRITE cycles (except BLOCK WRITE), the input data is latched at the falling edge of CAS or ME/WE, whichever is later. Similarly, on READ cycles, the output data is activated at the falling edge of CAS or TR/OE, whichever is later. - 4. The ROW that is addressed will be refreshed, but no particular ROW address is required. - 5. This is the SAM location that the first SC cycle will access. For split SAM transfers, the Tap will be the first address location accessed of the "new" SAM half after the boundary of the current half is reached (127 for lower half, 255 for upper half). ### ABSOLUTE MAXIMUM RATINGS\* | Voltage on Vcc Supply Relative to Vss | 1V to +7V | |---------------------------------------|---------------| | Operating Temperature, TA (Ambient) | .0°C to +70°C | | Storage Temperature (Plastic)55 | 5°C to +150°C | | Power Dissipation | 1W | | Short Circuit Output Current | 50m A | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### RECOMMENDED DC OPERATING CONDITIONS $(0^{\circ}C \leq T_{A} \leq 70^{\circ}C)$ PARAMETER/CONDITION SYMBOL UNITS NOTES MIN MAX Supply Voltage Vcc 4.5 5.5 ν 1 Input High (Logic 1) Voltage, All Inputs Vін ν 2.4 Vcc+1 1 Input Low (Logic 0) Voltage, All Inputs VIL 1 -1.0 0.8 v ### DC ELECTRICAL CHARACTERISTICS $(0^{\circ}C \le T_{A} \le 70^{\circ}C; Vcc = 5V \pm 10\%)$ | PARAMETER/CONDITION | SYMBOL | MIN | MAX | UNITS | NOTES | |---------------------------------------------------------------------------------------|--------|-----|-----|-------|-------| | INPUT LEAKAGE CURRENT Any input (0V ≤ Vin ≤ Vcc); all other pins not under test ≈ 0V | lı. | -10 | 10 | μА | | | OUTPUT LEAKAGE CURRENT (DQ, SDQ disabled, 0V ≤ Vout ≤ Vcc) | loz | -10 | 10 | μА | | | OUTPUT LEVELS | Vон | 2.4 | | ٧ | | | Output High Voltage (lout = -2.5mA) Output Low Voltage (lout = 2.5mA) | Vol | | 0.4 | V | ] ' | ### **CAPACITANCE** | PARAMETER | SYMBOL | MIN | MAX | UNITS | NOTES | |--------------------------------------------------------|-----------------|-----|-----|-------|-------| | Input Capacitance: A0-A8 | Ci1 | | 5 | pF | 2 | | Input Capacitance: RAS, CAS, ME/WE, TR/OE, SC, SE, DSF | C <sub>12</sub> | | 7 | pF | 2 | | Input/Output Capacitance: DQ, SDQ | Cı/o | | 9 | pF | 2 | | Output Capacitance: QSF | Co | | 9 | pF | 2 | ## **CURRENT DRAIN, SAM IN STANDBY** | $(0^{\circ}C \le T_{\Delta} \le 70^{\circ}C; Vcc = 5V \pm 10\%)$ | | | | | 1 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-------|------------| | (0 0 5 1 <sub>A</sub> 5 70 0, vcc = 5v 110%) | | | MAX | | | | | PARAMETER/CONDITION | SYMBOL | -7 | -8 | -10 | UNITS | NOTES | | OPERATING CURRENT (RAS and CAS = Cycling: ¹RC = ¹RC (MIN)) | lcc1 | 95 | 85 | 75 | mA | 3, 4<br>26 | | OPERATING CURRENT: FAST PAGE MODE (RAS = VIL; CAS = Cycling: PC = PC (MIN)) | lcc2 | 85 | 75 | 65 | mA | 3, 4<br>27 | | STANDBY CURRENT: TTL INPUT LEVELS Power supply standby current (RAS = CAS = VIH after 8 RAS cycles (MIN); other inputs ≥ VIH or ≤ VIL) | lcc3 | 8 | 8 | 8 | mA | 4 | | STANDBY CURRENT: CMOS INPUT LEVELS (MT42C8128 L only) (RAS = CAS ≥ Vcc -0.2V, other inputs ≥ Vcc -0.2V or ≤ 0.2V) | Icc4 | 500 | 500 | 500 | μА | 4 | | REFRESH CURRENT: RAS-ONLY (RAS = Cycling; CAS = V <sub>IH</sub> ) | lcc5 | 95 | 85 | 75 | mA | 3, 26 | | REFRESH CURRENT: CAS-BEFORE-RAS (RAS and CAS = Cycling) | lcc6 | 95 | 85 | 75 | mA | 3, 5 | | REFRESH CURRENT: BATTERY BACKUP (BBU) MT42C8128 L only Average power supply current during BATTERY BACKUP refresh: CAS ≤ 0.2V or CAS-BEFORE-RAS cycling; RAS = tRAS (MIN) to 300ns; ME/WE, A0-A8 and DQs ≥ Vcc - 0.2V or ≤ 0.2V (DQs may be left open), tRC = 62.5µs (512 rows at 62.5µs = 32ms) | lcc7 | 600 | 600 | 600 | μА | 3, 5 | | SAM/DRAM DATA TRANSFER | Icca | 105 | 95 | 90 | mA | 3 | # CURRENT DRAIN, SAM ACTIVE (\*SC = MIN) | $(0^{\circ}C \le T_{A} \le 70^{\circ}C; Vcc = 5V \pm 10\%)$ | | | MAX | -10 UNITS NOTES 120 mA 3, 4, 26 110 mA 3, 4, 27 45 mA 3, 4 120 mA 3, 4, 26 | | | |------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|--------------------------------------------------------------------------------|-------|---------| | PARAMETER/CONDITION | SYMBOL | -7 | -8 | -10 | UNITS | NOTES | | OPERATING CURRENT (RAS and CAS = Cycling: ¹RC = ¹RC (MIN)) | Icc9 | 150 | 130 | 120 | mA | | | OPERATING CURRENT: FAST PAGE MODE (RAS = Vil.; CAS = Cycling: ¹PC = ¹PC (MIN)) | Icc10 | 140 | 120 | 110 | mA | 1 ′ ′ | | STANDBY CURRENT: TTL INPUT LEVELS Power supply standby current (RAS = CAS = Viн after 8 RAS cycles (MIN); other inputs ≥ Viн or ≤ Vil) | Icc11 | 55 | 45 | 45 | mA | 3, 4 | | REFRESH CURRENT: RAS-ONLY (RAS = Cycling; CAS = VIH) | ICC12 | 150 | 130 | 120 | mA | | | REFRESH CURRENT: CAS-BEFORE-RAS (RAS and CAS = Cycling) | lcc13 | 150 | 130 | 120 | mA | 3, 4, 5 | | SAM/DRAM DATA TRANSFER | Icc14 | 160 | 130 | 125 | mA | 3, 4 | ### **DRAM TIMING PARAMETERS** ### **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS** (Notes: 6, 7, 8, 9, 10, 11, 12, 13) (0°C $\leq T_A \leq +70$ °C; Vcc = 5V $\pm 10$ %) | AC CHARACTERISTICS | T -1 | | -7 | | -8 | | 10 | | Г | |----------------------------------------------|------------------|-----|----------------|-----|-----------------|-----|--------------------------------------------------|-------|--------| | PARAMETER | SYM | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Random READ or WRITE cycle time | ¹RC | 130 | | 150 | | 180 | | ns | | | READ-MODIFY-WRITE cycle time | ¹RWC | 175 | † † | 190 | | 230 | | ns | | | FAST-PAGE-MODE READ or WRITE | ¹PC | 45 | 1 1 | 50 | | 55 | | ns | | | cycle time | | | | | | | | | | | FAST-PAGE-MODE READ-MODIFY-WRITE | ¹PRWC | 90 | | 95 | 1 1 | 110 | | ns | | | cycle time | | | 1 | | | | | | | | Access time from RAS | ¹RAC | | 70 | | 80 | | 100 | ns | 14 | | Access time from CAS | ¹CAC | | 20 | | 25 | | 25 | ns | 15 | | Access time from (TR)/OE | ¹OE | | 20 | | 20 | - | 25 | ns | | | Access time from column address | †AA | | 35 | | 40 | | 45 | ns | | | Access time from CAS precharge | ¹CPA | | 40 | | 45 | | 50 | ns | | | RAS pulse width | <sup>1</sup> RAS | 70 | 20,000 | 80 | 20,000 | 100 | 20,000 | ns | | | RAS pulse width (FAST PAGE MODE) | 1RASP | 70 | 100,000 | 80 | 100,000 | 100 | 100,000 | ns | | | RAS hold time | ¹RSH | 20 | I I | 20 | | 25 | | ns | | | RAS precharge time | <sup>t</sup> RP | 50 | | 60 | | 70 | | ns | | | CAS pulse width | CAS | 20 | 10,000 | 20 | 10,000 | 25 | 10,000 | ns | | | CAS hold time | <sup>t</sup> CSH | 70 | | 80 | | 100 | | ns | | | CAS precharge time | 'CP | 10 | | 10 | | 10 | | ns | | | RAS to CAS delay time | <sup>t</sup> RCD | 20 | 50 | 20 | 55 | 20 | 75 | ns | 17 | | CAS to RAS precharge time | <sup>1</sup> CRP | 10 | | 10 | | 10 | | ns | | | Row address setup time | <sup>1</sup> ASR | 0 | | 0 | | 0 | | ns | | | Row address hold time | <sup>t</sup> RAH | 10 | | 10 | | 15 | | ns | | | RAS to column | ¹RAD | 20 | 45 | 15 | 40 | 20 | 50 | ns | 18 | | address delay time | | | | | | | | | | | Column address setup time | IASC | 0 | | 0 | | 0 | | ns | | | Column address hold time | <sup>1</sup> CAH | 15 | | 15 | | 15 | | ns | | | Column address hold time (referenced to RAS) | <sup>t</sup> AR | 45 | | 55 | | 70 | | ns | | | Column address to | †RAL | 35 | <del> </del> | 40 | <del> - </del> | 50 | <del> </del> | ns | - | | RAS lead time | '"' | | 1 | | | 00 | | 110 | | | Read command setup time | ¹RCS | 0 | | 0 | | 0 | | ns | | | Read command hold time | ¹RCH | 0 | | 0 | | 0 | | ns | 19 | | (referenced to CAS) | | | 1 1 | - | 1 | _ | [ | | `` | | Read command hold time | †RRH | 0 | 1 1 | 0 | † | 0 | | ns | 19 | | (referenced to RAS) | | | | | ] ] | | | | | | CAS to output in Low-Z | ¹CLZ | 3 | | 3 | | 3 | | пѕ | | | Output buffer turn-off delay | <sup>1</sup> OFF | 3 | 20 | 3 | 20 | 3 | 20 | ns | 20, 23 | | Output disable | 'OD | 3 | 10 | 3 | 10 | 3 | 20 | ns | 20, 23 | | Output disable hold time from start of WRITE | ¹OEH | 10 | | 10 | | 20 | | ns | 27 | | OE LOW to RAS HIGH delay time | ¹ROH | 0 | | 0 | | 0 | T - | ns | | ## **DRAM TIMING PARAMETERS (continued)** # ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (Notes: 6, 7, 8, 9, 10, 11, 12, 13) (0°C $\leq$ T<sub>A</sub> $\leq$ +70°C; Vcc = 5V $\pm$ 10%) | AC CHARACTERISTICS | | | -7 | Γ . | -8 | | 10 | | | |---------------------------------------------|------------------|-----|-------------|-----|----------|-----|-------|-------|-------| | PARAMETER | SYM | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Write command setup time | ¹wcs | 0 | | 0 | | 0 | | ns | 21 | | Write command hold time | †WCH | 15 | | 15 | | 15 | | ns | | | Write command hold time (referenced to RAS) | ¹WCR | 45 | | 55 | | 70 | | ns | | | Write command pulse width | <sup>t</sup> WP | 15 | | 15 | | 15 | | ns | | | Write command to RAS lead time | <sup>t</sup> RWL | 20 | | 20 | | 20 | | ns | | | Write command to CAS lead time | ¹CWL | 20 | | 20 | | 20 | | ns | | | Data-in setup time | ¹DS | 0 | | 0 | | 0 | | ns | 22 | | Data-in hold time | tDH | 15 | | 15 | | 15 | | ns | 22 | | Data-in hold time<br>(referenced to RAS) | ¹DHR | 45 | | 55 | | 65 | | ns | | | RAS to WE delay time | ¹RWD | 90 | <u> </u> | 100 | | 130 | | пѕ | 21 | | Column address to WE delay time | ¹AWD | 55 | | 65 | | 75 | | ns | 21 | | CAS to WE delay time | 'CWD | 40 | | 45 | | 55 | | ns | 21 | | Transition time (rise or fall) | тт | 3 | 35 | 3 | 35 | 3 | 35 | ns | 9, 10 | | Refresh period (512 cycles) | ¹REF | | 8(32) | | 8(32) | | 8(32) | ms | 29 | | RAS to CAS precharge time | <sup>t</sup> RPC | 0 | | 0 | | 0 | | ns | | | CAS setup time<br>(CAS-BEFORE-RAS REFRESH) | <sup>1</sup> CSR | 10 | | 10 | | 10 | | ns | 5 | | CAS hold time<br>(CAS-BEFORE-RAS REFRESH) | <sup>t</sup> CHR | 10 | | 10 | | 10 | | ns | 5 | | ME/WE to RAS setup time | ¹WSR | 0 | | 0 | | 0 | | ns | | | ME/WE to RAS hold time | <sup>t</sup> RWH | 15 | <del></del> | 15 | <u> </u> | 15 | | ns | | | Mask Data to RAS setup time | t <sub>MS</sub> | 0 | | 0 | | 0 | | ns | | | Mask Data to RAS hold time | 1MH | 15 | | 15 | | 15 | | ns | T . | # TRANSFER AND MODE CONTROL TIMING PARAMETERS ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (Notes 6, 7, 8, 9, 10) (0° C $\leq$ T<sub>A</sub> $\leq$ + 70°C; Vcc = 5V $\pm$ 10%) | AC CHARACTERISTICS | -7 | | | -8 | | -10 | | | | |----------------------------------------------------------------|------------------|-----|--------|-----|--------|-----|--------|-------|--------------------------------------------------| | PARAMETER | SYM | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | TR/(OE) LOW to RAS setup time | †TLS | 0 | | 0 | | 0 | | ns | | | TR/(OE) LOW to RAS hold time | <sup>t</sup> TLH | 15 | 10,000 | 15 | 10,000 | 15 | 10,000 | ns | | | TR/(OE) LOW to RAS hold time<br>(REAL-TIME READ-TRANSFER only) | <sup>†</sup> RTH | 65 | 10,000 | 70 | 10,000 | 80 | 10,000 | ns | - | | TR/(OE) LOW to CAS hold time<br>(REAL-TIME READ-TRANSFER only) | СТН | 25 | | 25 | | 25 | | ns | | | TR/(OE) HIGH to SC lead time | <sup>t</sup> TSL | 5 | | 5 | | 5 | | ns | | | TR/(OE) HIGH to RAS precharge time | ¹TRP | 50 | | 60 | | 70 | | ns | | | TR/(OE) to precharge time | 'TRW | 20 | | 20 | | 30 | | ns | | | First SC edge to TR/(OE) HIGH delay time | TSD | 15 | | 15 | | 15 | | ns | | | Serial output buffer turn-off delay from RAS | <sup>t</sup> SDZ | 7 | 40 | 7 | 40 | 7 | 40 | ns | | | SC to RAS setup time | <sup>t</sup> SRS | 25 | | 30 | | 30 | | ns | | | Serial data input to SE delay time | ¹SZE | 0 | | 0 | | 0 | | ns | | | Serial data input delay from RAS | tSDD | 50 | | 50 | | 50 | | ns | | | Serial data input to RAS delay time | 'SZS | 0 | | 0 | | 0 | | ns | | | Serial-input-mode enable (SE) to RAS setup time | ¹ESR | 0 | | 0 | | 0 | | ns | | | Serial-input-mode enable<br>(SE) to RAS hold time | <sup>†</sup> REH | 15 | | 15 | | 15 | | ns | | | TR/(OE) HIGH to RAS setup time | tYS | 0 | | 0 | | 0 | 1 | ns | <b></b> | | TR/(OE) HIGH to RAS hold time | tYH | 15 | - | 15 | | 15 | | ns | <del> </del> | | DSF to RAS setup time | ¹FSR | 0 | | 0 | | 0 | | ns | | | DSF to RAS hold time | ¹RFH | 15 | | 15 | | 15 | † | ns | <b>—</b> | | SC to QSF delay time | <sup>t</sup> SQD | | 30 | | 30 | | 30 | กร | | | SPLIT TRANSFER setup time | tSTS | 25 | | 30 | | 30 | | ns | | | SPLIT TRANSFER hold time | 'STH | 0 | | 0 | | 0 | | ns | | | RAS to QSF delay time | ¹RQD | - | 75 | | 75 | | 75 | ns | | | DSF to RAS hold time | ¹FHR | 45 | | 60 | | 65 | | ns | | | DSF to CAS setup time | †FSC | 0 | | 0 | | 0 | | ns | | | DSF to CAS hold time | <sup>1</sup> CFH | 15 | | 15 | | 20 | | ns | | | TR/OE to QSF delay time | <sup>t</sup> TQD | | 25 | | 25 | | 25 | ns | | | CAS to QSF delay time | ¹CQD | | 35 | | 35 | | 35 | ns | | | RAS to first SC delay | ¹RSD | 80 | | 80 | | 80 | | ns | | | CAS to first SC delay | <sup>t</sup> CSD | 30 | | 30 | | 30 | | ns | | ### **SAM TIMING PARAMETERS** ### **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS** (Notes 6, 7, 8, 9, 10) (0° C $\leq$ $T_{A}$ $\leq$ + 70°C; Vcc = 5V $\pm 10\%$ ) | AC CHARACTERISTICS | | -7 | | -8 | | -10 | | | | |---------------------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-------|--------| | PARAMETER | SYM | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Serial clock cycle time | ¹SC | 25 | | 30 | | 30 | | ns | | | Access time from SC | †SAC | | 22 | | 25 | | 27 | ns | 24 | | SC precharge time (SC LOW time) | ¹SP | 8 | | 10 | | 10 | | ns | | | SC pulse width (SC HIGH time) | †SAS | 8 | | 10 | | 10 | | ns | | | Access time from SE | <sup>t</sup> SEA | | 15 | | 15 | | 15 | ns | 24 | | SE precharge time | ¹SEP | 20 | | 20 | | 20 | | ns | | | SE pulse width | <sup>I</sup> SE | 20 | | 20 | | 20 | | ns | | | Serial data-out hold time after SC high | <sup>t</sup> SOH | 5 | | 5 | | 5 | | ns | 24 | | Serial output buffer turn-off delay from SE | †SEZ | 3 | 12 | 3 | 12 | 3 | 12 | ns | 20, 24 | | Serial data-in setup time | †SDS | 0 | | 0 | | 0 | | ns | | | Serial data-in hold time | <sup>t</sup> SDH | 10 | | 10 | | 10 | 1 - | ns | | | Serial input (Write) Enable setup time | tsws | 0 | | 0 | | 0 | | ns | | | Serial input (Write) Enable hold time | tswh | 15 | | 15 | | 15 | | ns | | | Serial input (Write) disable setup time | ISWIS | 0 | | 0 | | 0 | | ns | | | Serial input (Write) disable hold time | <sup>t</sup> SWIH | 15 | | 15 | | 15 | | пѕ | | ### NOTES - All voltages referenced to Vss. - 2. This parameter is sampled. $V_{CC} = 5V \pm 10\%$ , f = 1 MHz. - 3. Icc is dependent on cycle rates. - Icc is dependent on I/O loading. Specified values are obtained with minimum cycle time and the I/Os open. - 5. Enables on-chip refresh and address counters. - The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range (0°C ≤ T<sub>A</sub> ≤ 70°C) is assured. - An initial pause of 100µs is required after power-up followed by any eight RAS cycles before proper device operation is assured. The eight RAS cycle wake-up should be repeated any time the 8ms refresh requirement is exceeded. - 8. AC characteristics assume <sup>t</sup>T = 5ns. - VIH (MIN) and VIL (MAX) are reference levels for measuring timing of input signals. Transition times are measured between VIH and VII. (or between VIL and VIH). Input signals transition between 0V and 3V for AC testing. - In addition to meeting the transition rate specification, all input signals must transit between Vih and Vil (or between Vil and Vih) in a monotonic manner. - 11. If $\overline{CAS} = V_{IH}$ , DRAM data output (DQ1-DQ8) is High-Z. - 12. If CAS = VIL, DRAM data output (DQ1-DQ8) may contain data from the last valid READ cycle. - 13. DRAM output timing measured with a load equivalent to 1 TTL gate and 50pF. Output reference levels: VoH = 2.0V; VoL = 0.8V. - 14. Assumes that <sup>t</sup>RCD < <sup>t</sup>RCD (MAX). If <sup>t</sup>RCD is greater than the maximum recommended value shown in this table, <sup>t</sup>RAC will increase by the amount that <sup>t</sup>RCD exceeds the value shown. - 15. Assumes that ${}^{t}RCD \ge {}^{t}RCD (MAX)$ . - 16. If <del>CAS</del> is LOW at the falling edge of <del>RAS</del>, DQ will be maintained from the previous cycle. To initiate a new cycle and clear the data out buffer, <del>CAS</del> must be pulsed HIGH for <sup>t</sup>CPN. - 17. Operation within the <sup>t</sup>RCD (MAX) limit ensures that <sup>t</sup>RAC (MAX) can be met. <sup>t</sup>RCD (MAX) is specified as a reference point only; if <sup>t</sup>RCD is greater than the specified <sup>t</sup>RCD (MAX) limit, then access time is controlled exclusively by <sup>t</sup>CAC. - 18. Operation within the <sup>t</sup>RAD (MAX) limit ensures that <sup>t</sup>RCD (MAX) can be met. <sup>t</sup>RAD (MAX) is specified as a reference point only; if <sup>t</sup>RAD is greater than the specified <sup>t</sup>RAD (MAX) limit, then access time is controlled exclusively by <sup>t</sup>AA. - Either <sup>t</sup>RCH or <sup>t</sup>RRH must be satisfied for a READ cycle. - 20. OD, OFF and SEZ define the time when the output achieves open circuit (Voii -200mV, Voi. +200mV). This parameter is sampled and not 100% tested. - 21. tWCS, tRWD, tAWD and tCWD are restrictive operating parameters in LATE-WRITE, READ-WRITE and READ-MODIFY-WRITE cycles only. If tWCS ≥ <sup>t</sup>WCS (MIN), the cycle is an EARLY-WRITE cycle and the data output will remain an open circuit throughout the entire cycle, regardless of TR/OE. If WCS ≤ tWCS (MIN), the cycle is a LATE-WRITE and TR/OE must control the output buffers during the write to avoid data contention. If tRWD ≥ tRWD (MIN), ${}^{t}AWD \ge {}^{t}AWD$ (MIN) and ${}^{t}CWD \ge {}^{t}CWD$ (MIN), the cycle is a READ-WRITE and the data output will contain data read from the selected cell. If neither of the above conditions is met, the state of the output buffers (at access time and until CAS goes back to VIH) is indeterminate but the WRITE will be valid, if tOD and tOEH are met. See the LATE-WRITE AC Timing diagram. - 22. These parameters are referenced to CAS leading edge in EARLY-WRITE cycles and ME/WE leading edge in LATE-WRITE or READ-WRITE cycles. - During a READ cycle, if TR/OE is LOW then taken HIGH, DQ goes open. The DQs will go open with OE or CAS, whichever goes HIGH first. - 24. SAM output timing is measured with a load equivalent to 1 TTL gate and 30pF. Output reference levels: Voh = 2.0V; Vol. = 0.8V. - 25. LATE-WRITE and READ-MODIFY-WRITE cycles must have 'OD and 'OEH met (OE HIGH during WRITE cycle) in order to ensure that the output buffers will be open during the WRITE cycle. The DQs will provide previously read data if CAS remains LOW and OE is taken LOW after 'OEH is met. If CAS goes HIGH prior to OE going back LOW, the DQs will remain open. - 26. Address (A0-A8) may be changed two times or less while RAS = Vil. - 27. Address (A0-A8) may be changed once or less while $\overline{CAS} = V_{IH}$ and $\overline{RAS} = V_{IL}$ . - 28. SAC is MAX at 70° C and 4.5V Vcc; SOH is MIN at 0°C and 5.5V Vcc. These limits will not occur simultaneously at any given voltage or temperature SOH = SAC output transition time, this is guaranteed by design. - 29. Values in parenthesis apply to the "L" version. ### **DRAM READ CYCLE** ### DRAM FAST-PAGE-MODE READ CYCLE DON'T CARE W UNDEFINED NOTE: WRITE cycles or READ-MODIFY-WRITE cycles may be mixed with READ cycles while in FAST PAGE MODE. ### WRITE CYCLE FUNCTION TABLE 1 | | LOGIC STATES | | | | | | | | |---------------------------------------------------------|--------------|----------|-----------------|------------------|------------------------------|--|--|--| | | | RAS Fall | ing Edge | CAS Falling Edge | | | | | | FUNCTION | A<br>ME/WE | B<br>DSF | C<br>DQ (Input) | D<br>DSF | E <sup>2</sup><br>DQ (Input) | | | | | Normal DRAM WRITE (or READ) | 1 | 0 | Х | 0 | DRAM Data | | | | | NONPERSISTENT (Load and Use) MASKED WRITE to DRAM | 0 | 0 | Write<br>Mask | 0 | DRAM<br>Data (Masked) | | | | | PERSISTENT (Use Register) MASKED WRITE to DRAM | 0 | 1 | × | 0 | DRAM<br>Data (Masked) | | | | | BLOCK WRITE to DRAM (No Data Mask) | 1 | 0 | X | 1 | Column Mask <sup>3</sup> | | | | | NONPERSISTENT (Load and Use) MASKED BLOCK WRITE to DRAM | 0 | 0 | Write<br>Mask | 1 | Column<br>Mask <sup>3</sup> | | | | | PERSISTENT (Use Register) MASKED BLOCK WRITE to DRAM | 0 | 1 | × | 1 | Column<br>Mask <sup>3</sup> | | | | | Load Mask Register | 1 | 1 | × | 0 | Write Mask | | | | | Load Color Register | 1 | 1 | X | 1 | Color Data | | | | NOTE: - 1. Refer to this function table to determine the logic states of "A", "B", "C", "D" and "E" for the WRITE cycle timing diagrams on the following pages. - 2. CAS or ME/WE, whichever occurs later (except for BLOCK WRITE). - 3. WE = "don't care" for BLOCK WRITE. The DQ column-mask data will be latched at the falling edge of CAS, regardless of the state of ME/WE. ### DRAM EARLY-WRITE CYCLE 1 NOTE: 1. The logic states of "A", "B", "C", "D" and "E" determine the type of WRITE operation performed. See the Write Cycle Function Table for a detailed description. 2. For BLOCK WRITE, ME/WE = "don't care." For all other EARLY-WRITE cycles, ME/WE = LOW. ### **DRAM LATE-WRITE CYCLE** W UNDEFINED The logic states of "A", "B", "C" and "E" determine the type of WRITE operation performed. See the Write Cycle NOTE: Function Table for a detailed description. # **DRAM READ-WRITE CYCLE** (READ-MODIFY-WRITE CYCLE) NOTE: The logic states of "A", "B", "C", "D" and "E" determine the type of WRITE operation performed. See the Write Cycle Function Table for a detailed description. ### DRAM FAST-PAGE-MODE EARLY-WRITE CYCLE DON'T CARE ₩ undefined NOTE: - READ cycles or READ-MODIFY-WRITE cycles can be mixed with WRITE cycles while in FAST PAGE MODE. - The logic states of "A", "B", "C", "D" and "E" determine the type of WRITE operation performed. See the Write Cycle Function Table for a detailed description. # **DRAM FAST-PAGE-MODE READ-WRITE CYCLE** (READ-MODIFY-WRITE OR LATE-WRITE CYCLES) DXXXI ..... W UNDEFINED ### NOTE: - READ or WRITE cycles can be mixed with READ-MODIFY-WRITE cycles while in FAST PAGE MODE. Use the Write Function Table to determine the proper DSF state for the desired WRITE operation. - The logic states of "A", "B" and "C" determine the type of WRITE operation performed. See the Write Cycle Function Table for a detailed description. # DRAM RAS-ONLY REFRESH CYCLE (ADDR = A0-A8) ### **CAS-BEFORE-RAS REFRESH CYCLE** ### DRAM HIDDEN-REFRESH CYCLE NOTE: A HIDDEN REFRESH may also be performed after a WRITE or TRANSFER cycle. In the WRITE case, ME/WE = LOW (when CAS goes LOW) and TR/OE ≈ HIGH and the DQ pins stay High-Z. In the TRANSFER case, TR/OE = LOW (when RAS goes LOW) and the DQ pins stay High-Z during the refresh period, regardless of TR/OE. W UNDEFINED ### **READ TRANSFER 3** (DRAM-TO-SAM TRANSFER) (When part was previously in the SERIAL INPUT mode or SC idle) NOTE: - 1. There must be no rising edges on the SC input during this time period. - 2. QSF = 0 when the Lower SAM (bits 0-127) is being accessed. QSF = 1 when the Upper SAM (bits 128-255) is being accessed. - 3. If 'TLH is timing for the TR/(OE) rising edge, the transfer is self-timed and the 'CSD and 'RSD times must be met. If tRTH is timing for the TR/(OE) rising edge, the transfer is done off of the TR/(OE) rising edge and <sup>t</sup>TSD must be met. # REAL-TIME READ TRANSFER (DRAM-TO-SAM TRANSFER) (When part was previously in the SERIAL OUTPUT mode) NOTE: - 1. The SE pulse is shown to illustrate the SERIAL OUTPUT ENABLE and DISABLE timing. It is not required. - QSF = 0 when the Lower SAM (bits 0–127) is being accessed. QSF = 1 when the Upper SAM (bits 128–255) is being accessed. DON'T CARE W UNDEFINED # SPLIT READ TRANSFER (SPLIT DRAM-TO-SAM TRANSFER) NOTE: 1. QSF = 0 when the Lower SAM (bits 0–127) is being accessed. QSF = 1 when the Upper SAM (bits 128–255) is being accessed. DON'T CARE ### WRITE TRANSFER and PSEUDO WRITE TRANSFER (SAM-TO-DRAM TRANSFER) (When part was previously in the SERIAL OUTPUT mode) NOTE: - 1. If SE is LOW, the SAM data will be transferred to the DRAM. - If SE is HIGH, the SAM data will not be transferred to the DRAM (SERIAL-INPUT-MODE ENABLE cycle). - 2. SE must be LOW to input new serial data, but the serial address register is incremented by SC regardless of SE. - 3. There must be no rising edges on the SC input during this time period. - 4. QSF = 0 when the Lower SAM (bits 0-127) is being accessed. QSF = 1 when the Upper SAM (bits 128-255) is being accessed. # WRITE TRANSFER (SAM-TO-DRAM TRANSFER) (When part was previously in the SERIAL INPUT mode) NOTE: - SE must be LOW to input new serial data, but the serial address register is incremented by SC regardless of SE. - 2. There must be no rising edges on the SC input during this time period. - QSF = 0 when the Lower SAM (bits 0–127) is being accessed. QSF = 1 when the Upper SAM (bits 128–255) is being accessed. # ALTERNATE WRITE TRANSFER (SAM-TO-DRAM TRANSFER) NOTE: - SE must be LOW to input new serial data, but the serial address register is incremented by SC regardless of SE. - 2. There must be no rising edges on the SC input during this time period. - QSF = 0 when the Lower SAM (bits 0-127) is being accessed. QSF = 1 when the Upper SAM (bits 128-255) is being accessed. W UNDEFINED ### **SAM SERIAL INPUT** ## **SAM SERIAL OUTPUT**