## LEADLESS CHIP CARRIER CRYSTAL CLOCK OSCILLATORS 1.8 to 15Vdc - 732.4Hz to 125MHz # **Description** Q-Tech's Leadless Chip Carrier crystal oscillators consist of a source clock square wave generator, logic output buffers and/or logic divider stages, and a round AT high-precision quartz crystal built in a ceramic true SMD package. #### **Features** - Made in the USA - ECCN: EAR99 - DFARS 252-225-7014 Compliant: Electronic Component Exemption - USML Registration # M17677 - Wide frequency range from 732.4Hz to 125MHz - Available as QPL MIL-PRF-55310/19 (QT66T), /20 (QT62T), and /29 (QT66HCD) - Choice of packages and pin outs - Choice of supply voltages - Choice of output logic options ( CMOS, ACMOS, HCMOS, LVHCMOS, TTL, ECL, PECL, and LVPECL) - AT-Cut crystal - True SMD hermetically sealed package - Tight or custom symmetry available - Low height available - External tuning capacitor option - · Fundamental and third overtone designs - Tristate function option D - · Four-point crystal mounts - Custom design available tailors to meet customer's needs - Q-Tech does not use pure lead or pure tin in its products - RoHS compliant ## **Applications** - Designed to meet today's requirements for all voltage applications - Wide military clock applications - Industrial controls - · Microcontroller driver ## **Ordering Information** (\*) Please specify supply voltage when ordering CMOS (\*\*) Require an external capacitor For frequency stability vs. temperature options not listed herein, please request a custom part number. For Non-Standard requirements, contact Q-Tech Corporation at Sales@Q-Tech.com #### **Package Information** - Package material (Header): 90% AL2O3, (Metalization): Tungsten - Lead finish: Gold Plated $-50\mu \sim 80\mu$ inches Nickel Underplate – $100\mu \sim 250\mu$ inches • Cover: Kovar, Gold Plated – $60\mu \sim 90\mu$ inches Nickel Underplate $-50\mu \sim 100\mu$ inches With attached Preform -80% Au, 20% Sn · Package to lid attachment: Seam weld #### **Packaging Options** - Standard packaging in anti-static plastic tube - · Optional Tape and Reel ## Other Options Available For An Additional Charge - Solder Dip Sn/Pb 60/40% - P. I. N. D. test - J-leads attached Specifications subject to change without prior notice. ## **Electrical Characteristics** | Parameters | | С | AC | HC | Т | L (*) | | | |----------------------------------------------------|------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | QT62, 70 | | 732.4Hz — 15MHz | | 732.4Hz — 85MHz | | 732.4Hz — 85MHz | | | | Output freq. range (Fo) | QT66 | 732.4Hz — 15MHz | 732.4Hz — 85MHz | | | 732.4Hz — 125MHz | | | | | QT71 | 100kHz — 15MHz | | 100kHz — 85MHz | | 100kHz — 125MHz | | | | Supply voltage (Vdd) | | $5V \sim 15Vdc \pm 10\%$ | | $5.0 Vdc \pm 10\%$ | | 3.3Vdc ± 10% | | | | Freq. stability (ΔF/ΔT) | | See Option codes | | | | | | | | Operating temp. (Topr) | | See Option codes | | | | | | | | Storage temp. (Tsto) | | -62°C to + 125°C | | | | | | | | Operating supply current (Idd) (No Load) | | F and Vdd dependent<br>3 mA max. at 5V up to 5MHz<br>25 mA max. at 15V up to 15MHz | 20 mA max 732.4Hz ~ < 16MHz<br>25 mA max 16MHz ~ < 40MHz<br>35 mA max 40MHz ~ < 60MHz<br>45 mA max 60MHz ~ 85MHz | | | 3 mA max 732.4Hz ~< 500kHz<br>6 mA max 500kHz ~< 16MHz<br>10 mA max 16MHz ~< 32MHz<br>20 mA max 32MHz ~< 60MHz<br>30 mA max 60MHz ~< 100MHz<br>40 mA max 100MHz ~ 125MHz | | | | Symmetry (50% of ouput waveform or 1.4Vdc for TTL) | | 45/55% max. Fo < 4MHz<br>40/60% max. Fo ≥ 4MHz | | | | | | | | Rise and Fall times<br>(with typical load) | | 30ns max. (Measured from 10% to 90%) | | | | | | | | Output Load | | | 15pF // 10kΩ | | | | | | | Start-up time (Tstup) | | | | 10ms max. | | | | | | Output voltage (Voh/Vol) | | 0.9 x Vdd min.; 0.1 x Vdd max. | | | 2.4V min.; 0.4V max. | 0.9 x Vdd min.; 0.1 x Vdd max. | | | | Output Current (Ioh/Iol) | | ± 1mA typ. at 5V<br>± 6.8mA typ. at 15V | ± 24mA | ±8 mA | -1.6mA / TTL<br>+40μA / TTL | ± 4mA . | | | | Enable/Disable<br>Tristate function Pin 1 | | Call for details | VIH $\geq$ 0.7 x Vdd Oscillation;<br>VIL $\leq$ 0.3 x Vdd High Impedance | | | | | | | Jitter RMS 1σ (at 25°C) | | | 15ps typ < 40MHz<br>8ps typ ≥ 40MHz | | | | | | | Aging (at 70°C) | | $\pm$ 5ppm max. first year $/\pm$ 2ppm typ. per year thereafter | | | | | | | <sup>(\*)</sup> Available in 2.5Vdc (N) or 1.8Vdc (R) Q-TECH Corporation 10150 W. Jefferson Boulevard, Culver City 90232 Tel: 310-836-7900 - Fax: 310-836-2157 www.q-tech.com Z Output logic can drive up to 200 pF load with typical 6ns rise & fall times (tr, tf) ECL, PECL, LVPECL are available. Please contact Q-Tech for details. CRYSTAL CLOCK OSCILLATORS 1.8 to 15Vdc - 732.4Hz to 125MHz ## **Package Configuration Versus Pin Connections** Dimensions are in inches (mm) | QT# | Conf | Vcc | GND | Case | Output | E/D | Equivalent<br>MIL-PRF-55310<br>Configuration | |------|------|--------|---------|---------|--------|-----|----------------------------------------------| | QT62 | A | 6 & 12 | 34 & 40 | 34 & 40 | 42 | 41 | /20 = QT62T | | QT66 | В | 4 & 10 | 31 & 37 | 31 & 37 | 39 | 32 | /19 = QT66T<br>/29 = QT66HCD | | QT70 | С | 5 | 44 | 44 | 47 | N/A | N/A | | QT71 | D | 4 & 8 | 22 & 26 | 22 & 26 | 28 | 27 | N/A | Please contact factory for pin connections on external capacitor (code 3). # **Output Waveform (Typical)** ## **Test Circuit** TYPICAL TEST CIRCUIT FOR CMOS LOGIC (\*) CL INCLUDES PROBE AND JIG CAPACITANCE The Tristate function on pin 1 has a built-in pull-up resistor typical $50k\Omega$ , so it can be left floating or tied to Vdd without deteriorating the electrical performance. # Tape and Reel Dimensions are in mm. Tape is compliant to EIA-481-A. | QT# | P<br>(mm) | Ao<br>(mm) | Bo<br>(mm) | Ko<br>(mm) | Reel size<br>(Diameter in mm) | Qty per reel<br>(pcs) | |------|-----------|------------|------------|------------|-------------------------------|-----------------------| | QT62 | 20 | 17 | 17.30 | 2.70 | 178mm<br>330mm | 100<br>600 | | QT66 | 16 | 12.57 | 12.57 | 2.54 | 178mm<br>330mm | 280<br>1200 | | QT71 | 16 | 12.00 | 12.00 | 3.00 | 178mm<br>330mm | 280<br>1200 | ## Frequency vs. Temperature Curve ## LEADLESS CHIP CARRIER CRYSTAL CLOCK OSCILLATORS 1.8 to 15Vdc - 732.4Hz to 125MHz #### **Thermal Characteristics** The heat transfer model in a hybrid package is described in figure 1. Heat spreading occurs when heat flows into a material layer of increased cross-sectional area. It is adequate to assume that spreading occurs at a 45° angle. The total thermal resistance is calculated by summing the thermal resistances of each material in the thermal path between the device and hybrid case. $$RT = R1 + R2 + R3 + R4 + R5$$ The total thermal resistance RT (see figure 2) between the heat source (die) to the hybrid case is the Theta Junction to Case (Theta JC) in °C/W. - Theta junction to case (Theta JC) for this product is 30°C/W. - Theta case to ambient (Theta CA) for this part is 100°C/W. - Theta Junction to ambient (Theta JA) is 130°C/W. Maximum power dissipation PD for this package at 25°C is: - PD(max) = (TJ(max) TA)/Theta JA - With TJ = 175°C (Maximum junction temperature of die) - PD(max) = (175 25)/130 = 1.15W # **Environmental Specifications** Q-Tech Standard Screening/QCI (MIL-PRF55310) is available for all of our Leadless Chip Carrier packages. Q-Tech can also customize screening and test procedures to meet your specific requirements. The Leadless Chip Carrier packages are designed and processed to exceed the following test conditions: | Environmental Test | Test Conditions | |---------------------------------|---------------------------------------------------------| | Temperature cycling | MIL-STD-883, Method 1010, Cond. B | | Constant acceleration | MIL-STD-883, Method 2001, Cond. A, Y1 | | Seal Fine Leak | MIL-STD-883, Method 1014, Cond. A | | Burn-in | 160 hours, 125°C with load | | Aging | 30 days, 70°C, ± 1.5ppm max | | Vibration sinusoidal | MIL-STD-202, Method 204, Cond. D | | Shock, non operating | MIL-STD-202, Method 213, Cond. I | | Thermal shock, non operating | MIL-STD-202, Method 107, Cond. B | | Ambient pressure, non operating | MIL-STD-202, 105, Cond. C, 5 minutes dwell time minimum | | Resistance to solder heat | MIL-STD-202, Method 210, Cond. B | | Moisture resistance | MIL-STD-202, Method 106 | | Terminal strength | MIL-STD-202, Method 211, Cond. C | | Resistance to solvents | MIL-STD-202, Method 215 | | Solderability | MIL-STD-202, Method 208 | Please contact Q-Tech for higher shock requirements CRYSTAL CLOCK OSCILLATORS 1.8 to 15Vdc - 732.4Hz to 125MHz #### **Period Jitter** As data rates increase, effects of jitter become critical with its budgets tighter. Jitter is the deviation of a timing event of a signal from its ideal position. Jitter is complex and is composed of both random and deterministic jitter components. Random jitter (RJ) is theoretically unbounded and Gaussian in distribution. Deterministic jitter (DJ) is bounded and does not follow any predictable distribution. DJ is also referred to as systematic jitter. A technique to measure period jitter (RMS) one standard deviation (1σ) and peak-to-peak jitter in time domain is to use a high sampling rate (>8G samples/s) digitizing oscilloscope. Figure shows an example of peak-to-peak jitter and RMS jitter ( $1\sigma$ ) of a QT66T-24MHz, at 5.0Vdc. RMS jitter $(1\sigma)$ : 8.20ps Peak-to-peak jitter: 70.89ps ## **Phase Noise and Phase Jitter Integration** Phase noise is measured in the frequency domain, and is expressed as a ratio of signal power to noise power measured in a 1Hz bandwidth at an offset frequency from the carrier, e.g. 10Hz, 100Hz, 1kHz, 10kHz, 10kHz, 100kHz, etc. Phase noise measurement is made with an Agilent E5052A Signal Source Analyzer (SSA) with built-in outstanding low-noise DC power supply source. The DC source is floated from the ground and isolated from external noise to ensure accuracy and repeatability. In order to determine the total noise power over a certain frequency range (bandwidth), the time domain must be analyzed in the frequency domain, and then reconstructed in the time domain into an rms value with the unwanted frequencies excluded. This may be done by converting L(f) back to $S\varphi(f)$ over the bandwidth of interest, integrating and performing some calculations. | Symbol | Definition | |--------------------------------------------------|----------------------------------------------------------------------------------| | $\int \mathcal{L}(\mathbf{f})$ | Integrated single side band phase noise (dBc) | | Sφ (f)=(180/Π) $x\sqrt{2 \int \mathcal{L}(f)df}$ | Spectral density of phase modulation, also known as RMS phase error (in degrees) | | RMS jitter = $S\phi$ (f)/(fosc.360°) | Jitter(in seconds) due to phase noise. Note $S\phi$ (f) in degrees. | The value of RMS jitter over the bandwidth of interest, e.g. 10kHz to 20MHz, 10Hz to 20MHz, represents 1 standard deviation of phase jitter contributed by the noise in that defined bandwidth. Figure below shows a typical Phase Noise/Phase jitter of a QT66T10M, 5.0Vdc, 24MHz clock at offset frequencies 10Hz to 5MHz, and phase jitter integrated over the bandwidth of 12kHz to 1MHz.