524288-word × 8-bit High Speed CMOS Static RAM # **HITACHI** ADE-203-791 (Z) Preliminary Rev. 0.0 Jun. 20, 1997 ### **Description** The Hitachi HM628512AI is a 4-Mbit static RAM organized 512-kword $\times$ 8-bit. It realizes higher density, higher performance and low power consumption by employing 0.5 $\mu$ m Hi-CMOS process technology. The device, packaged in a 525-mil SOP (foot print pitch width) or 400-mil TSOP TYPE II or 600-mil plastic DIP, is available for high density mounting. L-version is suitable for battery backup system. #### **Features** - Single 5 V supply: 5.0 V ± 10% Access time: 70/85 ns (max) - Power dissipation - Active: 50 mW/MHz (typ)Standby: 10 µW (typ) - Completely static memory - No clock or timing strobe required - Equal access and cycle times - Common data input and output - Three state output - Directly TTL compatible - All inputs and outputs - Battery backup operation - Operating temperature: -40 to 85°C ## **Ordering Information** | Type No. | Access time | Package | |------------------------------------|----------------|---------------------------------------------------| | HM628512ALPI-7<br>HM628512ALPI-8 | 70 ns<br>85 ns | 600-mil 32-pin plastic DIP (DP-32) | | HM628512ALFPI-7<br>HM628512ALFPI-8 | 70 ns<br>85 ns | 525-mil 32-pin plastic SOP (FP-32D) | | HM628512ALTTI-7<br>HM628512ALTTI-8 | 70 ns<br>85 ns | 400-mil 32-pin plastic TSOP II (TTP-32D) | | HM628512ALRRI-7<br>HM628512ALRRI-8 | 70 ns<br>85 ns | 400-mil 32-pin plastic TSOP II reverse (TTP-32DR) | ### **Pin Arrangement** ## **Pin Description** | Pin name | Function | |-----------------|-------------------| | A0 to A18 | Address input | | I/O0 to I/O7 | Data input/output | | CS | Chip select | | ŌĒ | Output enable | | WE | Write enable | | V <sub>cc</sub> | Power supply | | V <sub>ss</sub> | Ground | ### **Block Diagram** ### **Function Table** | WE | CS | OE | Mode | V <sub>cc</sub> current | Dout pin | Ref. cycle | |----|----|----|----------------|------------------------------------|----------|-----------------| | × | Н | × | Not selected | I <sub>SB</sub> , I <sub>SB1</sub> | High-Z | _ | | Н | L | Н | Output disable | I <sub>cc</sub> | High-Z | _ | | Н | L | L | Read | I <sub>cc</sub> | Dout | Read cycle | | L | L | Н | Write | I <sub>cc</sub> | Din | Write cycle (1) | | L | L | L | Write | I <sub>cc</sub> | Din | Write cycle (2) | Note: x: H or L ## **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | |---------------------------------------------------------------------|-----------------|---------------------------------------------|------| | Power supply voltage relative to $V_{\rm SS}$ | V <sub>cc</sub> | -0.5 to +7.0 | V | | Terminal voltage on any pin relative to $V_{\mbox{\scriptsize ss}}$ | $V_T$ | $-0.5^{*1}$ to V <sub>CC</sub> + $0.3^{*2}$ | V | | Power dissipation | P <sub>T</sub> | 1.0 | W | | Operating temperature | Topr | -40 to +85 | °C | | Storage temperature | Tstg | -55 to +125 | °C | | Storage temperature under bias | Tbias | -40 to +85 | °C | Notes: 1. -3.0 V for pulse half-width $\leq 30 \text{ ns}$ 2. Maximum voltage is 7.0 V ## **Recommended DC Operating Conditions** ( $Ta = -40 \text{ to } +85^{\circ}\text{C}$ ) | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------|------------------------------|--------------------|-------------|-----------------------|------| | Supply voltage | V <sub>cc</sub> | 4.5 | 5.0 | 5.5 | V | | | $\overline{V_{\mathtt{SS}}}$ | 0 | 0 | 0 | V | | Input high voltage | V <sub>IH</sub> | 2.4 | <del></del> | V <sub>cc</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | -0.3 <sup>*1</sup> | | 0.6 | V | Note: 1. -3.0 V for pulse half-width $\leq 30 \text{ ns}$ ## DC Characteristics (Ta = –40 to +85°C, $V_{\text{CC}}$ = 5 V ±10% , $V_{\text{SS}}$ = 0 V) | Parameter | Symbol | Min | Typ*1 | Max | Unit | Test conditions | |---------------------------|------------------|-----|-------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input leakage current | I <sub>u</sub> | _ | _ | 1 | μΑ | $Vin = V_{SS}$ to $V_{CC}$ | | Output leakage current | I <sub>LO</sub> | | | 1 | μΑ | $\overline{\text{CS}} = \text{V}_{\text{IH}} \text{ or } \overline{\text{OE}} = \text{V}_{\text{IH}} \text{ or } \overline{\text{WE}} = \text{V}_{\text{IL}}, \text{V}_{\text{I/O}} = \text{V}_{\text{SS}} \text{ to V}_{\text{CC}}$ | | Operating current | I <sub>cc</sub> | _ | 8 | 15 | mA | $\overline{\text{CS}} = \text{V}_{\text{IL}},$<br>others = $\text{V}_{\text{IH}}/\text{V}_{\text{IL}}, \text{I}_{\text{I/O}} = 0 \text{ mA}$ | | Average operating current | I <sub>CC1</sub> | _ | 45 | 70 | mA | Min cycle, duty = 100%<br>$\overline{\text{CS}} = \text{V}_{\text{IL}}$ , others = $\text{V}_{\text{IH}}/\text{V}_{\text{IL}}$<br>$\text{I}_{\text{I/O}} = 0 \text{ mA}$ | | | I <sub>CC2</sub> | | 10 | 20 | mA | $\begin{split} & \text{Cycle time} = 1 \; \mu\text{s}, \\ & \text{duty} = 100\% \\ & I_{\text{I/O}} = 0 \; \text{mA}, \; \overline{\text{CS}} \leq 0.2 \; \text{V} \\ & V_{\text{IH}} \geq V_{\text{CC}} - 0.2 \; \text{V}, \; V_{\text{IL}} \leq 0.2 \; \text{V} \end{split}$ | | Standby current | I <sub>SB</sub> | _ | 1 | 3 | mA | CS = V <sub>IH</sub> | | | I <sub>SB1</sub> | | 2 | 100 | μΑ | $Vin \ge 0 \text{ V}, \overline{CS} \ge V_{CC} - 0.2 \text{ V}$ | | Output low voltage | $V_{OL}$ | | | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | Output high voltage | $V_{OH}$ | 2.4 | _ | _ | V | $I_{OH} = -1.0 \text{ mA}$ | Notes: 1. Typical values are at $V_{CC} = 5.0 \text{ V}$ , $Ta = +25^{\circ}\text{C}$ and specified loading, and not guaranteed. ## **Capacitance** (Ta = 25°C, f = 1 MHz) | Parameter | Symbol | Тур | Max | Unit | Test conditions | |----------------------------|------------------|-----|-----|------|------------------------| | Input capacitance*1 | Cin | _ | 8 | pF | Vin = 0 V | | Input/output capacitance*1 | C <sub>I/O</sub> | | 10 | pF | V <sub>I/O</sub> = 0 V | Note: 1. This parameter is sampled and not 100% tested. AC Characteristics (Ta = -40 to +85°C, $V_{CC} = 5$ V $\pm 10$ ) ### **Test Conditions** • Input pulse levels: 0.5 V to 2.5 V • Input rise and fall time: 5 ns • Input and output timing reference levels: 1.5 V Output load: $1 \text{ TTL Gate} + C_L (100 \text{ pF})$ (Including scope & jig) ### Read Cycle | | | HM62 | HM628512AI | | | | | |------------------------------------|------------------|------|------------|-----|-----|------|-------| | | | -7 | | -8 | | | | | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Read cycle time | t <sub>RC</sub> | 70 | _ | 85 | _ | ns | | | Address access time | t <sub>AA</sub> | _ | 70 | | 85 | ns | | | Chip select access time | t <sub>co</sub> | _ | 70 | _ | 85 | ns | | | Output enable to output valid | t <sub>OE</sub> | _ | 35 | | 45 | ns | | | Chip select to output in low-Z | t <sub>LZ</sub> | 10 | | 10 | _ | ns | 2 | | Output enable to output in low-Z | t <sub>OLZ</sub> | 5 | _ | 5 | | ns | 2 | | Chip deselect to output in high-Z | t <sub>HZ</sub> | 0 | 25 | 0 | 30 | ns | 1, 2 | | Output disable to output in high-Z | t <sub>OHZ</sub> | 0 | 25 | 0 | 30 | ns | 1, 2 | | Output hold from address change | t <sub>oh</sub> | 10 | _ | 10 | | ns | | #### Write Cycle #### HM628512AI | | | -7 | | -8 | | | | |-------------------------------------|------------------|-----|-----|-----|-----|------|---------| | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Write cycle time | t <sub>wc</sub> | 70 | _ | 85 | _ | ns | | | Chip select to end of write | t <sub>cw</sub> | 60 | | 75 | | ns | 4 | | Address setup time | t <sub>AS</sub> | 0 | | 0 | | ns | 5 | | Address valid to end of write | t <sub>AW</sub> | 60 | | 75 | | ns | | | Write pulse width | $t_{WP}$ | 50 | | 55 | | ns | 3, 12 | | Write recovery time | $t_{WR}$ | 0 | | 0 | | ns | 6 | | WE to output in high-Z | $t_{\text{WHZ}}$ | 0 | 25 | 0 | 30 | ns | 1, 2, 7 | | Data to write time overlap | $t_{DW}$ | 30 | | 35 | | ns | | | Data hold from write time | t <sub>DH</sub> | 0 | | 0 | | ns | | | Output active from output in high-Z | t <sub>ow</sub> | 5 | | 5 | | ns | 2 | | Output disable to output in high-Z | t <sub>OHZ</sub> | 0 | 25 | 0 | 30 | ns | 1, 2, 7 | Notes: 1. $t_{HZ}$ , $t_{OHZ}$ and $t_{WHZ}$ are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels. - 2. This parameter is sampled and not 100% tested. - 3. A write occurs during the overlap (t<sub>WP</sub>) of a low \(\overline{CS}\) and a low \(\overline{WE}\). A write begins at the later transition of \(\overline{CS}\) going low or \(\overline{WE}\) going low. A write ends at the earlier transition of \(\overline{CS}\) going high or \(\overline{WE}\) going high. t<sub>WP</sub> is measured from the beginning of write to the end of write. - 4. $t_{CW}$ is measured from $\overline{CS}$ going low to the end of write. - 5. $t_{AS}$ is measured from the address valid to the beginning of write. - 6. $t_{WR}$ is measured from the earlier of $\overline{WE}$ or $\overline{CS}$ going high to the end of write cycle. - 7. During this period, I/O pins are in the output state so that the input signals of the opposite phase to the outputs must not be applied. - 8. If the $\overline{\text{CS}}$ low transition occurs simultaneously with the $\overline{\text{WE}}$ low transition or after the $\overline{\text{WE}}$ transition, the output remain in a high impedance state. - 9. Dout is the same phase of the write data of this write cycle. - 10. Dout is the read data of next address. - 11. If CS is low during this period, I/O pins are in the output state. Therefore, the input signals of the opposite phase to the outputs must not be applied to them. - 12. In the write cycle with $\overline{OE}$ low fixed, $t_{WP}$ must satisfy the following equation to avoid a problem of data bus contention. $t_{WP} \ge t_{DW}$ min + $t_{WHZ}$ max ## **Timing Waveforms** Read Timing Waveform $(\overline{WE} = V_{IH})$ ## Write Timing Waveform (1) $(\overline{OE} \operatorname{Clock})$ Write Timing Waveform (2) $(\overline{OE} Low Fixed)$ ## **Low V**<sub>CC</sub> **Data Retention Characteristics** (Ta = -40 to +85°C) | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions*2 | |--------------------------------------|-------------------|-----|-----------------|------|------|---------------------------------------------------------------------------------------------------------------------| | V <sub>cc</sub> for data retention | $V_{DR}$ | 2 | _ | _ | V | $\overline{\text{CS}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V, Vin} \ge 0 \text{ V}$ | | Data retention current | I <sub>CCDR</sub> | | 1* <sup>3</sup> | 50*1 | μА | $\frac{V_{cc}}{CS} = 3.0 \text{ V}, \text{ Vin } \ge 0 \text{ V}$<br>$\frac{V_{cc}}{CS} \ge V_{cc} - 0.2 \text{ V}$ | | Chip deselect to data retention time | t <sub>CDR</sub> | 0 | _ | _ | ns | See retention waveform | | Operation recovery time | t <sub>R</sub> | 5 | _ | _ | ms | _ | Notes: 1. 20 $\mu$ A (max) at Ta = -40 to 40°C - 2. $\overline{\text{CS}}$ controls address buffer, $\overline{\text{WE}}$ buffer, $\overline{\text{OE}}$ buffer, and Din buffer. In data retention mode, Vin levels (address, $\overline{\text{WE}}$ , $\overline{\text{OE}}$ , I/O) can be in the high impedance state. - 3. Typical values are at $V_{\rm CC}$ = 3.0 V, Ta = 25°C and specified loading, and not guaranteed. ## $\textbf{Low}~\textbf{V}_{CC}~\textbf{Data}~\textbf{Retention}~\textbf{Timing}~\textbf{Waveform}~(\overline{CS}~\textbf{Controlled})$ ## **Package Dimensions** ### HM628512ALPI Series (DP-32) ### HM628512ALFPI Series (FP-32D) ### HM628512ALTTI Series (TTP-32D) ### HM628512ALRRI Series (TTP-32DR) #### Disclaimer When using this document, keep the following in mind: - 1. This document may, wholly or partially, be subject to change without notice. - 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission. - 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document. - 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described - 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd. - 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS. #### Sales Offices # **HITACHI** #### Hitachi, Ltd. Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 #### For further information write to: Hitachi America, Ltd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA, 94005-1835 USA Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Electronic Components Group Continental Europe Dornacher Straße 3 D-85622 Feldkirchen München Tel: 089-9 91 80-0 Fax: 089-9 29 30 00 Hitachi Europe Ltd. Electronic Components Div. Northern Europe Headquarters Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA United Kingdom Tel: 0628-585000 Fax: 0628-778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 0104 Tel: 535-2100 Fax: 535-1533 Hitachi Asia (Hong Kong) Ltd. Unit 706. North Tower. World Finance Centre. Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong Tel: 27359218 Fax: 27306071 Copyright © Hitachi, Ltd., 1997. All rights reserved. Printed in Japan. ## **Revision Record** | Rev. | Date | Contents of Modification | Drawn by | Approved by | |------|---------------|--------------------------|----------|-------------| | 0.0 | Jun. 20, 1997 | Initial issue | | _ |