64K (8K x 8) **Low Voltage** **CMOS** E<sup>2</sup>PROM #### **Features** - 2.7 V to 3.6 V Supply **Full Read and Write Operation** - Low Power Dissipation 8 mA Active Current 50 μA CMOS Standby Current - Read Access Time 200 ns - Byte Write 3 ms - **Direct Microprocessor Control DATA Polling READY/BUSY Open Drain Output** - **High Reliability CMOS Technology** Endurance: 100,000 Cycles Data Retention: 10 years - Low Voltage CMOS Compatible Inputs and Outputs - **JEDEC Approved Byte-Wide Pinout** - **Commercial and Industrial Temperature Ranges** #### **Description** The AT28LV64 is a low-voltage, low-power Electrically Erasable and Programmable Read Only Memory. Its 64K of memory is organized 8,192 words by 8 bits. Manufactured with Atmel's advanced nonvolatile CMOS technology, the device offers access times to 200 ns with power dissipation less than 30 mW. When the device is deselected the standby current is less than 50 uA. The AT28LV64 is accessed like a Static RAM for the read or write cycles without the need for external components. During a byte write, the address and data are latched internally, freeing the microprocessor address and data bus for other operations. Following the initiation of a write cycle, the device will go to a busy state and automatically clear and write the latched data using an internal control timer. The device includes two methods for detecting the end of a write cycle, level detection of RDY/BUSY and DATA polling of I/O7. Once the end of a write cycle has been detected, a new access for a read or write can begin. Atmel's 28LV64 has additional features to ensure high quality and manufacturability. The device utilizes error correction internally for extended endurance and for improved data retention characteristics. An extra 32 bytes of E<sup>2</sup>PROM are available for device identification or tracking. ### Pin Configurations | Pin Name | Function | |-------------|-------------------------| | A0 - A12 | Addresses | | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | 1/00 - 1/07 | Data Inputs/<br>Outputs | | RDY/BUSY | Ready/Busy<br>Output | | NC | No Connect | · = RDY/BUSY Note: PLCC package pins 1 and 17 are DON'T CONNECT. #### **Block Diagram** #### **Absolute Maximum Ratings\*** | Temperature Under Bias55°C to +125°C | |---------------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | All Input Voltages<br>(including N.C. Pins)<br>with Respect to Ground0.6 V to +6.25 V | | All Output Voltages with Respect to Ground0.6 V to Vcc +0.6 V | | Voltage on $\overline{\text{OE}}$ and A9 with Respect to Ground0.6 V to +13.5 V | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Device Operation** READ: The AT28LV64 is accessed like a Static RAM. When $\overline{CE}$ and $\overline{OE}$ are low and $\overline{WE}$ is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in a high impedance state whenever $\overline{CE}$ or $\overline{OE}$ is high. This dual line control gives designers increased flexibility in preventing bus contention. BYTE WRITE: Writing data into the AT28LV64 is similar to writing into a Static RAM. A low pulse on the $\overline{WE}$ or $\overline{CE}$ input with $\overline{OE}$ high and $\overline{CE}$ or $\overline{WE}$ low (respectively) initiates a byte write. The address location is latched on the falling edge of $\overline{WE}$ (or $\overline{CE}$ ); the new data is latched on the rising edge. Internally, the device performs a self-clear before write. Once a byte write has been started, it will automatically time itself to completion. Once a programming operation has been initiated and for the duration of twc, a read operation will effectively be a polling operation. READY/BUSY: Pin I is an open drain READY/BUSY output that can be used to detect the end of a write cycle. RDY/BUSY is actively pulled low during the write cycle and is released at the completion of the write. The open drain connec- tion allows for OR-tying of several devices to the same RDY/BUSY line. DATA POLLING: The AT28LV64 provides DATA POLL-ING to signal the completion of a write cycle. During a write cycle, an attempted read of the data being written results in the complement of that data for I/O7 (the other outputs are indeterminate). When the write cycle is finished, true data appears on all outputs. WRITE PROTECTION: Inadvertent writes to the device are protected against in the following ways. (a) $V_{CC}$ sense—if $V_{CC}$ is below 1.8 V (typical) the write function is inhibited. (b) $V_{CC}$ power on delay—once $V_{CC}$ has reached 2.0 V the device will automatically time out 10 ms (typical) before allowing a byte write. (c) Write Inhibit—holding any one of $\overline{OE}$ low, $\overline{CE}$ high or $\overline{WE}$ high inhibits byte write cycles. DEVICE IDENTIFICATION: An extra 32 bytes of $E^2$ PROM memory are available to the user for device identification. By raising A9 to $12 \pm 0.5$ V and using address locations 1FE0H to 1FFFH the additional bytes may be written to or read from in the same manner as the regular memory array. ### D.C. and A.C. Operating Range | | | AT28LV64-20 | AT28LV64-30 | |--------------------|------|----------------|----------------| | Operating | Com. | 0°C - 70°C | 0°C - 70°C | | Temperature (Case) | Ind. | -40°C - 85°C | -40°C - 85°C | | Vcc Power Supply | | 3.0 V to 3.6 V | 2.7 V to 3.6 V | #### **Operating Modes** | Mode | CE | ŌĒ | WE | VO | |-----------------------|-----------------|------------------|-----------------|--------| | Read | V <sub>1L</sub> | VIL | ViH | Dout | | Write <sup>(2)</sup> | VIL | ViH | V <sub>IL</sub> | DiN | | Standby/Write Inhibit | ViH | X <sup>(1)</sup> | Х | High Z | | Write Inhibit | Х | X | ViH | | | Write Inhibit | Х | VIL | Х | | | Output Disable | Х | V <sub>IH</sub> | Х | High Z | Notes: 1. X can be $V_{IL}$ or $V_{IH}$ . 2. Refer to A.C. Programming Waveforms. #### **D.C. Characteristics** | Symbol | Parameter | Condition | Min | Max | Units | |-----------------|--------------------------------------|---------------------------------------------------------|-----|-----|-------| | lu | Input Load Current | V <sub>IN</sub> = 0 V to V <sub>CC</sub> + 1.0 V | | 5 | μA | | ILO | Output Leakage Current | V <sub>I/O</sub> = 0 V to V <sub>CC</sub> | | 5 | μΑ | | I <sub>SB</sub> | V <sub>CC</sub> Standby Current CMOS | CE = V <sub>CC</sub> - 0.3 V to V <sub>CC</sub> + 1.0 V | | 50 | μА | | loc | V <sub>CC</sub> Active Current A.C. | <u>f = 5 MHz; lout = 0 mA</u><br>CE = VIL | | 8 | mA | | VIL | Input Low Voltage | | | 0.6 | | | ViH | Input High Voltage | | 2.0 | | ٧ | | Vol | Output Low Voltage | I <sub>OL</sub> = 1 mA | | 0.3 | V | | VOL | Output Low Voltage | I <sub>OL</sub> = 2 mA for RDY/BUSY | | 0.3 | V | | VoH | Output High Voltage | loн = -100 μA | 2.0 | | V | ### **Pin Capacitance** $(f = 1 \text{ MHz}, T = 25^{\circ}\text{C})^{(1)}$ | | Тур | Max | Units | Conditions | |-----------------|-----|-----|-------|------------------------| | C <sub>IN</sub> | 4 | 6 | pF | V <sub>IN</sub> = 0 V | | Cout | 8 | 12 | pF | V <sub>OUT</sub> = 0 V | Note: 1. This parameter is characterized and is not 100% tested. #### A.C. Read Characteristics | | | AT28LV64-20 | | AT28LV64-30 | | | |-----------------------|--------------------------------------------------------------|-------------|-----|-------------|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | tacc | Address to Output Delay | | 200 | | 300 | ns | | tce (1) | CE to Output Delay | | 200 | | 300 | ns | | toE (2) | OE to Output Delay | 0 | 80 | 0 | 150 | ns | | t <sub>DF</sub> (3,4) | CE or OE High to Output Float | 0 | 55 | 0 | 60 | ns | | tон | Output Hold from OE, CE or Address, whichever occurred first | 0 | | 0 | | ns | ### A.C. Read Waveforms (1,2,3,4) #### Notes: - 1. $\overline{\text{CE}}$ may be delayed up to $t_{ACC}$ $t_{CE}$ after the address transition without impact on $t_{ACC}$ . - OE may be delayed up to t<sub>CE</sub> t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub> or by t<sub>ACC</sub> - t<sub>OE</sub> after an address change without impact on t<sub>ACC</sub>. - 3. $t_{DF}$ is specified from $\overline{OE}$ or $\overline{CE}$ whichever occurs first $(C_L = 5 \text{ pF})$ . - 4. This parameter is characterized and is not 100% tested. # Input Test Waveforms and Measurement Level $t_R$ , $t_F < 20$ ns ### **Output Test Load** #### A.C. Write Characteristics | Symbol | Parameter | Min | Max | Units | | |-----------------|------------------------------|-----|--------------|-------|--| | tas, toes | Address, OE Set-up Time | 10 | | ns | | | tah | Address Hold Time | 100 | | ns | | | twp | Write Pulse Width (WE or CE) | 150 | 1000 | ns | | | tos | Data Set-up Time | 100 | <del> </del> | ns | | | tDH,tOEH | Data, OE Hold Time | 10 | | ns | | | t <sub>DB</sub> | Time to Device Busy | | 50 | ns | | | twc | Write Cycle Time | | 3 | ms | | #### A.C. Write Waveforms- WE Controlled ### A.C. Write Waveforms- CE Controlled ### **Data** Polling Characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Units | |--------|-----------------------------------|-----|-----|-----|-------| | tрн | Data Hold Time | 10 | | | ns | | toeh | OE Hold Time | 10 | | | ns | | toe | OE to Output Delay <sup>(2)</sup> | | - | | ns | | twn | Write Recovery Time | 0 | | | ns | Notes: 1. These parameters are characterized and not 100% tested. 2. See A.C. Read Characteristics. ### **Data** Polling Waveforms ## Ordering Information<sup>(1)</sup> | tacc | Icc | (mA) | Operating | Ordering Code | Package | Operation Range | |------|--------|---------|----------------|------------------------------------------------------------------|---------------------------|-------------------------------| | (ns) | Active | Standby | Voltage | Ordening Code | Fackage | Operation narige | | 200 | 8 | 0.05 | 3.0 V to 3.6 V | AT28LV64-20JC<br>AT28LV64-20PC<br>AT28LV64-20SC<br>AT28LV64-20TC | 32J<br>28P6<br>28S<br>28T | Commercial<br>(0°C to 70°C) | | 200 | 8 | 0.05 | 3.0 V to 3.6 V | AT28LV64-20JI<br>AT28LV64-20PI<br>AT28LV64-20SI<br>AT28LV64-20TI | 32J<br>28P6<br>28S<br>28T | Industrial<br>(-40°C to 85°C) | | 300 | 8 | 0.05 | 2.7 V to 3.6 V | AT28LV64-30JC<br>AT28LV64-30PC<br>AT28LV64-30SC<br>AT28LV64-30TC | 32J<br>28P6<br>28S<br>28T | Commercial<br>(0°C to 70°C) | | 300 | 8 | 0.05 | 2.7 V to 3.6 V | AT28LV64-30JI<br>AT28LV64-30PI<br>AT28LV64-30SI<br>AT28LV64-30TI | 32J<br>28P6<br>28S<br>28T | Industrial<br>(-40°C to 85°C) | Note: 1. See Valid Part Number table below. #### **Valid Part Numbers** The following table lists standard Atmel products that can be ordered. | Device Numbers | Speed | Package and Temperature Combinations | | |----------------|-------|--------------------------------------|--| | AT28LV64 | 20 | JC, JI, PC, PI, SC, SI, TC, TI | | | AT28LV64 | 30 | JC, JI, PC, PI, SC, SI, TC, TI | | | | Package Type | | | | | |------|---------------------------------------------------------------|---|--|--|--| | 32J | 32 Lead, Plastic J-Leaded Chip Carrier (PLCC) | | | | | | 28P6 | 28 Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) | _ | | | | | 28S | 28 Lead, 0.300" Wide, Plastic Gull Wing, Small Outline (SOIC) | | | | | | 28T | 28 Lead, Plastic Thin Small Outline Package (TSOP) | | | | |