## 82C431/82C432A/82C433/82C434A CS8240: ENHANCED GRAPHICS CHIPSet\*\* - 100% hardware and software compatible to IBM™ Enhanced Graphics Adapter card - Supports IBM Color Graphics and Monochrome adapters, and Hercules™ Graphics modes - Bit mapped graphics in four planes - 640 × 350 resolution for IBM Enhanced Color Display - Light pen interface The Enhanced Graphics CHIPSet offers a complete solution for implementing an IBM Enhanced Graphics Adapter compatible controller. The chip set provides a highly integrated solution, allowing a complete Enhanced Graphics control implementation using 32 chips, including 256K byte of display memory. The chip set consists of the 82C431 Graphics Controller, 82C432A Sequencer, 82C433 Attributes Controller and 82C434A CRT Controller. The chip set supports color and monochrome direct drive displays in various modes. Other features include bit mapped graphics, light pen interface, and RAM loadable character generator. The chip set supports alphanumeric (AN) and all-points-addressable (APA) graphics modes, including all modes supported by the IBM Monochrome Display and Color/Graphics - Full 16 color support in 640 × 200 and 320 × 200 pixels for IBM Color Display - Supports 720 × 350 pixels for IBM Monochrome Displays - Supports 640 × 400 pixels for 400-line displays - Soft scrolls, Pans and Windows through a 1M-pixels memory - Supports 256K bytes of memory using 64K × 4 DRAMs Adapters. Additionally, other modes provide 720 × 350 pixels support for the IBM Monochrome Display. It also provides full 16 color support for 320 × 200 pixel and 640 × 200 pixel resolutions for the IBM color display. The IBM Enhanced Color Display is supported with AN and APA graphics with a resolution of 640 × 400 (200-line double scan) mode for 400-line monitors. The 82C432A and 82C434A are upgraded versions of 82C432 and 82C434 respectively. The 82C432A and 82C434A are fully compatible to the 82C432 and 82C434 respectively. The 82C431 is packaged in 68-pin Plastic Leaded Chip Carrier (PLCC), 82C432A and 82C433 in 40-pin DIPs and 44-pin PFPs, and 82C434A in 84-pin PLCC. Figure 1. Enhanced Graphics Controller | | | | | | _ | | - | | | | |----|---------|-------------|------------|--------------|---------------|---------------|------|------------|--------|-----| | | SS | SS | જ જ | 8 8 | 12 | 8 8 | 24 | ន | | | | | 1 | 2 2 | 2- 8 | , F | vss<br>CRDY | 3sc<br>S/Ľ | AS/L | CCLK | | ] | | 34 | AO | | | MEMOPT | Ιö | EXTOSC<br>S/L | • | | IT/CPU | 22_ | | 35 | CG | | | | | | | Ų. | RAS3 | 21 | | 36 | MEMW | | | | - | | | | RAS2 | 20 | | 37 | MEMR | | - | - | | | - | - | RAS1 | 19 | | 38 | CLKIN-1 | ı | | | | | | | RAS0 | 18 | | 39 | VDD | | | F820<br>SEQU | C432B<br>ENCE | | | | Von | 17 | | 40 | CLK\$EL | .1 | | | | | | CLI | KSEL0 | 16 | | 41 | CLKIN | | | | | | | DĆ | TCLK | 15 | | 42 | CRA15 | | | | | | | | MUX | 14 | | 43 | CRA14 | | | | | | | | SYNC | 13 | | | CPA15 | <b>Է</b> լտ | ₹ <u>4</u> | . 100 | 2 | ₹ | | | WE | 12 | | | | CPA14 | AAV15 | BCAS | *SS<br>BAV15 | BAV14 | CPUL | Ĭ <u>ŏ</u> | | | | | 7 | 2 | ω 4 | to Go | 7 | <b>a</b> o | 뭐 | 두 | | | ## 82C431 Pin Description | Pin No. | Pin<br>Type | Symbol | Description | |-----------------------|-------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 60-53 | 1/0 | D0-D7 | CPU data bus pins are bidirectional tri-state signals. They are used to load data into the 82C431. The data bus is also used to send/receive data to/from the display memory. | | 16-11 }<br>9-8 | 1/0 | MODO-MOD7 | Memory data buses M0D0-M0D7, M1D0-M1D7, M2D0-<br>M2D7 and M3D0-M3D7 are memory data buses used | | 38, 36, 32 }<br>30-26 | | M1D0-M1D7 | to send and receive data to/from the display memory. These buses are bidirectional tri-state pins. | | 50-46 }<br>44-42 } | | M2D0-M2D7 | | | 3, 2<br>67-62 } | | M3D0-M3D7 | | | 22 | I | CPUL | CPU Latch is active low input. It is generated by the 82C432A Sequencer. When active the display memory data will be read into the graphics controller. The low-to-high going edge of this signal along with MRD active will output the data onto the data bus D0-D7 for a CPU memory read operation. | | 21 | 1 | CRTL | CRT Latch is an active low input. It is generated by the 82C432A Sequencer. When active the display memory graphics data will be loaded into the graphics controller on the low-to-high going edge. The data on the display memory should meet the set up and hold requirements. The data loaded is transferred into the Shifter register when S/L is low. | | 19 | ı | DOTCLK | Dot Clock is used by the graphics controller to shift the data in the Shifter register. | | 20 . | - 1 | S/L | Shift or Load input serves dual functions. It is generated by the 82C432A Sequencer. When low, the display memory data will be loaded into the Shifter. When high, it will shift the data in the Shifter by one bit. | | 25 | ſ | WE | Write Enable is an active low input. When it is active, the display memory data is output on the M0D0-D7, M1D1-D7, M2D0-D7 and M3D0-D7 data buses. When WE is high, these data buses are tri-stated. | | 7 | I | ĪŌŴ | I/O Write is an active low input. It is used to load internal registers of the graphics controller by the CPU. The address and data setup and hold times must be met in order to write data into the internal registers. | | 61 | ı | MRD | Memory Read is an active low input. It is used by the CPU to read display memory data in conjunction with the high going edge of the CPUL input. | # 82C431 Pin Description (Continued) | Pin No. | Pin<br>Type | Symbol | Description | |-------------------------|-------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4-6 | 1 | A0-A2 | Address signals A0, A1 and A2 are used by CPU to select the internal registers of the graphic controller. | | 40<br>41<br>24-23 | 0 0 | GRAPHICS<br>CHAIN<br>CDSEL0-1 | Graphics, Chain, CDSEL0 and CDSEL1 are outputs of the Miscellaneous register. They can be tri-stated by setting the Mode register bit 2 to logical 1. Graphics & Chain outputs are used to multiplex the address buses in the 82C434A CRT Controller. CDSEL0 and CDSEL1 outputs control the mapping of the display memory. | | 39, 37<br>33, 31 | 0 | ATR0-ATR3 | Attributes 0-3 are used to transfer the output of the Shifter register to the 82C433 Attributes Controller in the graphics mode. In the alphanumeric mode, ATR0-ATR3 transfer the data on the M1D0-M1D3 to the Attributes Controller. | | 1, 10, 18<br>35, 45, 52 | | V <sub>SS</sub> | Ground. | | 68, 17,<br>34, 51 | _ | V <sub>DD</sub> | 5 Volt Power Supply. | 6 82C431 ## 82C432A Pin Description | Pin No. | Pin<br>Type | Symbol | Description | |-----------------------|---------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 1 | CLKIN | Clock In is the input clock. It is the primary clock source for the chip. The output Dot Clock is of the same frequency as the CLKIN frequency. | | 36 | t | AQ | Address 0 is the address 0 of the CPU address bus. It is used to select between the index register and the control registers on the device. It is also used to write into even/odd memory planes. | | 32-35 | ı | D0-D3 | D0-D3 are low order data bus bits. They are used to load the Sequencer registers. | | 4,3 | i | CRA14,15 | CRA14 and CRA15 are the high order address bits for the CRT display read. These bits are generated by the 82C434A CRT Controller. | | 6,5 | . 1 | CPA14,15 | CPA14 and CPA15 are the high order address bits for the CPU read/write operations. CPA14 is bit 14 of the CPU address bus. CPA15 is the decoded signal from the CPU address bus signals A13-A19. During memory read and write cycles, AAV14 = BAV14 = CPA14, and AAV15 = BAV15 = CPA15. | | 37 | 1 | cg | CG is the Character Generator bit from the display memory. It is the attribute bit 3. It is used to select between the character maps A and B. | | 39,38 | t | MEMR<br>MEMW | Memory Read and Memory Write are active low inputs. These inputs are used by the processor to read from and write into the display memory. | | 15 | l | iow | I/O Write is the control signal from the system bus. It is used to load the various registers on the Sequencer | | 31 | 1 | MEMOPT | Memory Option is the control signal used to select 64K or 256K byte memory configurations as follows: MEMOPT Memory Configuration 0 256K Bytes 1 64K Bytes | | 17 | 1 | SYNC | Sync is generated by the 82C434A CRT Controller. It is used to disable the AS/L (Address Strobe/Load) signal during non-active display periods. | | 21-24 | 0 | RASO-<br>RAS3 | RAS0-RAS3 are the Row Access Strobe signals for the four memory planes. | | 7,10 | O <sub></sub> | ACAS<br>BCAS | ACAS and BCAS are the Column Access Strobe signals for the memory planes. | | 9,<br>8,<br>12,<br>11 | 0 | AAV14,<br>AAV15,<br>BAV14,<br>BAV15 | AAV14, AAV15, BAV14 and BAV15 are high order active high signals for the two memory maps. During memory read and write cycles, AAV14 = BAV14 = CPA14, and AAV15 = BAV15 = CPA15. | # **82C432A Pin Description** (Continued) | Pin No. | Pin<br>Type | Symbol | Description | |---------|-------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | 0 | CRTL | CRT LATCH is an active low signal. It is used to latch<br>the memory data into the 82C431 Graphics Controller,<br>and the 82C433 Attributes Controller, for CRT display<br>read cycles. | | 14 | 0 | CPUL | CPU LATCH is an active low signal. It is used to load memory data into the Graphics Controller 82C431, for CPU memory read cycles. | | 16 | 0 | WE | Write Enable is an active low signal used to enable the CPU to write into the display memory. | | 18 | 0 | MUX | MULTIPLEXER output is used to multiplex the RAS and CAS signals. | | 19 | 0 | DOTCLK | Dot Clock output is used by the 82C431 Graphics Controller and by the 82C433 Attributes Controller. | | 26 | , 0 | CCLK | Character Clock is an active high signal. It is used by the 82C434A CRT Controller. | | 28 | 0 | S/L | Shift/Load output is used to load display memory graphics data into the 82C431 Graphics Controller. | | 27 | 0 | AS/L | Attributes Shift/Load signal is used to load alpha-<br>numeric display memory data into the 82C433<br>Attributes Controller. | | 25 | 0 | CRT/CPU | CRT/CPU control signal is used by the 82C434A CRT Controller to enable either the CRT read address or the CPU read/write address. | | 30 | 0 | RDY | Ready is an active low output. It is used by the CPU to indicate that a data transfer will be completed. It becomes inactive as soon as the memory read or write operation is completed. RDY acts as an enable input for a tri-state driver which drives the CPU Ready input. | | 29 | 0 | CRDY | CReady is similar to the RDY output. The difference between the two signals is the way they go inactive (high). The RDY when inactive goes high and stays high. The CRDY when inactive goes high for one dot clock period, and then goes tri-state. CRDY can directly drive the CPU Ready input. | | 1,20 | : | V <sub>SS</sub> | Ground. | | 40 | _ | V <sub>DD</sub> | 5 Volt Power Supply. | ## 82C433 Pin Description | Pin No. | Pin<br>Type | Symbol | Description | |---------|----------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 32-39 | I | CC0-CC7 | CCO-CC7 are the 8 Condition Code inputs coming directly from the display memory (plane 2). These 8 inputs are loaded into a parallel-to-serial shift register. The output of this shift register enables either ATRO-3 (CC=1), or ATR4-7 (CC=0) to address the color palette. | | 11-14 | ı | ATR7-ATR4 | ATR7-ATR4 are the 4 high order attributes bits for alphanumeric data coming directly from the display memory (plane 1). The proper Condition Code bit chooses between ATR7-4 and ATR3-0. | | 15-18 | i | ATR3-ATR0 | ATR3-ATR0 are the 4 low order attributes bits. They could either be graphics data, in which case they come from the 82C431 Graphics Controller or alphanumeric data, in which case they come from the display memory multiplexed through the Graphics Controller along with the graphics data. The Graphics Controller decides whether the incoming data is graphic or alphanumeric. | | 1-6 | I/O<br>I<br>I<br>I/O | D0<br>D1<br>D2<br>D3 | D0-D5 are the 6 data bus signals. Four of these D5, D4, D3 and D0 are bidirectional while the other two, D2 and D1 are inputs only. The 4 bidirectional pins when read, output the following 4 status bits: D5: Color palette bit 1, D4: Color palette bit 0, D3: VRTC (Vertical retrace), | | | i/O<br>i/O | D4<br>D5 | D0: DE (Display Enable). Bits D5 and D4 are controlled by the Color Plane Enable register bits 5, 4. Bits D3 and D0 are generated by the 82C434A CRT Controller. | | 9 | 1 | ĪŌŔ | I/O Read is an active low signal. This signal has the dual purpose of reading the status, as well as clearing the address/data flip-flop. | | 10 | ı | ĪŌW | I/O Write is an active low signal. It loads either the address register, one of the 16 color palette registers, or one of the 4 control registers. | | 19 | ı | DOTCLK | Dot Clock is the active high clock generated by the 82C432A Sequencer. | | 7 | 1 | CRTL | CRT Latch is an active low signal. It is used to load display memory data into the 82C433. It is generated by the 82C432A Sequencer. | | 8 | I | S/L | S/L is the Shift/Load signal to load display memory data into the 82C433. It is generated by the 82C432A Sequencer as AS/L signal. | 9 82C433 ## 82C433 Pin Description (Continued) | Pin No. | Pin<br>Type | Symbol | Description | |---------|-------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27 | 1 | BLANK | BLANK is the Blank output from the 82C434A CRT<br>Controller. It is low during the time the monitor is<br>displaying data. | | 28 | 1 | VRTC | VRTC is the Vertical Retrace output from the 82C434A CRT Controller. It is used by an internal 5 bit counter (divide by 32) to generate the blink clock required by blinking displays. The blink clock is ON for 16 VRTC periods and OFF for 16 VRTC periods. It is output on the data bus bit D3 as a status bit. | | 29 | 1 | DE . | DE is the active high Display Enable output from the 82C434A CRT Controller. It is used for enabling the display area on the screen. When the DE and Blank signals are inactive at the same time, the border is displayed on the monitor. It is output on data bus bit D0 as a status bit. | | 30 | ſ | CURSOR | CURSOR is an active high signal. It provides two functions: 1. During DE active time it indicates a valid cursor position. 2. If Cursor is active during the high-to-low edge of Blank, it indicates that the contents of the CRT Controller Underline Location register (R14) are equal to the line count (contents of the Raster Counter). | | 31 | I | <u>LG</u> | Line Graphics is an active low input from the CRT Controller. It is a logical NAND of M0D5, M0D6 and M0D7 (bits 5, 6 and 7 of plane 0 in display memory). | | 21-26 | 0 | R, G, B<br>RS, GS/I,<br>BS/V | R, G, B, RS, GS/I, BS/V are the 6 outputs that drive<br>the monochrome or color monitor. R, G, B are the<br>Red, Green, and Blue signals. The RS, GS/I, and BS/V<br>are the Secondary Red, Secondary Green/Intensity,<br>Secondary Blue/Monochrome Video (display) signals. | | 40 | _ | V <sub>DD</sub> | 5 Volt Power Supply. | | 20 | <u> </u> | - V <sub>SS</sub> | Ground. | 10 ## 82C434A Pin Description | Pin No. | Pin<br>Type | Symbol | Description | |----------------------|-------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 70 | 1 | A0 | | | 5 | i | A1 | | | 11 | i | A2 | <i>=-</i> . | | <br>16 | i | A3 | | | 24 | i | A4 | • | | 29 | i | A5 | en e | | 2 <del>9</del><br>34 | ; | A6 | · · · · · · · · · · · · · · · · · · · | | | - 1 | A7 | CPU Address bits 0-14 and 16. They are used to | | 40<br>05 | - | A8 | generate addresses for the display memory. | | 35 | ! | | generate addresses for the display memory. | | 7 | ! | A9 | | | 12 | ! | A10 | | | 17 | Į. | A11 | | | 25 | ļ | A12 | | | 30 | Л. | A13 | | | 74 | ŀ | A14 | | | 73 | ı | A16 | | | 75-82 | 1/0 | D0-D7 | CPU Data Bus bits 0-7. They are used to transfer data to and from the CPU data bus. | | 83 | 0 | AA0 | | | 6 · | ŏ | AA1 | · · · · · · | | 10 | ŏ | AA2 | | | 15 | ŏ | AA3 | | | 23 | ŏ | AA4 | Address bus AA0-7 for memory planes 0 and 1. | | 28 | ŏ | AA5 | | | 33 | Ö | AA6 | | | 39 | ŏ | AA7 | | | | | | | | 4 | o | BA0 | | | 8 | Õ | BA1 | | | 13 | o | BA2 | and the second s | | 18 | 0 | BA3 | Address Bus BA0-7 for memory planes 2 and 3. | | 26 | Ŏ. | BA4 | | | 31 | 0 | BA5 | <u>.</u> . | | 36 | 0 | BA6 | | | 44 | 0 | BA7 | | | 2,41 | I | AAV14,<br>AAV15 | High address bits 14 and 15 for the A address bus. They are generated by the 82C432A Sequencer. | | 3,46 | 1 | BAV14,<br>BAV15 | High address bits 14 and 15 for the B address bus.<br>They are generated by the 82C432A Sequencer. | | 48,47 | 0 | MA14,<br>MA15 | Address bits 14, 15 is used by the 82C432A Sequencer to generate the high order address bits AAV14, AAV15, BAV14 and BAV15. These bits can be tri-stated through Mode Control register R17. | | 20 | . 0 | <u> </u> | Line Graphics is an active low output. It is used by the 82C433 Attributes Controller. | 11 82C434A # 82C434A Pin Description (Continued) | Pin No. | Pin<br>Type | Symbol | Description | |---------|-------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 50 | I | CHAIN | CHAIN is a select input. It is generated by the 82C431 Graphics Controller. It is used with the SAM and MEMOPT inputs to select the LSB of the CPU address. | | 49 | ı | GRAPHICS' | GRAPHICS is an active low input. It is generated by the 82C431 Graphics Controller. It is used to change RAM BA addresses from graphics to text mode. | | 51 | | MUX | MULTIPLEXER input is used to multiplex the RAS and CAS address control. MUX is generated by the 82C432A Sequencer. | | 52 | ľ | RESET | RESET initializes the CRT Controller as follows: a. It initializes the horizontal and vertical polarity control to logical 0. b. Mode register bits 4,7 are reset. c. All counters in the CRT Controller are reset. d. Address register bits 3,4 are reset. e. PGSEL is reset to logical 0. All other control registers remain unchanged. RESET must be active for at least 5 dot clocks. | | 54 | 1 | CRTL | - CRT Latch is an active low input. It latches M0D0-<br>M0D7 data. It is generated by the 82C432A Sequencer. | | 55 | 0 | DE | Display Enable is an active high output. It enables the display areas on the screen. When DE and Blank signals are inactive at the same time, the border is displayed on the monitor. | | 56 | 0 | CURSOR | CURSOR serves dual functions. It indicates a valid cursor position when DE is active. In the other case if CURSOR is active during the trailing edge of Blank signal, it signifies that the contents of the Underline Location register R14 are equal to the line count (contents of Raster Count register). | | 57 | 0. | BLANK | BLANK is an active high output for blanking the screen during retrace periods. | | 58 | 1 | CRT/CPU | CRT/CPU is used by the CRT Controller to enable the CRT read address when CRT/CPU = 1. When CRT/CPU = 0, the CPU read or write address is enabled. | | 53 | 0 | HIN | HIN is horizontal sync output. It is active high if horizontal polarity bit HPOL is low. It is active low if HPOL is high. HPOL is programmed through MODEIOW register. This signal is identical to the HPOL bit of the MISCELLANEOUS output register located in the Graphics Controller. | # **82C434A Pin Description** (Continued) | Pin No. | Pin<br>Type | Symbol | Description | |---------------------------------|---------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 59 ** ; | 0 - 1 - 1 | VIN | VIN is vertical sync output. Like the HIN signal, VIN polarity is also controlled by VPOL. VPOL is programmed through the MODEIOW register. This signal is identical to the VPOL bit of the MISCELLANEOUS output register. | | 60 | 0 . | SŸNC | SYNC is an active high output used by the Sequencer 82C432A to control the AS/L output. | | 61 | 0 | VRTC | VERTICAL SYNC is active high vertical retrace signal. it is used by the 82C433 Attributes Controller, to generate the blink clock required by the blinking displays. | | 62 | ı | CLOCK | CLOCK is used to synchronize all the functions for the device except the bus interface. The active transition is high to low. It is the CCLK (Character Clock) output from the 82C432A Sequencer. | | 65 | o | CRTINT : | CRT INTERRUPT is an active high output. It is the frame interrupt generated by the 82C434A. It is enabled by bit 5 of the Vertical Retrace End register. It can be cleared by programming bit 4 of Vertical Retrace End register to 0. When not active, the CRTINT output is in a tri-state condition. | | 66 <sup>-</sup> | . 1 | MODEIOW | MODEIOW is used to program the MODEIOW register bits D5 (PGSEL), D6 (HPOL) and D7 (VPOL). The MODEIOW register is cleared by a chip reset. | | 67 | 1 | īow | I/O WRITE is an active low input. It is used to write to the 82C434A registers. | | 68 | 1 | IOR | I/O READ is an active low input. It is used to read the 82C434A registers. | | 69 | 1 | LPS | LIGHT PEN STROBE is used to latch the current refresh address in the light pen register. The address is latched on a low-to-high transition on this input. | | 71 | I | SAM | SAM is used with MEMOPT and CHAIN to select LSB of the CPU address. | | 72 | 1 | MEMOPT | MEMORY OPTION is used with SAM and CHAIN to select the LSB of CPU address. When MEMOPT is low, there are 256K Bytes of display memory configured. When MEMOPT is high, 64K Bytes of display memory is configured. | | 32,38<br>45,37<br>9,14<br>19,27 | 7 rg | MD0,1<br>MD2,3<br>MD4,5<br>MD6,7 | Memory Data Bus 0-7 are the character data bits. | | 1,22,43,64 | <del></del> , | V <sub>SS</sub> | Ground. | | 21,42,63,84 | ·— ··· | V <sub>DD</sub> | 5 Volt Power Supply. | #### Flat Pack Package Options The 82C432 Sequencer and 82C433 Attributes controller are also available in Plastic Flat-Pack (PFP) packages. The pin diagrams on pages 3-4 describe the pin assignments. Most of the pins on the PFP packages are the same as for 40-pin DIP packages. The differences between the DIP and PFP packages are described here. #### F82C432A: The F82C432A features an option to select input clock source from three sources: CLKIN, CLKIN-1 and EXT-OSC. The CLKIN and CLKIN-1 can be clock inputs of 14.318 MHz and 16.257 MHz respectively. Alternatively, a user defined EXT-OSC input clock source can also be selected. CLKSEL0 and CLKSEL1 inputs are used to select the clock input source. | CLKSELO | CLKSEL1 | Clock Sourc | |---------|---------|-------------| | 0 | 0 | CLKIN | | 0 | 1 | CLKIN-1 | | 1 | 0 | EXT-OSC | | 1 | 1 | ILLEGAL | The CLKSEL0 and CLKSEL1 inputs must be pulled high or low (as desired) for proper operation of the device. The F82C432A also has only one Ready signal output, RDY. Note that CRDY output is not bonded out on the F82C432A. #### F82C432B: The F82C432B is similar to F82C432A in all respects except for the ready output. In this package, CRDY is bonded out as an output. Note that RDY is not bonded out on this package. The differences between the RDY and CRDY signals are described under pin description for 82C432A. The CLKSEL0, CLKSEL1, CLKIN, CLKIN-1 and EXTOSC inputs operate exactly the same way as for F82C432A. Note that CLKSEL0, CLKSEL1 and CLKIN-1 and EXTOSC inputs are not available on the 40-pin DIP packages. The inputs on CLKIN, CLKIN-1 and EXTOSC must meet the electrical specifications as described under D.C. and A.C. characteristics for 82C432A. #### F82C433: The F82C433 is the Plastic Flat Pack (PFP) package available for the Attributes controller. The input-output signals for the F82C433 are exactly the same as for the 40-pin DIP package. The pin diagram on page 4 describes the pin assignment for this package. #### **82C431 Functional Description** The 82C431 Graphics Controller is responsible for directing data from the display memory to the 82C433 Attributes Controller and the CPU. The 82C431 operates in two basic modes: Alphanumeric and Graphics. In the Alphanumeric Mode, the data is sent in parallel mode through the Graphics Controller directly to the 82C433 Attributes Controller. In the Graphics Mode, memory data is sent in serial mode to the 82C433 Attributes Controller. Figures 2 and 3 illustrate a typical write and read process for Graphics Controller. The 82C431 formats the data for use in various compatible modes. The controller also provides color comparators which can be used in color painting modes. Data can be written to the display memory planes in 32 bit words to expedite fast color presetting of the display areas on the monitor. Logical functions on the chip allows for manipulation of the data before being written to the display memory. The Graphics Controller has basically two major sections, Graphics A and Graphics B. The Graphics A writes to the display memory planes 0 and 1, and the Graphics B writes to the memory planes 2 and 3. The following description will refer to these two sections as Graphics A and Graphics B. #### 82C431 Graphics Controller Register Summary | Register<br>Number | Register<br>Name | Pointer<br>Value in Hex | | | | | | |--------------------|---------------------|-------------------------|--|--|--|--|--| | | Graphics A Position | <b>–</b> . | | | | | | | | Graphics B Position | _ | | | | | | | _ | Address Register | | | | | | | | RO | Set/Reset | OO - | | | | | | | R1 | Enable Set/Reset | 01 | | | | | | | R2 | Color Compare | 02 | | | | | | | R3 | Data Rotate | 03 | | | | | | | R4 | Read Map Select | 04 | | | | | | | R5 | Mode Register | 05 | | | | | | | R6 | Miscellaneous | 06 _ | | | | | | | R7 | Color Don't Care | 07 | | | | | | | D8 | Rit Mask | 08 | | | | | | #### 82C431 Internal Registers 82C431 internal registers are selected through address inputs A0-A2. The following table describes the addressing scheme: | - | <b>A2</b> | <b>A1</b> | Αθ | Register selected | |---|-----------|-----------|------|---------------------------| | | 1 | 0 | ·· 0 | Graphics A Position | | | 0 | 1 | 0 | Graphics B Position | | | 1 | 1 | 0 | Graphics Address register | | | 1 | 1 | 1 | Registers pointed to by | | | | | | Graphics Address register | #### Graphics A Position Register: The Graphics A Position register is a write-only register. This register must be programmed to 0 to select Graphics A for the data bus input and output operations. Graphics A operates on the display memory planes 0 and 1, while the Graphics B operates on the display memory planes 2 and 3. CPU data bus signals D0 and D1 should be directed to Graphics A. D2 and D3 should be directed to Graphics B. #### **Graphics B Position Register:** The Graphics B Position register is a write-only register. This register must be programmed to 1 to select Graphics B for the data bus input and output operations. Graphics B operates on the display memory planes 2 and 3, while the Graphics A operates on the display memory planes 0 and 1. CPU data bus signals D0 and D1 should be directed to Graphics A. D2 and D3 should be directed to Graphics B. 82C431 Figure 2. 82C431 Write Process Figure 3. 82C431 Read Process 82C431 #### **Graphics Address Register:** The Graphics Address register is used to point to other internal registers of the 82C431. The four least significant bits determine the register which will be pointed to in the next register write operation. In order to write to the registers selected by the pointer in this register, the position registers A and B should be programmed with 0 and 1, respectively. The data bus signals D0-D3 are used to write to the control registers of the 82C431. D0,D1 correspond to the planes 0 and 1, while D2, D3 correspond to the planes 2 and 3 of the display memory. The following is a description of the registers pointed to by the Address register. #### Set/Reset Register The Set/Reset register is a write-only register. The pointer in the Graphics Address register must be 00H before this register can be written into. When the Mode register (to be described later) selects the 'write' mode 0, and the Set/Reset mode is enabled through the Enable Set/Reset register (to be described later), bits D0-D3 are the value written to the display memory planes 0-3 respectively. The planes can be written to individually by separate writes to the Set/Reset register. #### Enable Set/Reset Register The Enable Set/Reset register is a write-only register. The register can be written to by setting the pointer in the Graphics Address register to 01H. ## CHIP5 This register works in conjunction with the Set/Reset register. If the mode register is programmed to write mode 0, then the contents of the Set/Reset register are written to the respective display memory planes. If the write mode is 0 and Set/Reset is not enabled on a plane, the plane is written with the data from the CPU data bus. ## Color Compare Register The Color Compare register is a write-only register. It can be written into by setting the pointer in the Graphics Address register to 02H. If the Mode register has the 'read' mode set, the data read from the display memory planes 0-3, is compared to the bits D0 through D3 programmed in the Color Compare register. A match between the two bit fields will result in a logical 1 being output on the corresponding data bus bit. Following is an example to illustrate the mechanism: If the contents of the Color Compare register are 0011 (D3-D0), and: | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|----|----|----|----|----|----|----|----| | Plane 0 data ≠ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Plane 1 data ≈ | 0 | 0 | 0 | 0 | .0 | 0 | 0 | 1 | | Plane 2 data = | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | Plane 3 data = | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | then data = | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | #### **Data Rotate Register** The Data Rotate register is a write-only register. It is written to by setting the pointer in the Graphics Address register to 03H. This register is used to perform a rotate function on the data written by the CPU. If the Mode register is programmed for the write mode 0, then the value in the Rotate Count field represents the number of bits the CPU data will be rotated during CPU write cycles. The Function select bits (D3, D4) allow data in the CPU latches to be logically operated upon by the data written into the memory. The bits operate as follows: | <br> | |------| | | - 0 No change to the Data - Logical 'AND' between Data and latched data. - Logical 'OR' between Data and latched data. - 1 1 Logical 'XOR' between Data and latched data. 'Data' may be any of the various options available with the Write Mode register, Data cannot be the CPU latched data. ### Read Map Select Register Read Map Select register is a write-only register. It is written to by setting the pointer in the Graphics Address register to 04H. The contents of the register represent the memory plane from which the CPU reads the data. This register does not effect the read operation performed through the Color compare register. The four memory plane or maps are selected as follows: | D2 | D1 | D0 | | |----|----|-----|-------| | 0 | O | . 0 | Map 0 | | 0 | 0 | 1 | Map 1 | | 0 | 1 | 0 | Map 2 | | 0 | 1 | 1 | Мар З | #### **Mode Register** This is a write-only register. It can be written to by setting the pointer in the Graphics Address register to 05H. The functions of the bits are as follows: Write Mode (D0, D1) - 0 Mode 0: Each of the four display memory plane is written with the CPU data rotated by the number of counts in the Rotate register. This is always true, except when the Set/ Reset register is enabled for any of the four planes. In this case, the corresponding plane is written with the data stored in the Set/Reset register. - 0 1 Mode 1: Each of the four display memory planes is written with the data in the CPU latches. These latches are loaded during a previous CPU read operation. - 1 0 Mode 2: Memory planes 0-3 is filled up with the value of data bits 0-3, respectively. For example, memory plane 0 is filled up with the value of data bit D0, memory plane 1 is filled up with value of data bus bit D1, and so on. ## 1 1 Illegal The operations specified above will also work In conjunction with the Function Select options available through Data Rotate register. #### Test Condition (D2) D2 = 1 will tri-state the Graphics Controller outputs, including the GRAPHICS, CHAIN, CDSEL0 and CDSEL1 outputs. This feature is used for testing the chip. The ATR0-3 outputs are not tri-stated. ### Read Mode (D3) D3 0 When D3 = 0, the CPU reads the data from the display memory planes. The plane is selected through the Read Map Select register. 1 When D3 = 1, the CPU reads the result of the logical comparison between the four display memory planes data and the contents of the Color Compare register. #### Odd/Even (D4) D4 = 1 will put the Graphics Controller in the Odd/Even addressing mode. This option is useful for emulating the IBM Color Graphics Adapter mode. The value of this bit should be the same as the value programmed in D3 of the 82C432 Sequencer Memory Mode register. #### Shift Register (D5). The data bits in the memory planes 0-3 are represented as M0D0-M0D7, M1D0-M1D7, M2D0-M2D7, and M3D0-M3D7, respectively. When D5 = 1, the data in the 4 serial shift registers will be formatted as follows: #### MSB LSB Output to M1D0 M1D2 M1D4 M1D6 M0D0 M0D2 M0D4 M0D6 ATR0 M1D1 M1D3 M1D5 M1D7 M0D1 M0D3 M0D5 M0D7 ATR1 M3D0 M3D2 M3D4 M3D6 M2D0 M2D2 M2D4 M2D6 ATR2 M3D1 M3D3 M3D5 M3D7 M2D1 M2D3 M2D5 M2D7 ATR3 The Least Significant Bit (LSB) is shifted out first. When D5 = 0, then M0D7-M0D0, M1D7-M1D0, M2D7-M2D0 and M3D7-M3D0 are shifted out with the bit D7 going out first in all cases. The output pins being ATR0-ATR3 respectively, for M0-M3 planes. The first two registers correspond to the Graphics A shift registers, while the following two correspond to the Graphics B shift registers. #### Miscellaneous Register Miscellaneous register is a write-only register. It can be written into by setting the pointer in the Graphics Address register to 06H. #### Graphics Mode When D0 = 1, the graphics mode is selected. The character generator latches (which are located outside the chip) are disabled. The bit D0 is output on the GRAPHICS pin of the controller. #### Chain Odd Maps to Even When D1 = 1, the CPU address bit A0 is replaced by a higher order address bit. (The contents of A0 determine which memory map is to be selected. A '0' will select planes 0 and 2, and a '1' will select planes 1 and 3. This function is also provided outside the chip.) The 82C431 will output the D1 onto the output pin CHAIN of the controller. #### Memory Maps These bits control the mapping of the address memory buffers into the CPU address space. The D3 and D2 are output as CDSEL1 and CDSEL0 signals from the Graphics Controller. The mapping function is not performed on the chip. #### Color Don't Care Register The Color Don't Care register is a write only register. It can be written into by setting the pointer in the Graphics Address register to 07H. D0 = 0 will mean that color plane 0 is a don't care when the Color Compare register is performed. D1 = 0 will mean that color plane 1 is a don't care when the Color compare register is performed. D2 = 0 will mean that color plane 2 is a don't care when the Color compare register is performed. D3 = 0 will mean that color plane 3 is a don't care when the Color Compare register is performed. #### Bit Mask Register Bit Mask Register is a write only register. It can be written into by setting the pointer in the Graphics Address register to 08H. Any bit programmed to 0 in this register will cause the corresponding bit in each of the four memory planes to be immune to change. The data written into memory in this case will be the data which was read in the previous cycle, and was stored in an internal latch on the chip. Any bit programmed to 1 will allow unrestricted manipulation of the data in the corresponding bit in each of the four memory planes. The bit mask is applicable to any data written by the CPU, including rotate, logical functions (AND, OR, XOR), Set/Reset and No Change. The data to be preserved using the bit mask must be latched internally by reading the location. The bit mask applies to all the four planes simultaneously. #### 82C431 Absolute Maximum Ratings | Parameter | Symbol | Min. | Max. | Units | |-----------------------|------------------|------|----------------------|-------| | Supply Voltage | V <sub>CC</sub> | _ | 7.0 | ٧ | | Input Voltage | V <sub>I</sub> | -0.5 | V <sub>DD</sub> + .5 | V | | Output Voltage | v <sub>o</sub> | -0.5 | V <sub>DD</sub> + .5 | ٧ | | Operating Temperature | Тор | -25 | 85 | С :: | | Storage Temperature | T <sub>stg</sub> | -40 | 125 | С | NOTE: Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions described under Operating Conditions. ### **82C431 Operating Conditions** | Parameter _ | | Symbol | Min. | Max. | Units | |---------------------|---|-----------------|------|------|-------| | Supply Voltage | • | V <sub>cc</sub> | 4.75 | 5.25 | ٧ | | Ambient Temperature | | T <sub>A</sub> | 0 | 70 | С | #### 82C431 DC Characterisitcs | Parameter | Symbol | Min. | Max. | Units | |--------------------------------------------------------------------|------------------|------|------|-------| | Input High Voltage | V <sub>IL</sub> | | 8.0 | V | | Input High Voltage (Note 1) | V <sub>IH</sub> | 2.0 | | A | | Output Low Voltage<br>I <sub>OL</sub> = 4mA (Note 2) | V <sub>OL</sub> | | 0.45 | V | | Output High Voltage<br>I <sub>OH</sub> = -4mA (Note 2) | V <sub>OH</sub> | 2.4 | | v | | Input Low Current<br>0 < V <sub>IN</sub> < V <sub>CQ</sub> | 1 <sub>1L</sub> | _: · | ±10 | μΑ | | Output Short Circuit Current<br>V <sub>O</sub> =0V | l <sub>os</sub> | _ | 20 | mA | | Power Supply Current @ 20 MHz Clock | Icc | | 20 . | mA | | Output HI-Z Leak Current 0.45 < V <sub>OUT</sub> < V <sub>CC</sub> | l <sub>OZ1</sub> | | ±10 | μΑ | #### NOTES: Following inputs require VIH = 3.0V (min.): DOTCLK, CPUL, CRTL, S/L, WE. All other inputs require VIH = 2.0V (min.) <sup>2.</sup> All outputs and bidirectional pins. ## 82C431 AC Characteristics $(T_A = 0^{\circ}C \text{ to } 70^{\circ}C, V_{CC} = 5V \pm 5\%)$ | Sym | Description | Min. | Max. | Units | Notes | |-----|--------------------------------------------------|------|------|-------|-----------------------| | t1 | Data set-up time to IOW | 55 | | ns | | | t2 | Data hold time from IOW | 16 | - | ns | *- | | t3 | Address set-up time to IOW | 10 | | ns | | | t4 | Address hold time from IOW | 8 | | ns | | | t5 | Miscellaneous register output delay | 21 | 83 | ns . | See Note | | t6 | IOW pulse width | 45 | - | ns | | | t7 | WE inactive to memory data bus float delay | 9 | 35 | ns | | | t8 | CPUL pulse width | 40 | | ns | | | t9 | Input data set-up time to CPUL | 0 | | กร | | | 10 | Input data hold time from CPUL | 14 | | ns | | | t11 | Output data delay time | 16 | 56 | ns | _ | | t12 | MRD set-up time to CPUL | 10 | | ns | - | | 13 | MRD pulse width | 66 | - | ns | - : | | 14 | MRD inactive to D0-D7 float delay | 11 | 42 | ns | | | :15 | Display memory data M0-M3 bus set-up time | 5 | | ns | · | | 16 | Display memory data M0-M3 bus hold time | 13 | | ns | | | 17 | CRTL pulse width | 40 | | ns | | | :18 | WE active to display memory data outputs enabled | 11 | 45 | ns _ | | | :19 | S/L to CRTL delay | 10 | | กร | | | :20 | S/L to DOTCLK set-up time | 25 | | ns | | | 21 | S/L to DOTCLK hold time | 8 | | ns | | | 22 | Attributes output data delay from DOTCLK | 9 | 37 | ns | C <sub>L</sub> = 35pF | | 23 | Data bus D0-D7 hold time from WE | 85 | | ns | | | 24 | Data bus D0-D7 hold time from WE | - 0 | | ns | | | 25 | D0-D7 in to display memory data delay | 26 | 103 | ns | | | 26 | WE pulse width | 90 | | | | | 27 | M1D0, M1D1, M1D2, M1D3 to ATTR0-3 delay | 8 | 31 | ns | C <sub>L</sub> = 30pF | | 28 | Dot Clock period | 42 | | กร | | | 28A | Dot Clock low time | 19 | | กร | | | 28B | Dot Clock high time | 19 | | ทร | | NOTE: A.C. TEST CONDITIONS: All A.C. timings are measured with a load capacitance of C<sub>L</sub> = 85pF, except where noted otherwise. ## CHIP5 #### REGISTER WRITE TIMING #### CPU READ TIMING #### **CRT READ TIMING** CPU WRITE TIMING (MEMORY WRITE) M1D0-M1D3 TO ATRO-ATR3 DELAY (ALPHA MODE) #### 82C432A Functional Description The 82C432A Sequencer generates memory timings for the display RAMs and the character clock for controlling the regenerative memory fetches. Figure 4 shows a functional diagram of the Sequencer. As shown in the figure, the Sequencer also provides control signals for other components in the Enhanced Graphics CHIPSet. The 82C432A allows the CPU to access memory during active display intervals by inserting dedicated CPU memory cycles. Figures 5-8 illustrate various memory cycles for different configurations. As is shown in the figures, the memory cycle selection allows different screen resolutions. The 82C432A also protects the entire memory from being altered. by selectively masking out planes through the configurable Mask register. 82C432A internal registers are selected through address input A0. The following table describes the addressing scheme: ## A0 POINTER REGISTER SELECTED | 0 | _ | Address | |---|---|-----------------------| | 1 | 0 | Reset | | 1 | 1 | Clocking Mode | | 1 | 2 | Plane Mask (Map Mask) | | 1 | 3 | Character Map Select | | | | • | #### Address Register The Address Register is a 3-bit write-only pointer register. When loaded with a binary value (pointer) it points to the data register where data is to be written. #### Reset Register The Reset Register is a write-only register pointed to when the contents of the Address Register are 00H. Figure 4: 82C432 Sequencer Function Diagram #### NOTE 1. Dotted waveforms indicate CPU MEMR/MEMW RAS/CAS occur for both CPU MEMR/MEMW #### CONDITIONS: Mode Reg = 01H CRT read 4 out of 5 memory cycles 8 Dots/Char, load every char clock, normal DOTCLK Figure 5. A Typical 640 × 350 Mode Operation #### CONDITIONS: Mode Reg = 03H CRT reads 2 out of 5 memory cycles 8 Dots/Char, load every char clock, normal DOTCLK Figure 6. A Typical 320 × 200 Mode of Operation ## CONDITIONS: Mode Reg = 00H CRT reads 4 out of 5 memory cycles 9 Dots/Char, load every char clock, normal DOTCLK Figure 7. A Typical 720 × 350 Monochrome Operation ## Figure 8. A Typical 9 Dots/Character with 2 out of 5 Memory Cycle Operation 9 Dots/Char, load every char clock, normal DOTCLK #### Asynchronous Reset D0=0 causes the Sequencer to clear asynchronously and halt. It also places all the outputs in a high impedance state. D0=1 causes the Sequencer to run unless D1=0 (Synchronous Reset). Asynchronous Reset can cause data loss in the dynamic display RAMs. #### Synchronous Reset D1=0 causes the Sequencer to clear synchronously and halt. D1=1 causes the Sequencer to run unless D0 (Asynchronous Reset) is cleared to zero. Before changing the Clocking Mode Register, the Sequencer should be reset with this bit. This will preserve the memory contents. Both the Reset Register bits must be a logical 1 to allow the Sequencer to operate. #### **Clocking Mode Register** This register is a 4-bit write-only register pointed to when the contents of the Address Register are 01H. #### 8/9 Dot Clocks (D0) D0=0 causes the Sequencer to generate character clocks which are 9 dots wide. D0=1 causes the Sequencer to generate character clocks which are 8 dots wide. The only IBM mode that uses 9 dots wide character clocks is the monochrome alphanumeric mode. The resolution for this mode is 720 x 350. All other modes use 8 dots wide character clocks. #### Bandwidth (D1) D1=0 makes CRT memory cycles occur on 4 out of 5 available display memory cycles. D1=1 makes CRT memory cycles occur on 2 out of 5 available display memory cycles. Medium resolution modes (horizontal resolution of 320 pixels) require less data to be fetched from the display memory driving the horizontal scan time. This allows the CPU greater access time to the display memory. All high resolution modes (horizontal resolution of 640 or 720 pixels) must provide the CRT Controller with 4 out of 5 available display memory cycles in order to refresh the display image. ## CHIP5 #### Shift Load (D2) D2=0 causes the display serializers in the Graphics Controller to be reloaded every character clock. D2=1 causes the display serializers to be reloaded every other character clock. This mode is useful when 16 bits are fetched every memory cycle and chained together in the shift registers. This bit is only set for APA (all-points-addressable) graphics modes. #### Dot Clock (D3) D3=0 selects the Sequencer master clock input to be output on the Dot Clock output pin. D3=1 causes the master clock to be divided by 2 to generate the dot clock. As the Dot Clock is the primary clock used by the Enhanced Graphics CHIPSet, all other timings will be stretched as they are derived from the Dot Clock. Dot Clock divided by 2 is used for 320 x 200 modes. ## Plane Mask Register (also referred as Map Mask Register) This register is a 4-bit write-only register pointed to when the contents of the Address Register are 02H. The Plane Mask register is also referred to in some cases as Map Mask register. However, it is actually a plane mask register as illustrated in figure 9. The maps only correspond to the M = Memory Maps in Plane 2. Each map corresponds to 8 Kbytes of memory. Banks 0, 1, 2, 3 correspond to 16 Kbytes of memory segments in each of the four planes. In the alphanumeric mode: Plane 0 has Address data Plane 1 has Attribute data Plane 2 has Pixel (character) data Plane 3 not used Figure 9. Enhanced Graphics Controller Memory Organization upper 8 K bytes of every 16 K byte block of display memory in plane 2. A logical 1 in any of the bits 0 through 3 enables the CPU to write to the corresponding memory planes 0 through 3. These bits disable the corresponding RAS0 through RAS3 signals during CPU memory writes. When this register is loaded with 0FH, the CPU can perform a 32-bit write operation in one memory cycle. This substantially reduces the overhead on the CPU during display update cycles in graphics modes. When odd/even modes are selected (by clearing bit 2 of the Memory Mode Register) planes 0,1 and planes 2,3 should have the same plane mask value. #### **Character Map Select Register** This register is a 4-bit write-only register pointed to when the contents of the Address Register are 03H. This register only affects the B-address bus (signals BCAS, BAV14 and BAV15). #### Character Map Select B D1-D0 select the map used to generate alpha characters when attribute bit 3 is 0 (display memory bit M1D3) according to the following table: | D1 | DO | Map Selected | Table Location | |----|----|--------------|--------------------------| | 0 | 0 | 0 | 1st 8K of Plane 2 Bank 0 | | Ò | j | İ | ist 8K of Plane 2 Bank 1 | | 1 | 0 | 2 | 1st 8K of Plane 2 Bank 2 | | 1 | 1 | 3 | 1st 8K of Plane 2 Bank 3 | #### Character Map Select A D3-D2 select the map used to generate alphanumeric characters when attribute bit 3 is a 1, according to the following table: | D1 | D2 | Map Selection | Table Location | |----|----|---------------|--------------------------| | 0 | 0 | 0 | 1st 8K of Plane 2 Bank 0 | | 0 | 1 | 1 | 1st 8K of Plane 2 Bank 1 | | 1 | 0 | 2 | 1st 8K of Plane 2 Bank 2 | | 1 | 1 | 3 | 1st 8K of Plane 2 Bank 3 | In alphanumeric modes, bit 3 of the attribute byte (M1D3) normally turns the foreground intensity on or off. This bit may be redefined to be a switch between character sets. This function is enabled when there is a difference between the values of Character Map Select A and Character Map Select B bits. Whenever the two values are the same, the character select function is disabled. Memory Mode Register bit 1=0 (indicating the presence of a full 256K byte memory configuration) enables this function; otherwise bank 0 (indicating the presence of a minimum 64K byte memory configuration) is always selected. 256K bytes of memory support 4 character sets. Asynchronous Reset (Reset Register bit 0) clears the Character Map Select Register to 0. This should only be done during a system reset. #### Memory Mode Register This register is a 3-bit write-only register pointed to when the contents of the Address Register are 04H. #### Alphanumeric (D0) D0=0 indicates that a non-alphanumeric mode is active. This forces BAV14 = AAV14 and BAV15 = AAV15. D0=1 indicates that the alpha mode is active and enables the Character Map Select register description. #### Extended Memory (D1) D1=0 indicates that 1 bank of 16Kx4 dynamic RAMs is present (64K bytes of display memory). AAV14, AAV15, BAV14, BAV15 address bits are disabled. D1=1 indicates that 1 bank of 64Kx4 dynamic RAMs are present (256K bytes of display memory), and the high order address bits AAV14, AAV15, BAV14 and BAV15 are enabled to the CRT Controller. #### Odd/Even (D2) D2=0 directs even CPU addresses to access maps 0 and 2 (RAS0 and RAS2 are enabled), while odd CPU addresses access maps 1 and 3 (RAS1 and RAS3 are enabled). D2=1 causes CPU addresses to sequentially access data within a bit map (all 4 RAS signals are enabled). The maps are accessed according to the value in the Map Mask Register. ## 82C432A Absolute Maximum Ratings | Parameter | Symbol | Min. | Max. | Units | |-----------------------|-------------------|------|----------------------|-------| | Supply Voltage | - V <sub>CC</sub> | | 7.0 | V | | Input Voltage | V <sub>I</sub> | -0.5 | V <sub>DD</sub> + .5 | V | | Output Voltage | V <sub>o</sub> | -0.5 | V <sub>DD</sub> + .5 | V | | Operating Temperature | T <sub>op</sub> | -25 | 85 | С | | Storage Temperature | T <sub>stg</sub> | -40 | 125 | C | NOTE: Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions described under Operating Conditions. #### **82C432A Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | |---------------------|----------------|------|------|-------| | Supply Voltage | Vcc | 4.75 | 5.25 | V | | Ambient Temperature | T <sub>A</sub> | 0 | 70 | С | #### 82C432A DC Characterisitcs | Parameter | Symbol | Min. | Max. | Units | |-----------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------|------|-------| | Input Low Voltage | V <sub>IL</sub> | | 0.8 | V | | Input High Voltage | V <sub>IH</sub> | 2.0 | | v | | Output Low Voltage<br>I <sub>OL1</sub> = 2mA (Note 1)<br>I <sub>OL2</sub> = 4mA (Note 2)<br>I <sub>OL3</sub> = 8mA (Note 3) | V <sub>OL</sub> | | 0.45 | V | | Output High Voltage<br>I <sub>OH</sub> = (Note 4) | V <sub>OH</sub> | 3.5 | | v | | Input Low Current<br>0 < V <sub>IN</sub> < V <sub>CC</sub> | I <sub>IL</sub> | -10 | +10 | μΑ | | Output Short Circuit Current<br>V <sub>O</sub> =0V | los | - · · · · · · · · · · · · · · · · · · · | 20 | mA | | Power Supply Current @ 8 MHz Clock | 1 <sub>CC</sub> | | 20 | mA | | Output HI-Z Leak Current<br>0.45 < V <sub>OUT</sub> < V <sub>CC</sub> (Note 5) | l <sub>OZ1</sub> | | ±10 | μΑ | #### NOTES: - 1. For AAV14, AAV15, BAV14, BAV15, MUX, RDV, CCLK, and CRT/CPU pins only. 2. For CRTL, CPUL, S/L, DOTCLK, and RASO-RAS3 only, ACAS, BCAS, WE 3. For and CRDY only. - 4. $I_{OH}$ is equal to the corresponding $I_{OL}$ for the pln. 5. For CRTL, $I_{OZ1}$ is $\pm 100 \mu A$ . 82C432A AC Characteristics ( $T_A$ = 0°C to 70°C, $V_{CC}$ = 5V $\pm$ 5%) | Sym | Description | 8 Dots<br>Min. | /Char<br>Max. | 9 Dots<br>Min. | /Char<br>Max. | Units | |-----|-------------------------------|----------------|----------------|----------------|---------------|-------| | t1 | CLKIN period | 42 | | 42 | _ | ns | | t1A | CLKIN Low time | 19 | | 19 | <u> </u> | ns | | t1B | CLKIN high time | 19. | | 19 | | ns | | t2 | CLKIN to DOTCLK delay | 6 . | 40 | 6 | 40 | ns | | t3 | S/L pulse width | t1-10 | t1+10 | t1-10 | t1+10 | ns | | t4 | DOTCLK edge to S/L hold time | 6 | | 6 | | ns | | t5 | CLKIN to CCLK delay | | 56 | | 56 | ns | | t6 | CCLK high time | 4t1 | 4t1+30 | 5t1 | 5t1+30 | ns | | t7 | CCLK low time | 4t1-30 | 4t1 | 4t1-30 | 4t1 | ns | | t8 | CLKIN to RAS0-3 active delay | | 76 | | 76 | ns | | t9 | RAS0-3 width | 4t1-10 | 4t1+10 | 5t1-10 | 5t1+10 | ns | | t10 | RAS0-3 to ACAS and BCAS delay | <u> </u> | 1.5t1+6 | <u> </u> | 1.5t1+6 | ns | | t11 | ACAS and BCAS width | 3.5t1-18 | | 3.5t1-18 | ** . | ns | | t12 | RAS0-3 to MUX delay | .5t1-10 | .5t1+10 | .5t1-10 | .5t1+10 | ns | | t13 | MUX width | 3t1-10 | 3t1+10 | 4t1-10 | 4t1+10 | ns | | t14 | RAS0-3 to CRTL delay | <u> </u> | t1+20 | | t1+20 | กร | | t15 | CRTL width | 3t1-20 | | 4t1-20 | | ns | | t16 | RAS0-3 to CPUL delay | | t1+20 | | t1+20 | ns | | t17 | CPUL width | 3t1-10 | | 4t1-10 | | пѕ | | t18 | CRT/CPU set-up time to RAS0-3 | 2t1-30 | | 2t1-30 | | ns | | 119 | CRT/CPU hold time to RAS0-3 | 4t1-14 | | 5t1-15 | <del>_</del> | ⊓s | | 20 | WE set-up time to RAS0-3 | 0 | | 0 | | ns | | 121 | WE hold time to RAS0-3 | 6t1 . | | 7t1 | | ns | | 22 | MEMR or MEMW delay to CRDY | | 51 | | 51 | ns | | :23 | MEMR or MEMW delay to RDY | | 58 | <del>-</del> | 58 | ns | | :24 | ACAS and BCAS to CRDY delay | | 11 | | 11 | ns | | 25 | ACAS and BCAS to RDY delay | | 14 | · | 14 | ns | | 26 | IOW pulse width | 50 | | 50 | | ns | | 27 | Data set-up time to IOW | 15 | | 15 | | ns | | 28 | Data hold time from IOW | 15 | <del>-</del> + | 15 | = : · | ns | #### 8 Dots/Char. # 9 Dots/Char. # **RDY & CRDY TIMINGS** ### 82C433 Functional Description The 82C433 Attributes Controller provides a palette of 16 colors selectable from a possible 64, each one of which may be specified separately. Six color outputs, Red (R), Green (G), Blue (B), Secondary Red (RS), Secondary Green/Intensity (GS/I) and Secondary Blue/ Monochrome (BS/V) are available as outputs. The 82C433 also controls blinking and underline operations. The Attributes controller takes data from the display memory and formats it for display on the screen. It also provides the horizontal pixel panning capability in both alphanumeric and all-points-addressable modes. Figure 10 illustrates a functional diagram of the chip. In the alphanumeric mode, the ATR0-3 or the ATR4-7 inputs are selected by the Condition Code inputs, CC0-CC7. (Note that in the Alphanumeric mode the ATR0-7 data is obtained directly from the display memory.) The 4 attribute signals are then decoded to select one of the 16 color palette registers. The color palette, which consists of 16 registers, each 6-bit wide, can be loaded with any color combination. Thus it is possible to display the characters in any one of the 16 colors out of a possible of 64 (6-bit wide registers). In the graphics mode the condition code inputs have no affect on the ATR0-7 inputs. Also, in the graphics mode, the ATR4-7 are don't care inputs. The ATR0-3 inputs are obtained from the Graphics Controller and are used to select one of the 16 color registers. This determines the display color for each individual pixel. Figures 11, 12 and 13 illustrate examples of Cursor control, Alphanumeric data timings and Graphics data timings. An internal flip-flop controls the selection of the address and data registers. To select the Address register, an IOR signal is used to clear this flip-flop. After the Address Register has been loaded by an IOW, this flip-flop toggles, and the chip is ready to have a data register (pointed to by the Address Register) loaded. Every IOW input toggles this flip-flop. Figure 10. 82C433 Functional Diagram #### **NOTES** - 1. To enable underline cursor ATR<sub>7-0</sub> = X009 X001 B - 2. Color of cursor is set by ATR<sub>3-0</sub> - 3. Polarity of HIN is set by HPOL in CRT Controller Figure 13. Graphics Data Timings (FOR HPEL REG = 3) The Condition Code CC0-7 inputs select between ATR0-3 and ATR4-7 inputs. ATR0-3 and ATR4-7 control the foreground and background on the display screen, respectively. When the corresponding condition code is 1, ATR0-3 is selected, while a logical 0 on the condition code input will select ATR4-7 as the attributes inputs. Following is an example to illustrate this selection: | | CC7 | CC6 | CC5 | CC4 | CC3 | CC2 | CC1 | CC0 | |------------------------|-----|-----|-----|-----|-----|-----|-----|-----| | Input | 1 | 0 | 1 | 1 | 0 | ۵ | 1 | 1 | | Attributes<br>selected | a | Þ | a | æ | ь | ь | a | 8 | where a = ATR0-3 and b = ATR4-7. Note that the Attributes inputs are clocked in on the dot clock and the Condition Code is loaded into the chip by Select/Load input. #### Status Port The 4-bit Status Port is accessed when the Attributes Controller receives an IOR input signal. Status data is output on the Data Bus as shown below: #### DE (D0) D0 output is an active low Display Enable signal, which is an inversion of the active high Display Enable output from the CRT Controller. # VRTČ (D3) D3 output is an active high vertical retrace signal, which is functionally the same as the active high Vertical Retrace output from the CRT Controller. # Color Palette Registers (D4, D5) D4 and D5 outputs are two of the six color outputs of the Palette registers to the CRT screen. There are 3 pairs of the two color outputs, which are controlled by bits D4 and D5 of the COLOR PLANE ENABLE register which is described later. # 82C433 Attributes Controller Register Summary | Register | Register | Pointer | |----------|--------------------------|--------------| | Number | Name | Value in Hex | | _ ::: | Address Register | | | RO-RF | Palette Registers | 00-0F | | R10 | Mode Control | 10 | | R11 | Overscan Color | 11 | | R12 | Color Plane Enable | 12 | | R13 | Horizontal Pixel Panning | 13 | #### Attribute Address Register This is a 6-bit write-only register. D0-D4 bits are used to point to the internal data registers in the Attribute Controller. D5=0 allows the loading of the Color Palette registers. D5=1 allows normal operation by enabling access to the Color Palette registers for CRT read operations. # Palette Registers These are 16 6-bit write-only registers pointed to when the contents of the Address register are 00H through 0FH. These 6-bit registers allow a dynamic mapping between the text attribute or graphic color input and the display color on the CRT screen. The six bits, D0-D5 are output as B, G, R, BS/V, GS/I, and RS, respectively. A logical 1 in a bit selects the corresponding color for that bit while a 0 de-selects it. The maximum number of possible displayable colors is 64 for monitors with 6 color Inputs. Monitors with 3 color inputs allow a maximum of 6 displayable colors, while monitors which also have an intensity input allow a maximum of 16 displayable colors. The Color Palette Register should be loaded only during vertical retrace time to avoid glitches on the CRT monitor screen. (An interrupt is generated by the CRT Controller to indicate the end of the vertical Display Enable signal.) #### Mode Control Register This is a 4-bit write-only register pointed to when the contents of the Address Register are 10H. Graphics/Alphanumeric Mode (D0) D0=0 selects alphanumeric mode. D0=1 selects graphics mode. Monochrome/Color Display (D1) D1=0 selects color display attributes. D1=1 selects IBM Monochrome display attributes. Enable Drive Graphics Character Codes (D2) D2=0 makes the ninth dot the same as the background. This will enable compatibility with the IBM Monochrome display adapter, which uses 9 dots per character. D2=1 enables the special line graphics character codes for the IBM Monochrome Display Adapter. When this bit is set, it forces the ninth dot of a line graphics character to be identical to the eighth dot of the character. The line graphics character codes for the Monochrome Display Adapter are COH through DFH. The Line Graphics input LG from the CRT Controller determines when a special line graphics character is to be displayed. The LG is activated by the CRT Controller at this time. The Attributes Controller will monitor the LG input (if D2 = 1) and when LG is active, it will force the ninth dot bit of a line graphics to be identical to the eighth dot of the character. Enable Blink/Select Background Intensity (D3) D3=0 selects the background intensity for the attribute input. This is required for Monochrome and Color Graphics Adapter compatibility. D3=1 enables the blink attribute in alphanumeric and graphics modes. The blinking counter operates off the VRTC input. It divides the VRTC input by 32. For Alphanumeric and Graphics modes the blink is ON for 16 VRTC clocks and OFF for 16 VRTC clocks, in the Alphanumeric mode, blink is usually used in Monochrome display modes only. In this case. the blink affect displays the character for 16 frames and blanks the screen for 16 frames. In the graphics mode, when the blink is activated. the attributes bit ATR3 is inverted alternately. thus allowing two different colors to be displayed for 16 CRT Controller clocks each. When the CURSOR is displayed in the Alphanumeric mode, the 'characters' are blinked at the rate of 16 frames ON and 16 frames OFF. The CURSOR, however, is blinked at a rate of ON for 8 frames and OFF for 8 frames. # Overscan Color Register This is a 6-bit write-only register pointed to when the content of the Address Register is 11H. This 6-bit register defines the overscan or border color displayed on the CRT screen. For monochrome displays, this register should be cleared to logical 0. A logical 1 selects the corresponding color. The border color is displayed when both BLANK and DE (Display Enable) input signals are inactive. #### Color Plane Enable Register This is a 6-bit write only register pointed to when the content of the Address Register is 12H. # Enable Color Plane (D0-D3) A logical 1 in any of the bits D0-D3 enables the respective display memory color plane 0-3. # Display Status MUX (D4-D5) Bits D4 and D5 select two of the six color outputs to the CRT screen, which are 2 outputs of the 4 status bits. The output color combinations available on the status bits are listed in the following table: Attributes Controller | Enable F | Registe | r Status Reg | Status Register Outputs | | | |----------|---------|----------------|-------------------------|--|--| | D5 | D4 | Bit 5 | Bit 4 | | | | O | 0 ` | Red | Blue | | | | ,0,,,, | 1 | Secondary Blue | Green | | | | 1 | 0 | Secondary Red | Secondary Green | | | | 1 | 1 | Not Lised | Not ilised | | | This capability can be used to run diagnostics on the color subsystem card. D4 = 1 will also: Color Plane - Tri-state the color monitor outputs, R, G, B, RS, GS/I and BS/V and. - Clear the cursor blink counter. D4 has to be cleared to logical 0 for the cursor blink counter to function. # Horizontal Pixel Panning Register This is a 4-bit write-only register pointed to when the content of the Address Register is 13H. Bits D0-D3 select the number of picture elements (pels) to shift the display data horizontally to the left. Pixel (Pel) panning is available in both A/N (alphanumeric) and APA (all-points-addressable) modes. In Monochrome A/N mode the output can be shifted a maximum of 9 pels, whereas in all other modes a maximum shift of 8 pels is possible. The start address register specifies the byte of the upper left corner of the screen display, and the pixel panning makes it possible to move it in portlons of a byte, pixel by pixel. # 82C433 Absolute Maximum Ratings | Parameter | Symbol | Min. | Max. | Units | |-----------------------|------------------|------|----------------------|-------| | Supply Voltage | V <sub>CC</sub> | | 7.0 | ٧ | | Input Voltage | V <sub>I</sub> | -0.5 | V <sub>DD</sub> + .5 | V | | Output Voltage | Vo | -0.5 | V <sub>DD</sub> + .5 | V | | Operating Temperature | T <sub>op</sub> | -25 | 85 | C | | Storage Temperature | T <sub>stg</sub> | -40 | 125 | _C | NOTE: Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions described under Operating Conditions. # **82C433 Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | | |---------------------|-----------------|------|------|-------|--| | Supply Voltage | V <sub>cc</sub> | 4.75 | 5.25 | ٧ | | | Amblent Temperature | T <sub>A</sub> | O | 70 | C. | | # 82C433 DC Characteristics | Parameter | Symbol | Min. | Max. | Units | |--------------------------------------------------------------------|------------------|------|------|-------| | Input Low Voltage | V <sub>1L</sub> | | 0.8 | V | | Input High Voltage | V <sub>IH</sub> | 2.0 | 14 | V | | Output Low Voltage<br>I <sub>OL</sub> =4mA (Note 1) | V <sub>OL</sub> | | 0.45 | V | | Output High Voltage<br>(Note 2) | V <sub>OH</sub> | 3.5 | | _ V | | Input Low Current<br>0 < V <sub>IN</sub> < V <sub>CC</sub> | l <sub>IL</sub> | | ±10 | μΑ | | Output Short Circuit Current<br>V <sub>O</sub> =0V | los | | 20 | mA | | Power Supply Current @ 20 MHz Clock | Icc | | 20 | mΑ | | Output HI-Z Leak Current 0.45 < V <sub>OUT</sub> < V <sub>CC</sub> | l <sub>OZ1</sub> | | ±10 | μΑ | #### NOTES: - All outputs and bidirectional pins. I<sub>OH</sub> is equal to the I<sub>OL</sub> for the pin. 82C433 AC Characteristics ( $T_A = 0^{\circ}$ C to $70^{\circ}$ C, $V_{CC} = 5$ V $\pm$ 5%) | Sym | Description | Min. | Max. | Units | |-----|----------------------------------------------------------|------------|------|-------| | t1 | Dot Clock period | 42 | | ns | | t2 | ATR0-3 set-up time to Dot Clock (for graphics data) | 10 | | ns | | t3 | ATR0-3 hold time from Dot Clock (for graphics data) | 5 | | ns | | t4 | ATR0-3 and CC0-7 set-up time to CRTL (alphanumeric data) | 0 | _ | ns | | t5 | ATR0-3 and CC0-7 hold time from CRTL (alphanumeric data) | 15 | | ns | | t6 | Dot Clock to R, G, B, RS, GS/I, BS/V delay | | 48 | กร | | t7 | IOW pulse width | 50 | | ns | | t8 | IOW to data set-up time | 15 | | กร | | t9 | IOW to data hold time | 15 | | ns | | t10 | IOR pulse width | 100 | _ | ns | | t11 | IOR to data delay | <b>—</b> . | 70 | กร | | t12 | IOR hold time to data valid | 20_ | | រាទ្ | # CHIP5 #### FOR GRAPHICS DATA (FROM 82C431) # FOR ALPHANUMERIC DATA (FROM DISPLAY RAMS) #### **OUTPUT DATA (TO MONITOR)** #### CPU WRITE # 82C434A Functional Description The 82C434A CRT Controller provides the synchronization signals for the display monitor. The device contains various CPU accessible I/O registers, that allow flexible configuration options. These options include user configurable horizontal and vertical timings and polarity, cursor type and position, horizontal scan lines, and several other display related characteristics. The chip also provides split screen capability, soft scrolling and a light pen interface. The highly programmable chip consists of 26 configurable registers. Out of the 26, 25 are addressed by activating the appropriate address lines, while one is written to by activating the MODEIOW input. Following is a detailed description of each one of these registers. Figure 13 illustrates a block diagram of the CRT Controller. #### 82C434 CRT Controller Register Summary | 62C434 CRT Controller Register Summary | | | | | | |----------------------------------------|-------------------------|--------------|--|--|--| | Register | Register | Pointer | | | | | Number | Name | Value in Hex | | | | | | Address Register | | | | | | RO | Horizontal Total | 00 | | | | | R1 | Horizontal Display End | 01. | | | | | R2 - | Start Horizontal Blank | 02 | | | | | R3 | End Horizontal Blank | 03 | | | | | R4 | Start Hor. Retrace | 04 | | | | | R5 | End Hor. Retrace | 05 | | | | | R6 | Vertical Total | 06 | | | | | R7 | Overflow _ | 07. | | | | | R8 | Preset Row Scan | 08 | | | | | R9 | Max Scan Line _ | 09 | | | | | RA | Cursor Start | 0A | | | | | RB | Cursor End | OB | | | | | RC | Start Address High | OC . | | | | | RD | Start Address Low | 0D | | | | | RE | Cursor Location High | 0E | | | | | RF | Cursor Location Low | OF | | | | | R10 | "Vertical Retrace Start | 10 | | | | | R10 | Light Pen High | 10 | | | | | R11 | Vertical Retrace End | 11 | | | | | R11 | Light Pen Low | 11 | | | | | R12 | Vertical Display End | 12 | | | | | R13 | Offset | 13 | | | | | R14 | Underline Location | 14 | | | | | R15 | Start Vertical Blank | 15 | | | | | R16 | End Vertical Blank | 16 | | | | | R17 | Mode Control | 17 | | | | | R18 | Line Compare | 18 | | | | | R(F9) | 400 Line Register | F9 | | | | #### **Address Register** The Address register contains the pointer to the I/O registers which can be written to in subsequent writes by the CPU. The Address register itself is selected by A0 = 0. Data bus bits D0-D4 contain the pointer to the I/O registers. ### Horizontal Total Register (R0) The Horizontal Total register is a write-only register. It can be written into by setting the pointer in the Address register to 00H, and writing to the chip with A0 = 1. All the registers described in the following pages will be addressed similarly. Any difference will be pointed out specifically. Figure 14. 82C434A Function Diagram Figure 14. 82C434A Function Diagram (continued) The Horizontal Total register defines the total number of characters in a horizontal scan line, including the retrace time. Together with the value in the Retrace timing registers R4 and R5, the period of the retrace output signal is determined by the value in this register. The character clock input to the device is counted by a character counter. The value of the character counter is compared with the value in this register to provide the horizontal timing. All horizontal and vertical timings are based upon the contents of this register. The value in the register is equal to Total number of characters less 2. # Horizontal Display Enable End Register (R1) Write-only register. Address register pointer: 01H A0 = 1. The Horizontal Display Enable End register defines the number of characters to be displayed per horizontal line. The actual characters displayed per horizontal line is one less than the contents of this register. # Start Horizontal Blanking Register (R2) Write-only register. Address register pointer: 02H A0 = 1. The contents of this register define the time when the horizontal blanking will start. The register is defined in terms of the number of horizontal character clocks. The horizontal blanking signal becomes active when the horizontal character count is equal to the contents of this register. The underline scan line decode output is multiplexed on the cursor output during the blanking period. The underline signal is valid for one character count beyond the end of blanking signal. #### End Horizontal Blanking Register (R3) Write-only register. Address register pointer: 03H A0 = 1. # CHIP5 The contents of this register define the time when the horizontal blanking will terminate. The register is defined in terms of the number of horizontal character clocks. The underline scan line decode output is multiplexed on the cursor output during the blanking period. The underline signal is valid for one character count beyond the end of blanking signal. D0-D4 End Horizontal Blanking: The horizontal blanking signal width W is determined by the following algorithm: Value in Start Blanking register + Width of Blanking signal W = 5-bit value to be programmed in End Horizontal Blanking register. The five least significant bits of the horizontal scan line register are compared with the contents of this register. When a match occurs, the horizontal blanking pulse becomes inactive. Note that the five bits of this register limit the length of the blanking pulse to be 31 character clocks. D5-D6 Display Enable Skew Control: Prior to displaying data on the screen, the CRT Controller has to access the display buffer to obtain a character to be displayed, access the attribute code, access the character generator font, and finally read the Pixel Panning register in the 82C433 Attributes Controller. Each one of these accesses require the display enable signal to be skewed by one character clock to allow for synchronization with the horizontal and vertical retrace pulses. The display enable skew bits in this register allow for this skew. The skew can be programmed from 0-3 character clocks as follows: #### D6 D5 Skew in character clocks 0 0 0 0 1 1 1 0 2 1 1 3 # Start Horizontal Retrace Pulse Register (R4) Write-only register. Address register pointer: 04H A0 = 1. This register defines the character position at which the Horizontal Retrace Pulse becomes active. It is used to center the monitor screen horizontally. The value in the register is the character count at which the Horizontal Retrace Pulse becomes active. #### End Horizontal Retrace Pulse Register (R5) Write-only register. Address register pointer: 05H A0 = 1. The contents of the register define the character count at which the Horizontal Retrace Pulse becomes inactive. D0-D4 End Horizontal Retrace: The horizontal retrace signal becomes inactive after the character count becomes equal to the count in these bits. The width W of the retrace signal is determined by the following algorithm: Value in Start Retrace register + Width of Retrace signal W in character clocks = 5-bit result to be programmed in End Horizontal Retrace register. The five least significant bits of the horizontal scan line counter are compared to the contents of this register. When a match occurs, the horizontal retrace pulse becomes inactive. Note that the 5 bit register limits the length of the retrace signal to 31 character clocks maximum. D5-D6 Horizontal Retrace Delay: The skew of the horizontal retrace signal is controlled by these bits. In some modes, it is necessary to provide a horizontal retrace signal that takes up the entire blanking period. The horizontal retrace signal also triggers some internal timings on the falling edge of the signal. To ensure that the signals are latched properly, the retrace signal is started before the end of the display enable signal. It is then skewed several character clock times to provide the proper screen centering. D7 Start Odd/Even Memory Address: This bit determines the CRT memory address after a horizontal retrace. D7 = 0 selects an even address, and D7 = 1 selects an odd address. In most cases this bit should be set to '0'. The bit is useful in applications where horizontal pixel panning is required. #### Vertical Total Register (R6) Write-only register. Address register pointer: 06H A0 = 1. The Vertical Total register contains the low order 8 bits of a 9 bit register. The ninth bit is located in the CRT Controller Overflow register. The Vertical Total register defines the horizontal raster scans on the CRT screen, including the vertical retrace. # **CRT Controller Overflow Register (R7)** Write-only register. Address register pointer: 07H A0 = 1. The CRT Controller Overflow register contains the ninth bit (D8) of several other control registers. This register is used in conjunction with registers for which it stores the ninth bit. #### Preset Row Scan Register (R8) Write-only register. Address register pointer: 08H A0 = 1. D0-D4 of the Preset Row Scan register specify the starting row scan count after a vertical retrace. Each horizontal retrace increments the horizontal row scan counter. The horizontal row scan counter is cleared at maximum row scan count, which is programmed through register R9. In the Hercules Graphics or CGA compatible modes, this register can be used for soft scrolling by setting the register value between 0 and 3. For example, by setting the start scan row address to 1 instead of 0, the next frame will start at address 1, which will give the effect of shifting vertically by 1 row, or vertical scrolling. # Maximum Scan Line Register (R9) Write-only register. Address register pointer: 09H A0 = 1. The contents of the Maximum Scan Line register specifies the number of scan lines per character row minus one. ### **Cursor Start Register (RA)** Write-only register. Address register pointer: 0AH A0 = 1. The Cursor Start register defines the row scan of a character line where a cursor is to begin. The value in the register is one less than the starting cursor row scan. #### Cursor End Address (RB) Write-only register. Address register pointer: 0BH A0 = 1. The Cursor End register defines the row scan of a character line where the cursor has to end. It also controls the cursor skew as described below: D0-D4 D0-D5 define the row scan where the cursor is to end. D5-D6 The cursor skew is controlled by these two bits. The bits control the skew as follows: # D6 D5 Skew - 0 0 One character skew - 0 1 One character skew - 1 0 Two character skew - 1 1 Three character skew The Cursor Start and End registers allow a cursor to be up to 32 scan lines in height be placed on any scan line of the character block. The values in the Start and End registers define the height of the cursor. # Start Address High Register (RC) Read/Write register. Address register pointer: 0CH A0 = 1. The Start Address is a 16-bit value which specifies first address after a vertical retrace at which the display on the screen begins on each screen refresh. This register contains 8 high order bits of the address, while the Start Address Low register specifies the other 8 low order bits. ### Start Address Low Register (RD) Read/Write register. Address register pointer: 0DH A0 = 1. As explained above, the Start Address Low register contains the 8 low order bits of the Start Address. # Cursor Location High Register (RE) Read/Write register. Address register pointer: 0EH A0 = 1. The Cursor Location High register is a read/write register. The address is a 16-bit value. The 8 high order bits are programmed in this register. The other 8 low order bits are programmed in the Cursor Address Low register. The 16 bit address defines the start address for the cursor in the 64K bytes of display RAM memory. Note that the 64K bytes correspond to one plane in the display memory. This allows hardware paging and scrolling through the memory without loss of the original cursor position. # **Cursor Location Low Register (RF)** Read/Write register. Address register pointer: 0FH A0 = 1. In conjunction with the Cursor Location High register, the Cursor Location Low register defines the low order 8 bits of the Cursor location. # Vertical Retrace Start Register (R10) Write-only register. Address register pointer: 10H A0 = 1. The Vertical Retrace Start register is a 9-bit address which defines the position of the vertical retrace start signal in terms of the number of horizontal scan lines. The low order 8 bits are programmed through this register, while the high order ninth bit is programmed through the Overflow register R7. # Light Pen High Register (R10) Read-only register. Address register pointer: 10H A0 = 1. The Light Pen High register contains the 8 high order bits of the memory address at which time the light pen strobe signal was triggered. The low order 8 bits are stored in the Light Pen Low register (R11 read-only register). ### Vertical Retrace End Register (R11) Write-only register. Address register pointer: 11H A0 = 1. Vertical Retrace End register performs multiple functions, as described below: D3-D0 Vertical Retrace End: The 4 bits specify the horizontal scan line count at which the vertical retrace output pulse becomes inactive. The four bits are compared with the four least significant bits of the horizontal scan line counter. When the four counter bits are equal to the contents in this register, the vertical retrace is terminated. The Width W of the vertical retrace pulse can be determined from the following algorithm: Value of Start Vertical Retrace register + W = 4 bit value to be programmed into the End Vertical Retrace register. Note that the four least significant bits of the algorithm result are to be programmed into this register. Thus the maximum retrace pulse width can only be 15 character clocks. D4 Clear Vertical Interrupt: This bit is used to clear the vertical interrupt generated on the CRTINT output of the CRT Controller. A logical 0 will clear the interrupt. The CRTINT output is tri-stated when not active. D5 A logical 0 will enable the vertical interrupt of the CRT Controller. D6 Test: For normal operation this bit must be set to logical 0. # Light Pen Low Register (R11) Read-only register. Address register pointer: 11H A0 = 1. The Light Pen Low register contains the low order 8 bits of the address at which the light pen strobe was triggered. # Vertical Display Enable End Register (R12) Write-only register. Address register pointer: 12H A0 = 1. The Vertical Display Enable End register defines 8 bit of the 9-bit address which specifies the scan line position where the display on the screen ends. The ninth bit is located in the overflow register R7. ### Offset Register (R13) Write-only register. Address register pointer: 13H A0 = 1. The Offset register contents define the logical line width of the screen. The starting address of the next character row is determined by the value in the the Offset register. Figure 15 illustrates a functional diagram of how the Offset register is used. The register start address is sent to the memory address counter. When the memory address counter counts bytes, the next line address is the current line start address + 2+Offset register contents. This is illustrated in the figure by the fact that the adder has one of the input port's ... least significant forced to a logical 0. When the memory address counter is counting words, the next line address is the current line start address + 4+Offset register contents. The byte or word mode for the memory address counter is selected by the Mode Control register R17. bit 6. The Start address High and Low bytes in the figure correspond to the first address after a vertical retrace at which the display on the screen begins. The multiplexer switches the control over to the address sum port, after the first line has been scanned. Figure 15. Offset Register Operation ### Underline Location Register (R14) Write-only register. Address register pointer: 14H A0 = 1. The Underline Location register specifies the horizontal row scan count at which the underline will occur. The value in the register is one less than the desired scan line number. # Start Vertical Blanking Register (R15) Write-only register. Address register pointer: 15H A0 = 1. The Start Vertical blanking register contain the low order 8 bits of the horizontal scan line count at which the vertical blanking pulse becomes active. The ninth bit is located in the Overflow register R7. # End Vertical Blanking Register (R16) Write-only register. Address register pointer: 16H A0 = 1. The End Vertical Blanking register specifies the horizontal scan line count at which the vertical blanking pulse becomes inactive. The vertical blanking width W is determined from the following algorithm: Value of Start Vertical register + W = 5-bit value to be programmed into the End Vertical Blanking register. The five least significant bits of the algorithm result are programmed into this register. When the five least significant bits of the horizontal scan line counter are equal to the value in this register, Vertical Blanking is terminated. Note that the maximum width of the vertical blanking is limited to 31 character clocks. # Mode Control Register (R17) Write-only register. Address register pointer: 17H A0 = 1. Mode Control register is a multi-function register, with each bit defining a different option. Following is a description of these bits: - D0 Compatibility Mode Support: This bit allows compatibility with the IBM Color Graphics Adapter. When D0=0, the row scan address bit 0 is substituted for memory address bit 13 during active display time. When D0=1, no such substitution takes place. - D1 Select Row Scan Counter: This bit allows compatibility with the Hercules graphics card and with any other 400 line graphics system. D1=0 selects the row scan counter bit 1 on MA 14 output pin. D0=1 selects row scan counter bit 14 on MA14 output pin. - D2 Horizontal Retrace Select: This bit controls the vertical resolution capability of the CRT Controller. The vertical counter has a maximum resolution of 512 scan lines as defined by the Vertical Total register. If the vertical retrace counter is clocked with the horizontal retrace clock divided by 2, then the vertical resolution is doubled to 1024 horizontal scan lines. D2=0 selects the horizontal retrace clock, and D2=1 selects the horizontal retrace clock divided by 2. Count By Two: This bit selects the character clock as the clock input or character clock divided by 2 as the character clock. This bit defines whether the contents of the Offset register are a word or a double word value. When D3=0, the memory address counter is clocked by the character clock input. When D3=1, the memory address is clocked by the character clock input divided by 2. This bit is also used to create either a byte or word refresh address for the display memory. - D4 Output Control: D4 = 0 enables the output drivers of the CRT Controller, D4=1 will tri-state the following outputs of the CRT Controller: VRTC, SYNC, BLANK, CURSOR, DE, MA14 and MA15. - Ď5 Address Wrap: This bit selects memory address counter bit MA13 or MA15. When a byte mode is selected through D6 of this register, MA0 counter output appears on the MA0 output pin. When word mode is selected through D6 of this register, either MA13 or MA15 appears on the MA0 output pin. MA13 or MA15 selection depends on the size of memory selected through the MEMOPT pin. When the 64K byte option is configured. MA13 is selected through D5=0. When greater than 64K bytes is configured. and D5 is set to logical 1,then MA15 is selected to be an output on the MA0 output pin. This bit is useful in implementing the IBM Color Graphics Adapter mode. - D6 Word Mode or Byte Mode: When D6=0, Word Mode is selected. This mode causes the memory address counter bits to shift down one bit, and the most significant bit of the counter appears on the least significant bit of the memory address output. D6=1 selects the Byte mode. D7 Hardware Reset: A logical zero clears vertical and horizontal retraces. A logical "1" enables the vertical and horizontal retraces. Internal Memory Address Counter Wiring to the Output Multiplexer | CRTC Out Pin | Byte Address<br>Mode | Word Address<br>Mode | |--------------|----------------------|----------------------| | MA 0 | MA 0 | MA 15 or MA 13 | | MA 1 | MA 1 | MAO | | MA 2 | MA 2 | MA 1 | | MA 3 | MA 3 | MA2 | | _ | _ | <del>-</del> | | - | | <del>-</del> | | | - | · <del></del> | | MA 14 | MA 14 | MA 13 | | MA 15 | MA 15 | MA 14 | # Line Compare Register (R18) Write-only register. Address register pointer: 18H The Line Compare register is used to implement a split screen function. When the horizontal scan counter value is equal to the contents of this register, the memory address generator is cleared to 0. The linear address generator then sequentially addresses the display buffer starting at address 0. Each subsequent row address is determined by the 16-bit addition of the Start of Line Latch and the Offset register contents. This feature allows a given area on the screen to be immune to scrolling. The scrolling operation utilizes the Start Address High and Low registers, and the split screen screen capability will allow scrolling through some areas of the screen while the remaining screen remains immune to it. ### 400-Line Register (R F9) Write-only register. Address register pointer: 0F9 H A0 = 1 The 400-Line Register is added to the 82C34A to allow the CRT Controller to be used with 400-Line monitors. The 400-Line Mode (200-line double scan) can be selected by setting D0 = 1 and D1 = 1. Note that the D1 = 1 will divide the Vertical Counter Clock by 2. This is in addition to the divide by 2 option selected by Register R17, bit D2, Power-on reset will clear the bits D0 and D1 to '0' in the R(F9) register. # Mode Register The Mode register is written to by activating the MODEIOW input to the CRT Controller. The address inputs A0-A2 are don't care inputs in this case. The Mode register uses three most significant bits D7-D5. These three bits perform the following functions: | D5 | D5 is the least significant bit of the display RAM address when the inputs SAM = MEMOPT = 0, and CHAIN input = 1. See Table 1 for more details on this. | |----|---------------------------------------------------------------------------------------------------------------------------------------------------------| | D6 | D6 selects the polarity for the Horizontal Sync pulse. | | 0 | Positive horizontal sync pulse | | 1 | Negative horizontal sync pulse | | D7 | D7 selects the polarity for the Vertical Sync pulse. | | 0 | Positive vertical sync pulse | | 1 | Negative vertical sync pulse | As described in the preceeding text, the CRT Controller provides all the timing and control signals for the display monitor. Figure 16 shows a graphic illustration of how the contents of these registers control the display screen. The horizontal blanking signal is controlled by the contents of R2 and R3 registers. Similarly, the contents of R15 and R16 determine the location and length of the vertical blanking signal. The screen blanking signal BLANK is a logical 'OR' of H\_BLANK and V\_BLANK signals. The horizontal sync start location and width are controlled by the contents of R4 and R5 registers, while the vertical sync start location and width are controlled by the R10 and R11 registers. R0 controls the total number of characters in the horizontal scan interval, including the retrace time. The total number of scan lines on one raster are determined by the vertical total register R6. R1 and R12 define the effective display area on the screen by specifying the horizontal and vertical display enable positions, respectively. #### Split Screen The CRT Controller is also capable of displaying split screens. Figure 16 also shows a split screen display. The two screens, Screen 1 and Screen 2, are created by properly setting the Memory Address registers (RC and RD) and the Line Compare register (R18). The RC and RD register contents specify the memory address for the first pixel to be displayed on the active screen. Thus Screen 1 in figure 16 start address is determined by the contents of the registers RC and RD. Split screens are created with the use of Line Compare register R18. The internal start of the scan line counter is cleared when the vertical counter reaches the value equal to the contents of R18. Thus Screen 2 in figure 16 starts at address location 0000H. The linear address generator addresses the display buffer sequentially starting at 0000H. Each subsequent row address is determined by the Offset register contents as described earlier under register description. | SAM | CHAIN | MEMOPT | LSB | Comment | |-----|-------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | A0 | | | 0 | 0 | 1 . | A0 | | | 0 | 1 | 0 | PGSEL | PGSEL is D5 of data loaded by MODEIOW | | 0 | 1 | 1 | A14 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | 0 | 0 | 0 | A0 | The state of s | | 1 | 0 | 1 | A0 | A Programme of the control co | | 1 | 1 | 0 | A16 | | | 1 | 1 | 1 | A0 | | Table 1. LSB Address Select Scheme Figure 16. 82C434A Display Timing Sequence Figure 17. Soft Scroll Using the CRT Controller Figure 18. CRT Controller Cursor Control Ē #### Soft Scroll The CRT Controller offers soft scrolling capability by presetting a value in the Preset Scan Register, R8. Figure 17 shows a typical example of how this can be achieved. As described earlier in the graphics display mode, the start address registers RC and RD define the address of the first pixel that is displayed on the screen. In the alphanumeric mode, the start address is the address of the first character which will be displayed in the first row. The Preset Scan Row register defines the starting row scan at which the display is actually started. The start address is latched by the CRT Controller during the vertical retrace period. The Preset Scan register is also loaded into the row scan counter during the same period. By updating the Start Address registers and the Preset Scan register, a smooth vertical scrolling effect can be created at a desired scroll rate. Note that the Preset Scan register should be set to zero for graphics modes. In this case the vertical scrolling can be controlled by updating the Start Address registers only. Figure 17 also illustrates how subsequent addresses are computed for a given raster scan. #### Cursor Control The height of the CURSOR is programmable through registers RA and RB. The memory address of the CURSOR is programmable through registers RE and RF. Figure 18 shows how the CURSOR height is controlled by setting the horizontal scan line equal to the contents of RA and then RB registers. In the same way, the underline is also controlled by setting the scan line counter one less than the contents of the underline register R14. #### Vertical Interrupt The 82C434A CRT Controller generates an interrupt at the end of a vertical display. The Vertical Display End controls the time when the interrupt becomes active. The interrupt can be used by the CPU to update the Enhanced Graphics CHIPSet during the vertical blanking interval. The interrupt output CRTINT is tri-stated when interrupt is in-active. # 82C434A Absolute Maximum Ratings | Parameter | Symbol | Min. | Max. | Units | |-----------------------|------------------|------|----------------------|-------| | Supply Voltage | _V <sub>cc</sub> | | 7.0 | .V | | Input Voltage | V <sub>t</sub> _ | -0.5 | V <sub>DD</sub> + .5 | v | | Output Voltage_ | Vo | 0.5 | V <sub>DD</sub> + .5 | ٧ | | Operating Temperature | T <sub>op</sub> | -25 | 85 | C to | | Storage Temperature | T <sub>stg</sub> | -40 | 125 | C | NOTE: Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions described under Operating Conditions. # 82C434A Operating Conditions | Parameter | Symbol | Min. | Max. | Units | |---------------------|-----------------|------|------|-------| | Supply Voltage | v <sub>cc</sub> | 4.75 | 5.25 | ٧ | | Ambient Temperature | T <sub>A</sub> | .0 | 70 | C | # 82C434A DC Characterisites | Parameter | Symbol | Min. | Max. | Units | |-----------------------------------------------------------------------------------------------------------------|------------------|------|------|----------| | Input Low Voltage | V <sub>IL</sub> | _ | 0.8 | V | | Input High Voltage (Note 1) | V <sub>IH</sub> | 2.0 | | V | | Output Low Voltage I <sub>OL1</sub> =2mA (Note 2) I <sub>OL2</sub> =4mA (Note 3) I <sub>OLS</sub> =8mA (Note 4) | V <sub>OL</sub> | = | 0.45 | v | | Output High Voltage<br>I <sub>OH</sub> = (Note 5) | V <sub>OH</sub> | 3.5 | | <b>V</b> | | input Low Current<br>0 < V <sub>IN</sub> < V <sub>CC</sub> | 1 <sub>IL</sub> | ··· | ±10 | μΑ | | Output Short Circuit Current<br>Vo=0V | los | | 20 | mA | | Power Supply Current @ 4 MHz Clock | l <sub>CC</sub> | | 20 | mA | | Output HI-Z Leak Current 0.45 < V <sub>OUT</sub> < V <sub>CC</sub> | l <sub>OZ1</sub> | | ±10 | μA | #### NOTES: - The following inputs require V<sub>IH</sub> = 3.0V (min.) D0-D7, BAV14-15, AAV14-15, MUX, CHAIN, GRAPHICS, CRT/CPU, CLOCK, CRTL. All other inputs require V<sub>IH</sub> = 2.0 V (min.). - 2. For VRTC, SYNC CURSOR and DE only. - For CRTINT, BLANK, and VIN only. All other outputs and bidirectional pins. I<sub>OH</sub> for the pin equal to I<sub>OL</sub> for that pin. # 82C434A AC Characteristics $(T_A = 0^{\circ}C \text{ to } 70^{\circ}C, V_{CC} = 5V \pm 5\%)$ | Sym | Description | Min. | Max. | Units | |-------------|-----------------------------------------------------------------|-------------|------------------------------------------------|-------| | 1<br>1 | M0D0-D0D7 set-up to CRT Latch (CRTL) going high | 5 | | ns | | 12 | M0D0-D0D7 hold time after CRT Latch (CRTL) goes high | 25 | | ns | | t3 | M0D0-D0D7 set-up to Line Graphics (LG) delay | - ` <u></u> | 36 | ns | | t4 | CRT Latch (CRTL) low period | 50 | <u></u> | ns | | 5 | CPU addresses to RAM addresses delay | 4 | 60 | ns | | :6 | MUX to RAM address delay | 3 | 40 | ns | | t7 | Address A0 to transistion to IOW low delay | 25 | | ns | | <del></del> | IOW going high to address A0 transition | 25 | | ns | | 9 | Data set-up time to IOW or MODEIOW high | 40 | | - ns | | t10 | Data hold after IOW or MODEIOW go high | 25 | <u>. – </u> | ns | | t11 | IOW low period | 140 | <u>"</u> — | ns | | t12 | MODEIOW low period | 100 | | ПS | | t13 | IOR active to data valid | 4 | 40 | ns | | t14 | IOR in-active to data bus tri-state | 2 | 30 | ns | | <br>†15 | Clock low period | 140 | | ns | | <br>t16 | Clock high period | 110 | | ns | | t17 | Clock low to BLANK, HIN, DE, SYNC and CURSOR (for cursor) delay | 2 | 60 | ns | | <br>t18 | Clock low to CURSOR for underline delay | | 135 | ns | | t19 | Clock low to VIN and VRTC delay | | 100 | ns | | t20 | Clock high to RAM address delay | 3 | 40 | ns | # CHIP5 # 40-Pin Plastic Dual-In-Line Package # 68-Pin Plastic Leaded Chip Carrier # CHIP5 # 84-Pin Plastic Leaded Chip Carrier # 44-Pin Plastic Flat Package UNIT (mm) # **Ordering Information** | Order Number | Package Type<br>Note 1 | Operating Range<br>Note 2 | | | | |--------------|------------------------|---------------------------|--|--|--| | P82C431 | PLCC-68 | C | | | | | P82C432A | PDIP-40 | C | | | | | F82C432A | PFP-44 | C | | | | | F82C432B | PFP-44 | C | | | | | P82C433 | PDIP-40 | C | | | | | F82C433 | PFP-44 | C | | | | | P82C434A | PLCC-84 | C | | | | NOTE 1: PLCC-84 Plastic Lead Chip Carrier in 84 pins PDIP-40 Plastic Dual-in-Line in 40 pins PFP-44 Plastic Flat Pack in 44 pins NOTE 2: Commercial range, 0-70° C, ±5% Supply Voltage NOTE 3: CHIPSet ordering should be done as follows: CS8240 = P82C431 + P82C432A + P82C433 + P82C434A CS8240A = P82C431 + F82C432A + F82C433 + P82C434A CS8240B = P82C431 + F82C432B + F82C433 + P82C434A # CANADA DISTRIBUTORS Electro Source, Inc. Gateway Business Park 300 March Road Suite 205 Kanata, Ontario Canada K2K 2E2 Phone: 613-592-3214 Electro Source, Inc. 230 Galaxy Blvd. Suite 303 Rexdale, Ontario Canada M9W 5R8 Phone: 416-675-4490 Electro Source, Inc. 6600 TransCanada Hwy. Suite 420 Pointe Claire, Quebec Canada H9R 4S2 Phone: 514-630-7846 ITT Rae Electronics 300 North Riverimede Road Concord (Toronto) Ontario Canada L4K 2Z4 Phone: 416-736-1144 Valtrie Marketing Inc. 910 Rowndtree Dairy Road Unit 12 Woodbridge, Ontario Canada L4L48 Phone: 416-851-0355 #### U.S. DISTRIBUTORS ALABAMA Hammond Electronics, Inc. 4411 B. Evangel Circle NW Huntsville, AL 35816 Phone: 205-830-4764 Quality Components 4900 University Square Suite 20 Huntsville, AL 35816 Phone: 205-830-1881 ARIZONA Anthem/Lionex 1727 East Webber Drive Tempe, AZ 85281 Phone: 602-966-6600 CALIFORNIA Anthem/Lionex 20640 Bahama Street Chatsworth, CA 91311 Phone: 818-700-1000 CALIFORNIA (con't) Anthem/Lionex One Oldfield Drive Irvine, CA 92718-2809 Phone: 714-768-4444 Anthem/Lionex 4700 Northgate Boulevard Sacramento, CA 95834 Phone: 916-922-6800 Anthem/Lionex 9369 Carroll Park Drive San Diego, CA 92121 Phone: 619-453-9005 Anthem/Lionex 1040 East Brokaw San Jose, CA 95131 Phone: 408-295-4200 BELL MICROPRODUCTS INC. 550 Sycamore Drive Milpitas, CA 95035 Phone: 408-434-1150 BELL MICROPRODUCTS INC. 18350 Mt. Langley Fountain Valley, CA 92078 Phone: 714-963-0667 Fry's 541 Lakeside Dr. Sunnyvale, CA 94086 Phone: 408-733-1770 COLORADO Anthem/Lionex 373 inverness Dr. South Englewood, CO 80112 Phone: 303-790-4500 CONNECTICUT Anthem/Lionex 170 Research Parkway Meriden, CT 06450 Phone: 203-237-2282 FLORIDA Hammond Electronics, Inc. 6600 N.W. 21st Avenue - Bay D Ft. Lauderdale, FL 33309 Phone: 305-973-7103 Hammond Electronics, Inc. 1230 West Central Blvd. Orlando, FL 32805 Phone: (407) 849-6060 Quality Components Florida Phone: 800-241-0037 **GEORGIA** Hammond Electronics, Inc. 5680 Oakbrook Parkway Norcross, GA 30093 Phone: 404-449-1996 Quality Components 6145-B Northbelt Parkway Norcross, GA 30071 Phone: 404-449-9508 ILLINOIS Anthem/Lionex 180 Crossen Elk Grove Village, IL 60007 Phone: 312-640-6066 MASSACHUSETTS Anthem/Lionex 36 Jonspin Road Wilmington, MA 01887 Phone: 617-657-5170 MARYLAND Anthem/Lionex 9020A Mendenhall Court Columbia, MD 21045 Phone: 301-964-6640 MINNESOTA Anthem/Lionex 10025 Valley View Rd. #160 Eden Pralrie, MN 55344 Phone: 612-944-5454 NORTH CAROLINA Hammond Electronics, Inc. 2923 Pacific Avenue Greensboro, NC 27420 Phone: 919-275-6391 Quality Components 3029-105 Stoneybrook Dr. Raleigh, NC 27604 Phone: 919-876-7767 NEW JERSEY Anthem/Lionex 311 Route 46 West Fairfield, NJ 07006 Phone: 201-227-7960 NEW YORK Anthem/Lionex 400 Oser Avenue Hauppauge, NY 11788 Phone: 516-273-1660 OKLAHOMA Quality Components 3158 S. 108th East Ave. Suite 274 Tulsa, OK 74146 Phone: 918-664-8812 #### **OREGON** Anthem/Lionex 9705 SW Sunshine Ct. #900 Beaverton, OR 97005 Phone: 503-643-1114 PENNSYLVANIA Anthem/Lionex 101 Rock Road Horsham, PA 19044 Phone: 215-443-5150 SOUTH CAROLINA Hammond Electronics, Inc. 1035 Lowndes Hill Road Greenville, SC 29602 Phone: 803-232-0872 TEXAS Quality Components 4257 Kellway Circle Addison, TX 75001 Phone: 214-733-4300 Quality Components 2120-M West Braker Lane Austin, TX 78758 Phone: 512-835-0220 Quality Components 1005 Industrial Boulevard Sugar Land, TX 77478 Phone: 713-240-2255 **UTAH** Anthem/Lionex 1279 West 2200 South Suite A Salt Lake City, UT 84119 Phone: 801-973-8555 WASHINGTON Anthem/Lionex 5020 148th Avenue N.E. Redmond, WA 98052 Phone: 206-881-0850 S. AMERICA DISTRIBUTORS MEXICO Sonika Ermita 1039-10 Col. Chapalita Guadalajara, Jal. Mexico 45000 Phone: 011 52 36 47 42 50 Fax: 011 52 36 47 34 33 FAR EAST DISTRIBUTORS American MITAC Corporation 3385 Viso Court Santa Clara, CA 95054 U.S.A. Phone: 408-988-0258 Telex: 9103382201 MECTEL Fax: 408-980-9742 AUSTRALIA R&D Electronics 4 Florence Street Burwood, Victoria Australia 3125 Phone: 61-3-288 8911 Fax: 61-3-2889168 HONG KONG Wong's Kong King Ltd. 8/F, Sime Darby Ind. Centre 420 Kwun Tong Road Kwun Tong, Kowloon Hong Kong Phone: 852 3-450121 Telex: 36810 WKKL HX Fax: 852 3-7551128 Technology Research Co. 4/F, Block C, Watson's Estate North Point, Hong Kong Phone: 011852 5-8073323 Telex: 80554 TRC HX Telex: 80554 THC HX Fax: 852 5-8073031 Silicon Electronics 3350 Scott Blvd. #1201 Santa Clara, CA 95054 U.S.A. Phone: 408-988-4408 ISRAEL Hitek Ltd. 5 Haarad St. . . . TEL-AVIV, ISRAEL Phone: 972 03/472005 Telex: 922371984HTK1 JAPAN INDIA ASCII Corporation SAT-I Bldg., 3F Fax: 972 3-493074 2-20-4, Minami Aoyamo Minato-ku Tokyo 107 Japan Phone: 03-479-0486 Telex: J28764ASCII Fax: 03-740-0522 FAR EAST DIST. (cont'd) KOREA Chips and Technologies, Inc. 27th Fl., Korea World Trade Ctr. 159, Samsung-Dong, Seoul, Korea 135-729 Phone: 0118225512723 Fax: 0118225512723 Kangnam-Ku Kortronics Enterprises Room 202 Seojung Bldg. 830-24 Yoksam-Dong, Kangnam-Ku Seoul, Korea Phone: (02) 562-9055-7 Fax: 82 2 675-0514 SINGAPORE Chartered Telmos Design PTE Ltd. 249 Jalan Boonlay Singapore 261 Phone: 656607359 Fax: 652614913 TAIWAN, R.O.C. Chips & Technologies, Inc. Room A, 8th Floor 687 Ming Sheng East Road Taipei, Taiwan, R.O.C. Phone: 011 886 2 717-5595 Fax: 011 886 2 717-5646 Union Technology Corp. 3rd Floor 585 Ming Sheng East Rd. Taipei, Taiwan, R.O.C. Phone: 886-2-5018170 Fax: 886-2-5056609 EUROPEAN DISTRIBUTORS BELGIUM Auriema Belgium S.A./N.V. Rue Brogniezstraat 172-A B-1070 Bruxelles Belgium Phone: (02) 523-62-95 Telex: 21646 Fax: (02) 520-14-57 FINLAND OY Fintronic AB Melkonkatu 24A ...SE-00210 Helsinki, Finland Phone: 358 06926022 Telex: 857124224 FTRON SF Fax: 358 0 674886 # EUROPEAN DIST. (cont'd) FRANCE A2M 6. Av. du General De Gaulle 78150 Le Chesnay France Phone: 33 39.54.91.13 Telex: 842698376 F Fax: 331 39.54.30.61 #### GERMANY Rein Elektronik GmbH Rein Elektronik GmbH Loetscher Weg 66 Postfach 5160 D-4054 Nettetal 1 West Germany Phone: 49 (02153) 733-0 Telex: 841854203B REIN D (or 854251B REIN D) Fax: 49 02153-733110 # ITALY Maxel S.r.l. Via C. Frova 34 20092 Clnisello Balsamo (MI) Italy Phone: 39 (02) 61.29.052 Telex: 352045 MOXMI I Fax: 39 (02) 61.72.582 #### NETHERLANDS Auriema Nederland B.V. Doornakkersweg 26 5642 MP Eindhoven Netherlands Phone: 31 (0) 40-816565 Telex: 84451992 Fax: 31 (0) 40-811815 #### SPAIN Compania Electronica de Tecnicas Aplicadas, S.A. (Comelta) (Main Branch) Emilio Munoz, num. 41 Mave 1-1-2 28037 Madrid, Spain Phone: 34-1-754-3001 Telex: 83142007 CETA E Fax: 34-1-754-2151 # Compania Electronica de Tecnicas Aplicadas, S.A. (Comelta) Pedro IV, num. 84-5 planta 08005 Barcelona, Spain Phone: 34-3-300-7712 Telex: 83151934 CETA E # SWEDEN (Nordic Countries) Nordisk Elektronik A.B. (Main Branch) Torshamnsgatan 39, 7th Floor Box 36 S-164 93 Kista Sweden Phone: 46 08 703 46 47 Fax: 46 08 703 98 45 Fax: 46 08 703 98 45 Telex: 85410547 NORTRON S # Nordisk Eletronik A/S P.O. Box 123 Smedsvingen 4 1364 Hvalstad Norway Phone: 47 02 84 62 10 Fax: 47 02 84 65 45 Telex: 85677546 NENASN # Nordisk Elektronik A/S Transformervei 17 DK-2730 Herlev Denmark Telex: 85535200 NORDEL DK Phone: 45-284-20-00 Fax: 45-2-92-15-52 #### SWITZERLAND DataComp Silbernstrasse 10 CH-9853 Dietikon Switzerland Phone: 41 01 740 51 40 Telex: 827750 DACO Fax: 41 1-7413423 #### UNITED KINGDOM Katakana Limited Manhattan House Bridge Road Maidenhead, Berkshire SL6 8DB United Kingdom Phone: Maidenhead 44 (0628) 75641 Telex: 846775 KATKAN G Fax: 44 (0628) 782812 # CHIP5 # CANADA SALES REPRESENTATIVES Electro Source, Inc. Gateway Business Park 300 March Road Suite 205 Kanata, Ontario Canada K2K 2E2 Phone: 613-592-3214 Electro Source, Inc. 230 Galaxy Blvd, Suite 303 Rexdale, Ontario Canada M9W 5R8 Phone: 416-675-4490 Electro Source, Inc. 6600 TransCanada Hwy. Suite 420 Pointe Claire, Quebec Canada H9R 4S2 Phone: 514-630-7846 ITT Rae Electronics 300 North Rivermede Road Concord (Toronto) Ontario Canada L4K 2Z4 Phone: 416-851-0355 Valtrie Marketing Inc. 910 Rowndtree Dalry Road Unit 12 Woodbridge, Ontario Woodbridge, Ontario Canada L4L48 Phone: 416-851-0355 # U.S. SALES REPRESENTATIVES ALABAMA The Novus Group, Inc. 2905 Westcorp Blvd. Suite 120 Huntsville, AL 35805 Phone: 205-534-0044 ARIZONA Aztech Component Sales, Inc. 15230 N. 75th Street Suite 1031 Scottsdale, AZ 85260 Phone: (602) 991-6300 CALIFORNIA Suite 310 Chips & Technologies, Inc. 18201 Von Karman Ave. Irvine, CA 92715 Phone: 714-852-8721 Chips & Technologies, Inc. 2055 Gateway Place Suite 220 San Jose, CA 95110 Phone: 408-437-8877 Magna Sales 3333 Bowers Avenue Suite 251 Santa Clara, CA 95054 Phone: 408-727-8753 S.C. Cubed 468 Pennsfield Place Suite 101 A Thousand Oaks, CA 91360 Phone: 805-496-7307 S.C. Cubed 17862 17th St. East Building Suite 207 Tustin, CA 92680 Phone: 714-731-9206 COLORADO Wescom Marketing, Inc. 4851 Independence Street Suite 159 Wheat Ridge, CO 80033 Phone: 303-422-8957 FLORIDA **Dyne-A-Mark Corporation** 500 E. Semoran Blvd. Ste. 15A Casselberry, FL 32707 Phone: 407-831-2822 Dyne-A-Mark Corporation 573 South Duncan Avenue Clearwater, FL 33516 Phone: 813-441-4702 Dyne-A-Mark Corporation 1001 Northwest 62nd Street Suite 108 Ft. Lauderdale, FL 33309 Phone: 305-771-6501 GEORGIA Chips & Technologies, Inc. 3103 Medlock Bridge Rd. Suite B Norcross, GA 30071 Phone: 404-662-5287 The Novus Group, Inc. 6115A Oakbrook Parkway Norcross, GA 30093 Phone: 404-263-0320 ILLINOIS Chips & Technologies, Inc. 450 E. Devon Ave. Suite 280 Itasca, IL 60143 Phone: 312-250-0075 Micro-Tex, Inc. 2400 West Central Road Hoffman Estates, IL 60196 Phone: 312-382-3001 INDIANA Giesting & Associates 101 East Carmel Drive Suite 210 Carmel, IN 46032 Phone: 317-844-5222 Giesting & Associates 1246 Sowies Bay Road RR#2 Box 505 Angola, IN 46703 Phone: 219-833-1960 MASSACHUSETTS Chips & Technologies, Inc. One Wall Street Burlington Office Park Burlington, MA 01803 Phone: 617-273-3500 Mill-Bern Associates, Inc. 2 Mack Road Woburn, MA 01801 Phone: 617-932-3311 #### **MICHIGAN** Glesting & Associates 5654 Wendzel Drive Coloma, MI 49038 Phone: 616-468-4200 Giesting & Associates 34441 Eight Mile Road Suite 113 Livonia, Mi 48152 Phone: 313-478-8106 MINNESOTA High Technology Sales Assoc. 11415 Valley View Road Eden Prairie, MN 55344 Phone: 612-944-7274 NEW JERSEY T.A.I. 12 South Blackhorse Pike Bellmawr, NJ 08031 Phone: NJ: 609-933-2600 PA: 215-627-6615 NEW YORK ERA, Incorporated 351 Veterans Memorial Hwy. Commack, NY 11725 Phone: 516-543-0510 NORTH CAROLINA The Novus Group, Inc. 5337 Trestlewood Lane Raleigh, NC 27610 Phone: 919-833-7771 OHIO Giesting & Associates 2854 Blue Rock Road P.O. Box 39398 Cincinnati, OH 45239 Phone: 513-385-1105 Giesting & Associates 26250 Euclid Avenue Suite 521 Cleveland, OH 44132 Phone: 216-261-9705 OREGON L-Squared Limited 15234 NW Greenbrier Pkwy. Beaverton, OR 97006 Phone: 503-629-8555 PENNSYLVANIA Chips & Technologies, Inc. 18 Sentry Park West Bluebell, PA 19422 Phone: 215-540-2214 Giesting & Associates 471 Walnut Street Pittsburgh, PA 15238 Phone: 412-963-5832 TEXAS OM Sales 13915 Burnet Road Suite 301 Austin, TX 78728 Phone: 512-388-1151 Chips & Technologies, Inc. 14114 Dallas Parkway Suite 530 Dallas, TX 75240 Phone: 214-702-9855 **OM Sales** 10500 Richmond Avenue Suite 115 Houston, TX 77042 Phone: 713-789-4426 OM Sales 2323 N. Central Expwy. Suite 150 Richardson, TX 75080 Phone: 214-690-6746 UTAH Wescom Marketing, Inc. 3499 S. Main, Suite 5 Salt Lake City, UT 84115 Phone: 801-269-0419 WASHINGTON L-Squared Limited 105 Central Way Suite 203 Kirkland, WA 98033 Kirkland, WA 98033 Phone: 206-827-8555 WISCONSIN Micro-Tex, Inc. 22660 Broadway Suite 3B Waukesha, WI 53186 Phone: 414-542-5352 # FOR ADDITIONAL TECHNICAL LITERATURE WRITE TO: CHIPS AND TECHNOLOGIES, INC. ATTN: LITERATURE DISTRIBUTION 318 FIRST STREET LIVERPOOL, NY 13088 or call: 1-800-323-4477 **NOTES** # **CHIPS** # Chips and Technologies, Incorporated 3050 Zanker Road, San Jose, CA 95134 408-434-0600 Telex 272929 CHIP UR IBM, AT, XT, PS/2 Micro Channel, Personal System/2, Enhanced Graphics Adapter, Color Graphics Adapter, IBM Color Display, IBM Monochrome Display are trademarks of International Business Machines. Intel, iAPX 386 are trademarks of Intel Corporation. Motorola is a trademark of Motorola. Hercules Graphics is a trademark of Hercules Computer Technology. Lotus is a trademark of Lotus Corporation. Microsoft is a trademark of Microsoft. CHIPSet™, CHIPSpak, CHIPSport, CHIPSLINK, NEAT, LeAP are trademarks of Chips and Technologies, Inc. Copyright 1988 Chips and Technologies, Inc. #### NOTICE These data sheets are provided for the general information of the customer. Chips and Technologies, Inc. reserves the right to modify these parameters as necessary and customer should ensure that it has the most recent revision of the data sheet. The customer should be on notice that the field of personal computers is the subject of many patents held by different parties. Customers should ensure that they take appropriate action so that their use of the product does not infringe any patents. It is the policy of Chips and Technologies, Inc. to respect the valid patent rights of third parties and not to infringe or assist others to infringe such rights.