# MCM6836E16 MCM6836R16 # **Advance Information** # 128K-BIT COMBINATION ROM/EEPROM MEMORY UNIT The MCM6836E16/MCM6836R16 Combination ROM/EEPROM Memory (CREEM) is a 16K byte combination memory device with 14K bytes of mask programmable ROM and 2K bytes of electrically erasable programmable ROM (EEPROM). It is designed for handling data in applications requiring nonvolatile memory and in-system reprogramming to a portion of the memory. The MCM6836 saves time and money because of the in-system erase and reprogram capability of its 2K bytes of EEPROM. The industry standard pinout in a 28-pin dual-in-line package makes the MCM6836() 116 compatible with 128K-bit ROMs and EPROMS. For easy use, the MCM6836() 116 device operates in the read mode from a single power supply and has a static power down mode. The MCM6836R16 version has a 256 byte user programmable redundancy EEPROM on chip. It can be programmed by the user to replace any page of 256 bytes of memory in the mask ROM or EEPROM sections. The following are some of the major features of the MCM68361 116. - 128K-Bit ROM/EEPROM Combination Memory Organized as 16,384 × 8 Bytes - Lowest Order 2K Bytes are Bulk Erasable EEPROM - Remaining 14K Bytes are Mask Programmed ROM - Packaged in Standard 28-Pin DIP - Pin Compatible with 128K-Bit ROMs and EEPROMs - In the Read Operating Mode Only +5 V Power Supply is Required - +21 Vdc Programming Power Supply - Bulk Erase - 256 Bytes of Spare Memory are Included on Chip (MCM6836R16 Only) - Seven Operating Modes: Read, Standby, Program, Erase, Verify, Replace (MCM6836R16 Only), and Erase-of-Replace (MCM6836R16 Only) #### ORDERING INFORMATION (TA = 0°C to 70°C) | Package Type | Order Number | |--------------|--------------| | Cerdip | MCM6836E16S | | S Suffix | MCM6836R16S | | Plastic | MCM6836E16P | | P Suffix | MCM6836R16P | # **HMOS** HIGH-DENSITY N-CHANNEL PROCESS 128K-BIT COMBINATION ROM/EEPROM MEMORY | PIN ASS | IGNMENT | |-----------------------------|-----------------------------| | V <sub>PP</sub> [1 ● | <b>28 1</b> ∨ <sub>CC</sub> | | A12 <b>[</b> 2 | 27 <b>□</b> ₩ | | A7 <b>[</b> 3 | 26 🕽 A13 | | A6 <b>[</b> 4 | 25 <b>1</b> A8 | | A5 <b>□</b> 5 | 24 <b>)</b> A9 | | A4 <b>[</b> 6 | 23 🗖 A11 | | АЗ <b>Г</b> 7 | 22 <b>7</b> 👨 | | A2 <b>[</b> 8 | 21 <b>3</b> A10 | | A1 <b>C</b> 9 | 20 <b>⊅</b> Ē | | A0 <b>[</b> 10 | 19 DQ7 | | DQ0 <b>C</b> 11 | 18 <b>3</b> DQ6 | | DQ1 🕻 12 | 17 <b>)</b> DQ5 | | DQ2 <b>[</b> 13 | 16 DQ4 | | V <sub>SS</sub> <b>[</b> 14 | 15 DQ3 | | | | | Pin Names | | | | | | | |----------------|--------------------|--|--|--|--|--| | A0-A13 | Address | | | | | | | Ē. | Chip Enable | | | | | | | G. | Output Enable | | | | | | | $\overline{w}$ | Write | | | | | | | DQ0-DQ7 | Data | | | | | | | Vpp | Program Voltage | | | | | | | Vcc · · | + 5 V Power Supply | | | | | | | VSS . | Ground | | | | | | This document contains information on a new product. Specifications and information herein are subject to change without notice. FIGURE 1 - MCM6836( )16 EEPROM MEMORY UNIT BLOCK DIAGRAM FIGURE 2 - AC TEST LOAD #### MAXIMUM RATINGS (Voltages Referenced to Vos) | Ratings | Symbol | Value | Unit | |-----------------------------------------------------------|------------------|---------------------------|--------| | Supply Voltage | Vcc | -0.3 to +7.0 | V | | Programming Voltage | Vpp | -0.3 to $+22$ | ν | | Input Voltage<br>Mode Programming Pin<br>All Other Inputs | V <sub>IHH</sub> | -0.3 to +19<br>-0.3 to +7 | v<br>v | | Operating Temperature Range | TA | 0 to 70 | °C | | Storage Temperature Range | T <sub>stg</sub> | - 55 to + 150 | °C | This device contains circuitry to protect the inputs against damage due to high static voltages of electric fields, however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation it is recommended that V<sub>in</sub> and V<sub>out</sub> be constrained to the range VSS≤IV<sub>in</sub> or V<sub>out</sub>!≤V<sub>CC</sub>. Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (e.g., either VSS or V<sub>CC</sub>!. ## THERMAL CHARACTERISTICS | Characteristics | Symbol | Value | Unit | |--------------------|---------------|-------|------| | Thermal Resistance | | | | | Cerdip | $\theta_{JA}$ | 60 | °C/W | | Plastic | | 100 | | #### POWER CONSIDERATIONS The average chip-junction temperature, T<sub>J</sub>, in °C can be obtained from: $$T_{J} = T_{A} + (P_{D} \bullet \theta_{JA})$$ Where: TA = Ambient Temperature, °C θ JA = Package Thermal Resistance, Junction-to-Ambient, °C/W PD = PINT + PPORT PINT = ICC × VCC, Watts - Chip Internal Power PPORT = Port Power Dissipation, Watts — User Determined For most applications PPORT < PINT and can be neglected. PPORT may become significant if the device is configured to drive Darlington bases or sink LED loads. An approximate relationship between PD and TJ (if PPORT is neglected) is: $P_D = K \div (T_J + 273^{\circ}C)$ Solving equations 1 and 2 for K gives: $K = PD \bullet (TA + 273 °C) + \theta JA \bullet PD^2$ (2) Where K is a constant pertaining to the particular part. K can be determined from equation 3 by measuring PD (at equilibrium) for a known TA. Using this value of K the values of PD and TJ can be obtained by solving equations (1) and (2) iteratively for any value of TA. ## OPERATING DC ELECTRICAL CHARACTERISTICS (VCC = Vpp = 5.0 V ± 10%, VSS = 0 Vdc, TA = 0° to 70°C unless otherwise noted) | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------|------------------|------|----------|----------| | Output High Voltage (I <sub>Load</sub> = -400 µA) | VOH | 2.4 | | ٧ | | Output Low Voltage (I <sub>Load</sub> = 2.1 mA) | VOL | - | 04 | ٧ | | Input High Voltage | VIH | 2.0 | Vcc | ٧ | | Input Low Voltage Ali Inputs (Except Vpp) | ٧ıL | -0.1 | 0.8 | V | | Input High Voltage Vpp (Normal Operating Mode) | VIH | Vcc | Vcc | | | Supply Current Measured at T <sub>A</sub> = 0°C in Read Mode Operation (V <sub>CC</sub> = 4.5 to 5.5 V) | <sup>1</sup> CC | | 100 | mA | | Input Low Current (V <sub>IL</sub> = 0) | I <sub>1</sub> L | | - 10 | μA | | Input High Current (V <sub>IH</sub> =5.25 V) | ĺН | | 10 | μA | | Hi-Z Output Leakage Current Low (Vout=0.4 V) | <sup>I</sup> OZL | 1 | - 10 | μA | | Hi-Z Output Leakage Current High (Vout=5.5 V) | JOZH | - | 10 | μА | | Capacitance Output (V <sub>Out</sub> =0) Input (V <sub>in</sub> =0) | C <sub>out</sub> | # - | 12<br>10 | pF<br>pF | | Vpp Current | IPP | _ | 12 | mA | | Supply Current During Standby, Measured at T <sub>A</sub> ≈0°C (V <sub>CC</sub> =45 to 55 V, E≥V <sub>IH</sub> , G≥V <sub>IH</sub> ) | ICC(SB) | - | 25 | mA | | | | | | | NOTES: 1. In normal read operation, if the Vpp pin is connected to V<sub>CC</sub>, then the total I<sub>CC</sub> current will be the sum of the total supply and the Vpp current. In all cases, V<sub>CC</sub> and V<sub>IHH</sub> must be applied simultaneously with or prior to Vpp, V<sub>CC</sub> and V<sub>IHH</sub> must be switched off simultaneously with or after Vpp. # READ MODE AC ELECTRICAL CHARACTERISTICS ( $v_{CC} = 5.0 \text{ Vdc} \pm 10\%$ , $v_{SS} = 0 \text{ Vdc}$ , $v_{A} = 0 \text{ to } 70^{\circ}\text{C}$ ) | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------|-------------------|-----|-----|------| | Access Time (From Chip Enable) | †ELQV | - | 250 | ns | | Access Time (From Output Enable) | tGLQV | - | 100 | ns | | Address Hold Time (From Chip Enable) | <sup>t</sup> EHAZ | 0 | _ | ns | | Address Setup Time | †AVEL | 0 | - | ns | | Disable Time (From Output Enable) | †GHQZ | 0 | 80 | ns | | Disable Time (From Chip Enable) | <sup>†</sup> EHQZ | 10 | 80 | ns | ## READ MODE TIMING DIAGRAM NOTES. 1 Voltage levels shown are V<sub>OL</sub> ≤0.4 V and V<sub>OH</sub> ≥2.4 V unless otherwise specified - 2 Timing level measurement points are 0.8 V and 2.0 V unless otherwise specified. - 3 \$\overline{G}\$ may be delayed up to telov-tolov after the falling edge of \$\overline{E}\$ without impact on telov # **PROGRAMMING OPERATION DC ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 5.0 \text{ Vdc} \pm 10\%$ , $V_{SS} = 0 \text{ Vdc}$ . $T_A = 25 ^{\circ}\text{C}$ unless otherwise noted) | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------|-----------------|-------|-----|-----|------| | Programming Voltage (Vpp Pin) | V <sub>PP</sub> | 20 | 21 | 22 | V | | Input High Voltage For Data | VIH | 2.0 | - | VCC | ٧ | | Input Low Voltage | VIL | - 0.1 | - | 0.8 | ٧ | | Address, E, G, and W Sink Current (Vin=5.25 V/0 4 V) | leak | - | - | 10 | μΑ | | Vpp Supply Current (Vpp = $21 \pm 1$ V, $\overline{W} = V_{IH}$ ) | PP1 | _ | _ | 10 | mA | | Vpp Programming Pulse Supply Current (Vpp = 21 ± 1 V, W = V <sub> </sub> L) | IPP2 | - | _ | 10 | mA | | V <sub>CC</sub> Supply Current | ¹cc | _ | _ | 115 | mA | PROGRAMMING OPERATION AC TIMING CHARACTERISTICS (V<sub>CC</sub>=5.0 Vdc ±10%, V<sub>SS</sub>=0 Vdc, V<sub>PP</sub>=21±1 V, T<sub>A</sub>=25°C) | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------|---------------------|-----|-----|------| | Vpp Rise Time | t <sub>PLPH</sub> | 50 | _ | ns | | Vpp Fall Time | tpHPL | 50 | _ | ns | | Vpp Setup Time | <sup>t</sup> PHWL | 2.0 | - | μS | | Vpp Hold Time | <sup>‡</sup> WHPL | 2.0 | - | μS | | Address Setup Time | tAVWL | 2.0 | - | μS | | Address Hold Time | tWHAX | 20 | - | μS | | Output Enable High to Program Pulse | tGHWL tGHWL | 2 0 | _ | μS | | Output Enable Hold Time | †WHGL | 20 | - | μS | | Chip Enable Setup Time | tehwl | 20 | _ | μS | | Output Disable to Hi-Z Output | tGHQX | 0.1 | 100 | ns | | Data Setup Time | †DVWL | 20 | _ | μS | | Data Hold Time | tWHDX | 2.0 | _ | μS | | Program Pulse Width | <sup>‡</sup> W(WL)1 | 1.0 | 10 | ms | | Output Enable to Valid Data | t <sub>GLDV</sub> | - | 200 | ns | ## PROGRAMMING OPERATION TIMING DIAGRAM **ERASE OPERATION DC ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 5.0 \text{ Vdc} \pm 10\%$ , $V_{SS} = 0 \text{ Vdc}$ , $V_{PP} = 21 \pm 1 \text{ Vdc}$ , $T_A = 25 \,^{\circ}\text{C}$ unless otherwise noted) | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------|-------------------|-----|-----|-----|------| | Input Current for Any Input @ Vin | l <sub>leak</sub> | _ | ~ | 10 | μΑ | | $V_{CC}$ Supply Current (Outputs Open, $\overline{W} = V_{IL}$ ) | lcc | - | - | 115 | mA | | Vpp Supply Current (W=V <sub>IL</sub> ) | Ірр | _ | 5 | 10 | mA | | input Low Level | V <sub>IL</sub> | -01 | | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | - | Vcc | ٧ | | Input Mode Select High | VIHH | 12 | 15 | 19 | V | # ERASE OPERATION AC TIMING CHARACTERISTICS (VCC = 5.0 Vdc ± 10%, VSS = 0 Vdc, VPP = 21 ± 1 Vdc, TA = 25°C1 | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------|-------------------|-----|-----|-----|------| | Vpp Rise Time | tplpH | 50 | - | - | ns | | Vpp Fall Time | t <sub>PHPL</sub> | 50 | _ | - | ns | | Vpp Setup Time | tPHWL | 2.0 | | _ | μS | | Vpp Hold Time | <sup>†</sup> WHPL | 2.0 | - | _ | μS | | Address Delay Time | <sup>†</sup> WHAV | 2.0 | - | - | μS | | Output Enable Setup Time | tGHHWL | 2.0 | | _ | μS | | Output Enable Hold Time | twhgh | 2.0 | _ | _ | μS | | Chip Enable Setup Time | <sup>†</sup> EHWL | 2.0 | _ | _ | μS | | Erase Pulse Width | tW(WL)2 | 1.0 | 10 | 100 | ms | | Output Enable to Invalid Data | †GLDV | | - | 200 | ns | # **ERASE OPERATION TIMING DIAGRAM** ERASE-OF-REPLACE OPERATION AC TIMING CHARACTERISTICS ( $V_{CC} = 5.0 \text{ Vdc} \pm 10\%$ , $V_{SS} = 0 \text{ Vdc}$ , $V_{PP} = 21 \pm 1 \text{ Vdc}$ , $T_A = 25^{\circ}\text{Cl}$ | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------|-------------------|-----|-----|-----|------| | Vpp Rise Time | t <sub>r(P)</sub> | 50 | _ | | ns | | Vpp Fall Time | t <sub>f(P)</sub> | 50 | | | ns | | Vpp Setup Time | tPHWL | 2.0 | - | | μS | | Vpp Hold Time | tWLPL | 2.0 | - | - | μS | | Output Enable Setup Time | tGHWНН | 2.0 | - | - | μS | | Output Enable Hold Time | ™HGL | 2.0 | | - | μS | | Chip Enable Setup Time | tehwhh | 2 0 | - | - | μS | | Chip Enable Hold Time | twhel | 2.0 | | | μS | | Erase-of-Replace Pulse Width | tw(WHH) | 10 | - | | ms | # **ERASE-OF-REPLACE OPERATION TIMING DIAGRAM** REPLACE OPERATION AC TIMING CHARACTERISTICS ( $V_{CC} = 5.0 \text{ Vdc} \pm 10\%$ , $V_{SS} = 0 \text{ Vdc}$ , $V_{PP} = 21 \pm 1 \text{ Vdc}$ , $T_A = 25 ^{\circ}\text{C}$ ) | Characteristic | | Min | Тур | Max | Unit | |--------------------------|-------------------|-----|-----|-----|------| | Vpp Setup Time | <sup>t</sup> PHWL | 20 | - | - | μS | | Address Setup Time | t <sub>AVWL</sub> | 2.0 | _ | - | μS | | Address Hold Time | twhax | 2.0 | - | _ | μS | | Output Enable Setup Time | †GHWL | 20 | - | _ | μS | | Chip Enable Setup Time | tehhwl. | 2.0 | - | - | μS | | Chip Enable Hold Time | <sup>†</sup> WHEH | 2 0 | - | - | μS | | Replace Pulse Width | tw(WL)3 | 50 | 100 | - | ms | ## REPLACE OPERATION TIMING DIAGRAM #### **FUNCTIONAL DESCRIPTION** #### INTRODUCTION The MCM6836()16 Combination ROM/EEPROM (CREEM) is a 128K bit memory device containing 2K bytes of EEPROM and 14K bytes of mask programmed ROM. The EEPROM is located in the lower 2K byte section of memory, at addresses \$0000 to \$07FF, and the mask ROM is located in the upper 14K byte section of memory at addresses \$0800 to \$3FFF. The MCM6836R16 contains an additional 256 bytes of spare memory. This redundant memory allows for the replacement of a 256 byte block of memory in either mask ROM or EEPROM. The MCM6836E16, without redundancy, is also available. The MCM6836()16 is contained in a standard 28-pin dual in-line package. The MCM6836( )16 incorporates several operating modes which make the device easy to use and test. These modes which are illustrated in Figure 3 include: Read, Standby, Program, Erase, Verify, Replace, and Erase-Of-Replace (Replace and Erase-Of-Replace modes are used in the MCM6836R16 only). The pin voltages (signals) required for each mode are also illustrated in Figure 3 and a functional description of each operating mode is provided below. The read and stand-by modes allow the device to be used as a conventional ROM, the program mode allows programming of individual bytes in the EEPROM, and the erase mode allows the entire EEPROM contents to be erased to the logic high state in approximately 10 milliseconds. In the MCM6836R16, the replace mode allows substitution of any 256-byte page in the mask ROM or EEPROM memory space with an erased page of EEPROM which can then be programmed. The substitution is performed as a single block of memory, and on-chip logic determines if mask ROM or EEPROM has been replaced. If EEPROM has been replaced, the redundant memory and the memory it has replaced are reased when the standard EEPROM is erased. If the substitution is for mask ROM, the spare memory is erased only by the erase replace mode which has unique control functions. This allows the spare memory to contain the same characteristics as the normal memory for which it is substituted. ### **OPERATING MODES** The MCM6836E16/MCM6836R16 (CREEM) incorporates five common operating modes, plus two more modes for the MCM6836R16, which make the device easy to use and test. The following paragraphs provide a detailed discussion of each of these modes. In addition, Figure 3 provides a chartillustrating how the various pins are affected during each of the operating modes. #### NOTE It is possible to erase spare EEPROM even if it is used as ROM (or isn't being used) when the following erroneous pin connections are made: E and $G = V_{\parallel HH}$ , Vpp = Vpp, and $W = V_{\parallel J}$ . **Read Mode** — this mode allows the MCM6836( )16 to be used like any conventional mask ROM. In order to read the device in this mode, E and $\overline{G}$ must be held low $(V_{IL})$ , $V_{PP}$ is connected to $V_{CC}$ , and a valid address accessed for data output. The W pin can be in either state (don't care). Some characteristics of the read mode are: - Data is available 250 nanoseconds after valid addresses or after the falling edge of E. - Data is valid 100 nanoseconds after the trailing edge of G provided E and stable addresses have been present for 150 nanoseconds or more. - 3. Current is less than 100 milliamperes at 0°C. **Standby Mode** — In this mode the MCM6836( )16 is disabled, in order to enter this mode, $\overline{E}$ and $\overline{G}$ must be at a logic high level (V<sub>1H</sub>), and Vpp must be connected to V<sub>CC</sub>. The $\overline{W}$ and address line can be at any state ("don't care") and the data bus will be in the high-impedance state. (Hi-Z). Some characteristics of the standby mode are: - 1 Data outputs are high impedance. - Current is reduced 75% to less than 25 milliamperes at 0°C. **Program Mode** — In this mode, individual bytes (memory locations) in the EEPROM may be programmed in approximately 10 milliseconds. (A memory location must be erased to the all ones state before it can be programmed.) In order to enter this mode and program the EEPROM, $\overline{E}$ must be at a logic low (V<sub>IL</sub>), $\overline{G}$ at a logic high (V<sub>IH</sub>), and Vpp must be held at +21 Vdc. A 10 millisecond negative-going pulse on $\overline{W}$ will then allow the input data to be programmed into the addresses accessed in the EEPROM. Some characteristics of the program mode are: - Although only zeros are programmed into the device, both ones and zeros can be present in the data word. - 2. Requires +21 Vdc programming voltage supply. FIGURE 3 - OPERATING MODES AND CONTROL VOLTAGES | | Ē | G | Vpp | <u></u> | Address | Data | |-------------------|-----------------|-----------------|-----|--------------|---------|-------------------| | Read | VIL | VIL | VCC | х | Valid | D <sub>out</sub> | | Standby | VIH | VIH | Vcc | Х | X | Hi-Z | | Program | V <sub>IL</sub> | $v_{IH}$ | Vpp | | Valid | D <sub>in</sub> | | Erase | VIL | VIHH | VPP | | × | H <sub>I</sub> -Z | | Verify | VIL | VIL | Vpp | VIH | Valid | Dout | | Replace# | VIHH | V <sub>1H</sub> | Vpp | \<br>\=<br>= | Valid | Hı-Z | | Erase-of Replace# | VIH | ViH | Vpp | | x | Hı-Z | <sup>#</sup> Indicates used in MCM6836R only. NOTE: It is possible to erase spare EPROM even if it is used as ROM (or isn't being used) when the following erroneous pin connections are made: $\overline{E}$ and $\overline{G} = V_{IHH}$ , $V_{PP} = V_{PP}$ , and $\overline{W} = V_{IL}$ . **Erase Mode** — This mode allows the contents of the EEPROM to be erased to all ones. In order to enter this mode and erase the EEPROM, $\overline{E}$ must be held low $(V_{|L})$ , $\overline{\overline{G}}$ must be held at $V_{|H|H}$ , and $V_{|P|H}$ must be held at $V_{|P|H}$ , and $V_{|P|H}$ must be held at $V_{|P|H}$ , and $V_{|P|H}$ must be held at $V_{|P|H}$ , and $V_{|P|H}$ must be held at $V_{|P|H}$ then erase the EEPROM to the all ones state. Address lines can be in any state and the data bus will be in the high-impedance state (Hi-Z). Some characteristics of the erase mode are: - 1. Bulk erase returns the entire EEPROM array to all ones. - 2. A +21 Vdc programming voltage supply is required. Verify Mode — In this mode the contents of the EEPROM can be verified as all ones after erasure and the contents of the data byte can be verified after programming. In order to enter this mode and verify EEPROM and/or data byte contents, $\overline{E}$ and $\overline{G}$ must be held at $V_{|L}$ , and $V_{PP}$ must be held at $+21\,\text{Vdc}$ . The $\overline{W}$ line must be held high $(V_{|H})$ and a valid address must be applied to the address lines accessing the EEPROM locations (to obtain data output). Some characteristics of the verify mode are: - Allows quick verification of the data byte which was written during the previous cycle. - Verification may be performed after each program or erase cycle. - Verification is accomplished by performing a read cycle with Vpp at +21 Vdc and W held at V<sub>IH</sub>. Replace Mode (MCM6836R16 only) — The replace mode allows for substitution of any 256 byte page in the mask ROM or EEPROM memory with an erased page of EEPROM which can then be programmed. The substitution is performed as a single block of memory and on-chip logic determines if mask ROM or EEPROM is to be replaced. If EEPROM is replaced, the redundant memory and the memory it has replaced is erased when the standard EEPROM is erased. If the substitution is for mask ROM, the spare memory can be erased only in the erase-of-replace mode, which has unique control functions. Thus, the spare memory assumes the same characteristics as the normal memory for which it was substituted. To replace a block of memory, $\overline{E}$ must be held at $V_{IHH}$ , $\overline{G}$ must be held at $V_{IH}$ , and $V_{PP}$ must be held at +21 Vdc. Then, a 100 millisecond negative-going pulse on $\overline{W}$ will substitute the spare memory when the beginning address of the section of memory to be replaced is set on address lines A8-A13. The replace operation programs special EEPROM devices which: (11 program replacement addresses into a spare row decoder, (21 determine if the address space is in mask ROM or EEPROM, (3) enable the spare memory, and (4) prevent "overprogramming" the replacement address. Data is then programmed into the spare memory by using the program mode. If this section of memory is addressed during the read or program mode, a signal is generated that disables all normal row decoders. Some characteristics of the replace mode are: - Substitutes 256 bytes of spare EEPROM for 256 bytes of either mask ROM or EEPROM. - 2. Performed as a single block of memory. - On-chip logic determines if mask ROM or EEPROM is to be replaced. - 4. When in the replace mode, special EEPROM devices are programmed which: - A. Program replacement addresses into a spare row decoder. - B. Determine if the address space is in mask ROM or EEPROM, - C. Enable the spare memory, and - D. Prevent "overprogramming" the replacement address. Data is then programmed into spare memory using the program mode. **Erase-Of-Replace Mode (MCM6836R16 only)** — This mode is used, when spare memory (redundancy) is being used, to erase the replace mask ROM. To erase the spare memory to all ones, $\overline{E}$ and $\overline{G}$ must be held at $V_{IH}$ , and $V_{PP}$ must be held at +21 Vdc. Then, a 10 millisecond positive-going (to $V_{IHH}$ ) pulse on $\overline{W}$ will erase the spare memory to the all ones state. This mode also erases the programmed address to the redundancy EEPROM. During the erase-of-replace mode, the address lines can be at any state and the data bus is in the high-impedance state. Some characteristics of the erase-of-replace mode are: - Returns the device to its original condition by erasing the replace circuitry, spare decoder, and spare memory. - Needed only for a device which contains redundancy as a user option. - False erasure of redundancy memory is unlikely due to unique control function (W pulse). #### NOTE The erase-of-replace mode need only be used if spare memory is being used to replace a section of mask ROM. This operation erases the replacement circuitry, spare decoder, and spare memory after which the device is returned to its original condition. ### **FUNCTIONAL PIN DESCRIPTION** #### Vpp This pin is used as the $\pm 21$ Vdc input voltage during EEPROM programming and erasing operations. It is connected to V<sub>CC</sub> in the normal operating read and standby modes. Vpp should not, in any case, be applied before the device has been powered by V<sub>CC</sub> or after V<sub>CC</sub> has been removed from the device. #### WRITE (W) The active low state (V<sub>IL</sub>) of this input pin is used to program and erase the EEPROM. It is also used as a mode select pin for the erase-of-replace mode when V<sub>IHH</sub> is applied to its input. In the normal read and standby operating modes, this pin is a "don't care". ## CHIP ENABLE (E) The active low state (V<sub>IL</sub>) of this input pin is used as a chip select signal for the read, program, erase, and verify operating modes. It is also used as a mode select input signal for the replace mode when V<sub>IHH</sub> is applied. It is used as a mode select signal for the standby and erase-of-replace modes when V<sub>IH</sub> is applied. ## OUTPUT ENABLE (G) The active low state ( $V_{IL}$ ) of this input pin is used in conjunction with $\overline{E}$ to enable the output buffer of this device. It is also used as a mode select signal for the erase mode when $V_{IHH}$ is applied. # DATA BUS (DQ0-DQ7) These eight pins provide a bidirectional data link to the system bus. #### ADDRESS INPUTS (A0-A13) These 14 address inputs allow any of the 14K bytes of mask ROM and 2K bytes of EEPROM to be uniquely selected in the read mode. Addresses \$0000 to \$07FF are designated as EEPROM, and addresses \$0800 to \$3FFF are designated as the mask programmable ROM. These address inputs are also used to select an address byte for programming, verifying, and replacing.